blob: dad484813fa09767388bb30b6e1ccc52ce9478ed [file] [log] [blame]
Jagan Teki9c9aab12023-01-30 20:27:33 +05301/* SPDX-License-Identifier: GPL-2.0 */
2/*
3 * Copyright (c) 2020 Rockchip Electronics Co. Ltd.
4 * Author: Elaine Zhang <zhangqing@rock-chips.com>
5 */
6
7#ifndef _ASM_ARCH_CRU_RK3588_H
8#define _ASM_ARCH_CRU_RK3588_H
9
10#define MHz 1000000
11#define KHz 1000
12#define OSC_HZ (24 * MHz)
13
Jagan Teki9c9aab12023-01-30 20:27:33 +053014#define LPLL_HZ (816 * MHz)
15#define GPLL_HZ (1188 * MHz)
16#define CPLL_HZ (1500 * MHz)
17#define NPLL_HZ (850 * MHz)
18#define PPLL_HZ (1100 * MHz)
Jonas Karlmanb4505902023-04-17 19:07:20 +000019#define SPLL_HZ (702 * MHz)
Jagan Teki9c9aab12023-01-30 20:27:33 +053020
21/* RK3588 pll id */
22enum rk3588_pll_id {
23 B0PLL,
24 B1PLL,
25 LPLL,
26 CPLL,
27 GPLL,
28 NPLL,
29 V0PLL,
30 AUPLL,
31 PPLL,
Heiko Stuebner166a0472024-05-22 19:31:29 +020032 SPLL,
Jagan Teki9c9aab12023-01-30 20:27:33 +053033 PLL_COUNT,
34};
35
36struct rk3588_clk_info {
37 unsigned long id;
38 char *name;
39 bool is_cru;
40};
41
42struct rk3588_clk_priv {
43 struct rk3588_cru *cru;
44 struct rk3588_grf *grf;
45 ulong ppll_hz;
46 ulong gpll_hz;
47 ulong cpll_hz;
48 ulong npll_hz;
49 ulong v0pll_hz;
50 ulong aupll_hz;
51 ulong armclk_hz;
52 ulong armclk_enter_hz;
53 ulong armclk_init_hz;
54 bool sync_kernel;
55 bool set_armclk_rate;
56};
57
58struct rk3588_pll {
59 unsigned int con0;
60 unsigned int con1;
61 unsigned int con2;
62 unsigned int con3;
63 unsigned int con4;
64 unsigned int reserved0[3];
65};
66
Quentin Schulz29e289c2024-03-11 13:01:55 +010067#define CRU_BASE 0xfd7c0000
68
Jagan Teki9c9aab12023-01-30 20:27:33 +053069struct rk3588_cru {
70 struct rk3588_pll pll[18];
71 unsigned int reserved0[16];/* Address Offset: 0x0240 */
72 unsigned int mode_con00;/* Address Offset: 0x0280 */
73 unsigned int reserved1[31];/* Address Offset: 0x0284 */
74 unsigned int clksel_con[178]; /* Address Offset: 0x0300 */
75 unsigned int reserved2[142];/* Address Offset: 0x05c8 */
76 unsigned int clkgate_con[78];/* Address Offset: 0x0800 */
77 unsigned int reserved3[50];/* Address Offset: 0x0938 */
78 unsigned int softrst_con[78];/* Address Offset: 0x0400 */
79 unsigned int reserved4[50];/* Address Offset: 0x0b38 */
80 unsigned int glb_cnt_th;/* Address Offset: 0x0c00 */
81 unsigned int glb_rst_st;/* Address Offset: 0x0c04 */
82 unsigned int glb_srst_fst;/* Address Offset: 0x0c08 */
83 unsigned int glb_srsr_snd; /* Address Offset: 0x0c0c */
84 unsigned int glb_rst_con;/* Address Offset: 0x0c10 */
85 unsigned int reserved5[4];/* Address Offset: 0x0c14 */
86 unsigned int sdio_con[2];/* Address Offset: 0x0c24 */
87 unsigned int reserved7;/* Address Offset: 0x0c2c */
88 unsigned int sdmmc_con[2];/* Address Offset: 0x0c30 */
89 unsigned int reserved8[48562];/* Address Offset: 0x0c38 */
90 unsigned int pmuclksel_con[21]; /* Address Offset: 0x0100 */
91 unsigned int reserved9[299];/* Address Offset: 0x0c38 */
92 unsigned int pmuclkgate_con[9]; /* Address Offset: 0x0100 */
93};
94
FUKAUMI Naoki58159692024-06-19 04:30:44 +090095#define rockchip_cru rk3588_cru
96
Jagan Teki9c9aab12023-01-30 20:27:33 +053097check_member(rk3588_cru, mode_con00, 0x280);
98check_member(rk3588_cru, pmuclksel_con[1], 0x30304);
99
100struct pll_rate_table {
101 unsigned long rate;
102 unsigned int m;
103 unsigned int p;
104 unsigned int s;
105 unsigned int k;
106};
107
108#define RK3588_PLL_CON(x) ((x) * 0x4)
109#define RK3588_MODE_CON 0x280
110
111#define RK3588_PHP_CRU_BASE 0x8000
112#define RK3588_PMU_CRU_BASE 0x30000
113#define RK3588_BIGCORE0_CRU_BASE 0x50000
114#define RK3588_BIGCORE1_CRU_BASE 0x52000
115#define RK3588_DSU_CRU_BASE 0x58000
116
117#define RK3588_PLL_CON(x) ((x) * 0x4)
118#define RK3588_MODE_CON0 0x280
119#define RK3588_CLKSEL_CON(x) ((x) * 0x4 + 0x300)
120#define RK3588_CLKGATE_CON(x) ((x) * 0x4 + 0x800)
121#define RK3588_SOFTRST_CON(x) ((x) * 0x4 + 0xa00)
122#define RK3588_GLB_CNT_TH 0xc00
123#define RK3588_GLB_SRST_FST 0xc08
124#define RK3588_GLB_SRST_SND 0xc0c
125#define RK3588_GLB_RST_CON 0xc10
126#define RK3588_GLB_RST_ST 0xc04
127#define RK3588_SDIO_CON0 0xC24
128#define RK3588_SDIO_CON1 0xC28
129#define RK3588_SDMMC_CON0 0xC30
130#define RK3588_SDMMC_CON1 0xC34
131
132#define RK3588_PHP_CLKGATE_CON(x) ((x) * 0x4 + RK3588_PHP_CRU_BASE + 0x800)
133#define RK3588_PHP_SOFTRST_CON(x) ((x) * 0x4 + RK3588_PHP_CRU_BASE + 0xa00)
134
135#define RK3588_PMU_PLL_CON(x) ((x) * 0x4 + RK3588_PHP_CRU_BASE)
136#define RK3588_PMU_CLKSEL_CON(x) ((x) * 0x4 + RK3588_PMU_CRU_BASE + 0x300)
137#define RK3588_PMU_CLKGATE_CON(x) ((x) * 0x4 + RK3588_PMU_CRU_BASE + 0x800)
138#define RK3588_PMU_SOFTRST_CON(x) ((x) * 0x4 + RK3588_PMU_CRU_BASE + 0xa00)
139
140#define RK3588_B0_PLL_CON(x) ((x) * 0x4 + RK3588_BIGCORE0_CRU_BASE)
141#define RK3588_B0_PLL_MODE_CON (RK3588_BIGCORE0_CRU_BASE + 0x280)
142#define RK3588_BIGCORE0_CLKSEL_CON(x) ((x) * 0x4 + RK3588_BIGCORE0_CRU_BASE + 0x300)
143#define RK3588_BIGCORE0_CLKGATE_CON(x) ((x) * 0x4 + RK3588_BIGCORE0_CRU_BASE + 0x800)
144#define RK3588_BIGCORE0_SOFTRST_CON(x) ((x) * 0x4 + RK3588_BIGCORE0_CRU_BASE + 0xa00)
145#define RK3588_B1_PLL_CON(x) ((x) * 0x4 + RK3588_BIGCORE1_CRU_BASE)
146#define RK3588_B1_PLL_MODE_CON (RK3588_BIGCORE1_CRU_BASE + 0x280)
147#define RK3588_BIGCORE1_CLKSEL_CON(x) ((x) * 0x4 + RK3588_BIGCORE1_CRU_BASE + 0x300)
148#define RK3588_BIGCORE1_CLKGATE_CON(x) ((x) * 0x4 + RK3588_BIGCORE1_CRU_BASE + 0x800)
149#define RK3588_BIGCORE1_SOFTRST_CON(x) ((x) * 0x4 + RK3588_BIGCORE1_CRU_BASE + 0xa00)
150#define RK3588_LPLL_CON(x) ((x) * 0x4 + RK3588_DSU_CRU_BASE)
151#define RK3588_LPLL_MODE_CON (RK3588_DSU_CRU_BASE + 0x280)
152#define RK3588_DSU_CLKSEL_CON(x) ((x) * 0x4 + RK3588_DSU_CRU_BASE + 0x300)
153#define RK3588_DSU_CLKGATE_CON(x) ((x) * 0x4 + RK3588_DSU_CRU_BASE + 0x800)
154#define RK3588_DSU_SOFTRST_CON(x) ((x) * 0x4 + RK3588_DSU_CRU_BASE + 0xa00)
155
Heiko Stuebner166a0472024-05-22 19:31:29 +0200156#define RK3588_SBUSCRU_SPLL_CON(x) ((x) * 0x4 + 0x220)
157#define RK3588_SBUSCRU_MODE_CON0 0x280
158
Jagan Teki9c9aab12023-01-30 20:27:33 +0530159enum {
160 /* CRU_CLK_SEL8_CON */
161 ACLK_LOW_TOP_ROOT_SRC_SEL_SHIFT = 14,
162 ACLK_LOW_TOP_ROOT_SRC_SEL_MASK = 1 << ACLK_LOW_TOP_ROOT_SRC_SEL_SHIFT,
163 ACLK_LOW_TOP_ROOT_SRC_SEL_GPLL = 0,
164 ACLK_LOW_TOP_ROOT_SRC_SEL_CPLL,
165 ACLK_LOW_TOP_ROOT_DIV_SHIFT = 9,
166 ACLK_LOW_TOP_ROOT_DIV_MASK = 0x1f << ACLK_LOW_TOP_ROOT_DIV_SHIFT,
167 PCLK_TOP_ROOT_SEL_SHIFT = 7,
168 PCLK_TOP_ROOT_SEL_MASK = 3 << PCLK_TOP_ROOT_SEL_SHIFT,
169 PCLK_TOP_ROOT_SEL_100M = 0,
170 PCLK_TOP_ROOT_SEL_50M,
171 PCLK_TOP_ROOT_SEL_24M,
172 ACLK_TOP_ROOT_SRC_SEL_SHIFT = 5,
173 ACLK_TOP_ROOT_SRC_SEL_MASK = 3 << ACLK_TOP_ROOT_SRC_SEL_SHIFT,
174 ACLK_TOP_ROOT_SRC_SEL_GPLL = 0,
175 ACLK_TOP_ROOT_SRC_SEL_CPLL,
176 ACLK_TOP_ROOT_SRC_SEL_AUPLL,
177 ACLK_TOP_ROOT_DIV_SHIFT = 0,
178 ACLK_TOP_ROOT_DIV_MASK = 0x1f << ACLK_TOP_ROOT_DIV_SHIFT,
179
180 /* CRU_CLK_SEL9_CON */
181 ACLK_TOP_S400_SEL_SHIFT = 8,
182 ACLK_TOP_S400_SEL_MASK = 3 << ACLK_TOP_S400_SEL_SHIFT,
183 ACLK_TOP_S400_SEL_400M = 0,
184 ACLK_TOP_S400_SEL_200M,
185 ACLK_TOP_S200_SEL_SHIFT = 6,
186 ACLK_TOP_S200_SEL_MASK = 3 << ACLK_TOP_S200_SEL_SHIFT,
187 ACLK_TOP_S200_SEL_200M = 0,
188 ACLK_TOP_S200_SEL_100M,
189
190 /* CRU_CLK_SEL38_CON */
191 CLK_I2C8_SEL_SHIFT = 13,
192 CLK_I2C8_SEL_MASK = 1 << CLK_I2C8_SEL_SHIFT,
193 CLK_I2C7_SEL_SHIFT = 12,
194 CLK_I2C7_SEL_MASK = 1 << CLK_I2C7_SEL_SHIFT,
195 CLK_I2C6_SEL_SHIFT = 11,
196 CLK_I2C6_SEL_MASK = 1 << CLK_I2C6_SEL_SHIFT,
197 CLK_I2C5_SEL_SHIFT = 10,
198 CLK_I2C5_SEL_MASK = 1 << CLK_I2C5_SEL_SHIFT,
199 CLK_I2C4_SEL_SHIFT = 9,
200 CLK_I2C4_SEL_MASK = 1 << CLK_I2C4_SEL_SHIFT,
201 CLK_I2C3_SEL_SHIFT = 8,
202 CLK_I2C3_SEL_MASK = 1 << CLK_I2C3_SEL_SHIFT,
203 CLK_I2C2_SEL_SHIFT = 7,
204 CLK_I2C2_SEL_MASK = 1 << CLK_I2C2_SEL_SHIFT,
205 CLK_I2C1_SEL_SHIFT = 6,
206 CLK_I2C1_SEL_MASK = 1 << CLK_I2C1_SEL_SHIFT,
207 ACLK_BUS_ROOT_SEL_SHIFT = 5,
208 ACLK_BUS_ROOT_SEL_MASK = 3 << ACLK_BUS_ROOT_SEL_SHIFT,
209 ACLK_BUS_ROOT_SEL_GPLL = 0,
210 ACLK_BUS_ROOT_SEL_CPLL,
211 ACLK_BUS_ROOT_DIV_SHIFT = 0,
212 ACLK_BUS_ROOT_DIV_MASK = 0x1f << ACLK_BUS_ROOT_DIV_SHIFT,
213
214 /* CRU_CLK_SEL40_CON */
215 CLK_SARADC_SEL_SHIFT = 14,
216 CLK_SARADC_SEL_MASK = 0x1 << CLK_SARADC_SEL_SHIFT,
217 CLK_SARADC_SEL_GPLL = 0,
218 CLK_SARADC_SEL_24M,
219 CLK_SARADC_DIV_SHIFT = 6,
220 CLK_SARADC_DIV_MASK = 0xff << CLK_SARADC_DIV_SHIFT,
221
222 /* CRU_CLK_SEL41_CON */
223 CLK_UART_SRC_SEL_SHIFT = 14,
224 CLK_UART_SRC_SEL_MASK = 0x1 << CLK_UART_SRC_SEL_SHIFT,
225 CLK_UART_SRC_SEL_GPLL = 0,
226 CLK_UART_SRC_SEL_CPLL,
227 CLK_UART_SRC_DIV_SHIFT = 9,
228 CLK_UART_SRC_DIV_MASK = 0x1f << CLK_UART_SRC_DIV_SHIFT,
229 CLK_TSADC_SEL_SHIFT = 8,
230 CLK_TSADC_SEL_MASK = 0x1 << CLK_TSADC_SEL_SHIFT,
231 CLK_TSADC_SEL_GPLL = 0,
232 CLK_TSADC_SEL_24M,
233 CLK_TSADC_DIV_SHIFT = 0,
234 CLK_TSADC_DIV_MASK = 0xff << CLK_TSADC_DIV_SHIFT,
235
236 /* CRU_CLK_SEL42_CON */
237 CLK_UART_FRAC_NUMERATOR_SHIFT = 16,
238 CLK_UART_FRAC_NUMERATOR_MASK = 0xffff << 16,
239 CLK_UART_FRAC_DENOMINATOR_SHIFT = 0,
240 CLK_UART_FRAC_DENOMINATOR_MASK = 0xffff,
241
242 /* CRU_CLK_SEL43_CON */
243 CLK_UART_SEL_SHIFT = 0,
244 CLK_UART_SEL_MASK = 0x3 << CLK_UART_SEL_SHIFT,
245 CLK_UART_SEL_SRC = 0,
246 CLK_UART_SEL_FRAC,
247 CLK_UART_SEL_XIN24M,
248
249 /* CRU_CLK_SEL59_CON */
250 CLK_PWM2_SEL_SHIFT = 14,
251 CLK_PWM2_SEL_MASK = 3 << CLK_PWM2_SEL_SHIFT,
252 CLK_PWM1_SEL_SHIFT = 12,
253 CLK_PWM1_SEL_MASK = 3 << CLK_PWM1_SEL_SHIFT,
254 CLK_SPI4_SEL_SHIFT = 10,
255 CLK_SPI4_SEL_MASK = 3 << CLK_SPI4_SEL_SHIFT,
256 CLK_SPI3_SEL_SHIFT = 8,
257 CLK_SPI3_SEL_MASK = 3 << CLK_SPI3_SEL_SHIFT,
258 CLK_SPI2_SEL_SHIFT = 6,
259 CLK_SPI2_SEL_MASK = 3 << CLK_SPI2_SEL_SHIFT,
260 CLK_SPI1_SEL_SHIFT = 4,
261 CLK_SPI1_SEL_MASK = 3 << CLK_SPI1_SEL_SHIFT,
262 CLK_SPI0_SEL_SHIFT = 2,
263 CLK_SPI0_SEL_MASK = 3 << CLK_SPI0_SEL_SHIFT,
264 CLK_SPI_SEL_200M = 0,
265 CLK_SPI_SEL_150M,
266 CLK_SPI_SEL_24M,
267
268 /* CRU_CLK_SEL60_CON */
269 CLK_PWM3_SEL_SHIFT = 0,
270 CLK_PWM3_SEL_MASK = 3 << CLK_PWM3_SEL_SHIFT,
271 CLK_PWM_SEL_100M = 0,
272 CLK_PWM_SEL_50M,
273 CLK_PWM_SEL_24M,
274
275 /* CRU_CLK_SEL62_CON */
276 DCLK_DECOM_SEL_SHIFT = 5,
277 DCLK_DECOM_SEL_MASK = 1 << DCLK_DECOM_SEL_SHIFT,
278 DCLK_DECOM_SEL_GPLL = 0,
279 DCLK_DECOM_SEL_SPLL,
280 DCLK_DECOM_DIV_SHIFT = 0,
281 DCLK_DECOM_DIV_MASK = 0x1F << DCLK_DECOM_DIV_SHIFT,
282
283 /* CRU_CLK_SEL77_CON */
284 CCLK_EMMC_SEL_SHIFT = 14,
285 CCLK_EMMC_SEL_MASK = 3 << CCLK_EMMC_SEL_SHIFT,
286 CCLK_EMMC_SEL_GPLL = 0,
287 CCLK_EMMC_SEL_CPLL,
288 CCLK_EMMC_SEL_24M,
289 CCLK_EMMC_DIV_SHIFT = 8,
290 CCLK_EMMC_DIV_MASK = 0x3f << CCLK_EMMC_DIV_SHIFT,
291
292 /* CRU_CLK_SEL78_CON */
293 SCLK_SFC_SEL_SHIFT = 12,
294 SCLK_SFC_SEL_MASK = 3 << SCLK_SFC_SEL_SHIFT,
295 SCLK_SFC_SEL_GPLL = 0,
296 SCLK_SFC_SEL_CPLL,
297 SCLK_SFC_SEL_24M,
298 SCLK_SFC_DIV_SHIFT = 6,
299 SCLK_SFC_DIV_MASK = 0x3f << SCLK_SFC_DIV_SHIFT,
300 BCLK_EMMC_SEL_SHIFT = 5,
301 BCLK_EMMC_SEL_MASK = 1 << BCLK_EMMC_SEL_SHIFT,
302 BCLK_EMMC_SEL_GPLL = 0,
303 BCLK_EMMC_SEL_CPLL,
304 BCLK_EMMC_DIV_SHIFT = 0,
305 BCLK_EMMC_DIV_MASK = 0x1f << BCLK_EMMC_DIV_SHIFT,
306
307 /* CRU_CLK_SEL81_CON */
308 CLK_GMAC1_PTP_SEL_SHIFT = 13,
309 CLK_GMAC1_PTP_SEL_MASK = 1 << CLK_GMAC1_PTP_SEL_SHIFT,
310 CLK_GMAC1_PTP_SEL_CPLL = 0,
311 CLK_GMAC1_PTP_DIV_SHIFT = 7,
312 CLK_GMAC1_PTP_DIV_MASK = 0x3f << CLK_GMAC1_PTP_DIV_SHIFT,
313 CLK_GMAC0_PTP_SEL_SHIFT = 6,
314 CLK_GMAC0_PTP_SEL_MASK = 1 << CLK_GMAC0_PTP_SEL_SHIFT,
315 CLK_GMAC0_PTP_SEL_CPLL = 0,
316 CLK_GMAC0_PTP_DIV_SHIFT = 0,
317 CLK_GMAC0_PTP_DIV_MASK = 0x3f << CLK_GMAC0_PTP_DIV_SHIFT,
318
319 /* CRU_CLK_SEL83_CON */
320 CLK_GMAC_125M_SEL_SHIFT = 15,
321 CLK_GMAC_125M_SEL_MASK = 1 << CLK_GMAC_125M_SEL_SHIFT,
322 CLK_GMAC_125M_SEL_GPLL = 0,
323 CLK_GMAC_125M_SEL_CPLL,
324 CLK_GMAC_125M_DIV_SHIFT = 8,
325 CLK_GMAC_125M_DIV_MASK = 0x7f << CLK_GMAC_125M_DIV_SHIFT,
326
327 /* CRU_CLK_SEL84_CON */
328 CLK_GMAC_50M_SEL_SHIFT = 7,
329 CLK_GMAC_50M_SEL_MASK = 1 << CLK_GMAC_50M_SEL_SHIFT,
330 CLK_GMAC_50M_SEL_GPLL = 0,
331 CLK_GMAC_50M_SEL_CPLL,
332 CLK_GMAC_50M_DIV_SHIFT = 0,
333 CLK_GMAC_50M_DIV_MASK = 0x7f << CLK_GMAC_50M_DIV_SHIFT,
334
335 /* CRU_CLK_SEL110_CON */
336 HCLK_VOP_ROOT_SEL_SHIFT = 10,
337 HCLK_VOP_ROOT_SEL_MASK = 3 << HCLK_VOP_ROOT_SEL_SHIFT,
338 HCLK_VOP_ROOT_SEL_200M = 0,
339 HCLK_VOP_ROOT_SEL_100M,
340 HCLK_VOP_ROOT_SEL_50M,
341 HCLK_VOP_ROOT_SEL_24M,
342 ACLK_VOP_LOW_ROOT_SEL_SHIFT = 8,
343 ACLK_VOP_LOW_ROOT_SEL_MASK = 3 << ACLK_VOP_LOW_ROOT_SEL_SHIFT,
344 ACLK_VOP_LOW_ROOT_SEL_400M = 0,
345 ACLK_VOP_LOW_ROOT_SEL_200M,
346 ACLK_VOP_LOW_ROOT_SEL_100M,
347 ACLK_VOP_LOW_ROOT_SEL_24M,
348 ACLK_VOP_ROOT_SEL_SHIFT = 5,
349 ACLK_VOP_ROOT_SEL_MASK = 3 << ACLK_VOP_ROOT_SEL_SHIFT,
350 ACLK_VOP_ROOT_SEL_GPLL = 0,
351 ACLK_VOP_ROOT_SEL_CPLL,
352 ACLK_VOP_ROOT_SEL_AUPLL,
353 ACLK_VOP_ROOT_SEL_NPLL,
354 ACLK_VOP_ROOT_SEL_SPLL,
355 ACLK_VOP_ROOT_DIV_SHIFT = 0,
356 ACLK_VOP_ROOT_DIV_MASK = 0x1f << ACLK_VOP_ROOT_DIV_SHIFT,
357
358 /* CRU_CLK_SEL111_CON */
359 DCLK1_VOP_SRC_SEL_SHIFT = 14,
360 DCLK1_VOP_SRC_SEL_MASK = 3 << DCLK1_VOP_SRC_SEL_SHIFT,
361 DCLK1_VOP_SRC_DIV_SHIFT = 9,
362 DCLK1_VOP_SRC_DIV_MASK = 0x1f << DCLK1_VOP_SRC_DIV_SHIFT,
363 DCLK0_VOP_SRC_SEL_SHIFT = 7,
364 DCLK0_VOP_SRC_SEL_MASK = 3 << DCLK0_VOP_SRC_SEL_SHIFT,
365 DCLK_VOP_SRC_SEL_GPLL = 0,
366 DCLK_VOP_SRC_SEL_CPLL,
367 DCLK_VOP_SRC_SEL_V0PLL,
368 DCLK_VOP_SRC_SEL_AUPLL,
369 DCLK0_VOP_SRC_DIV_SHIFT = 0,
370 DCLK0_VOP_SRC_DIV_MASK = 0x7f << DCLK0_VOP_SRC_DIV_SHIFT,
371
372 /* CRU_CLK_SEL112_CON */
373 DCLK2_VOP_SEL_SHIFT = 11,
374 DCLK2_VOP_SEL_MASK = 3 << DCLK2_VOP_SEL_SHIFT,
375 DCLK1_VOP_SEL_SHIFT = 9,
376 DCLK1_VOP_SEL_MASK = 3 << DCLK1_VOP_SEL_SHIFT,
377 DCLK0_VOP_SEL_SHIFT = 7,
378 DCLK0_VOP_SEL_MASK = 3 << DCLK0_VOP_SEL_SHIFT,
379 DCLK2_VOP_SRC_SEL_SHIFT = 5,
380 DCLK2_VOP_SRC_SEL_MASK = 3 << DCLK2_VOP_SRC_SEL_SHIFT,
381 DCLK2_VOP_SRC_DIV_SHIFT = 0,
382 DCLK2_VOP_SRC_DIV_MASK = 0x1f << DCLK2_VOP_SRC_DIV_SHIFT,
383
384 /* CRU_CLK_SEL113_CON */
385 DCLK3_VOP_SRC_SEL_SHIFT = 7,
386 DCLK3_VOP_SRC_SEL_MASK = 3 << DCLK3_VOP_SRC_SEL_SHIFT,
387 DCLK3_VOP_SRC_DIV_SHIFT = 0,
388 DCLK3_VOP_SRC_DIV_MASK = 0x7f << DCLK3_VOP_SRC_DIV_SHIFT,
389
390 /* CRU_CLK_SEL117_CON */
391 CLK_AUX16MHZ_1_DIV_SHIFT = 8,
392 CLK_AUX16MHZ_1_DIV_MASK = 0xff << CLK_AUX16MHZ_1_DIV_SHIFT,
393 CLK_AUX16MHZ_0_DIV_SHIFT = 0,
394 CLK_AUX16MHZ_0_DIV_MASK = 0xff << CLK_AUX16MHZ_0_DIV_SHIFT,
395
396 /* CRU_CLK_SEL165_CON */
397 PCLK_CENTER_ROOT_SEL_SHIFT = 6,
398 PCLK_CENTER_ROOT_SEL_MASK = 3 << PCLK_CENTER_ROOT_SEL_SHIFT,
399 PCLK_CENTER_ROOT_SEL_200M = 0,
400 PCLK_CENTER_ROOT_SEL_100M,
401 PCLK_CENTER_ROOT_SEL_50M,
402 PCLK_CENTER_ROOT_SEL_24M,
403 HCLK_CENTER_ROOT_SEL_SHIFT = 4,
404 HCLK_CENTER_ROOT_SEL_MASK = 3 << HCLK_CENTER_ROOT_SEL_SHIFT,
405 HCLK_CENTER_ROOT_SEL_400M = 0,
406 HCLK_CENTER_ROOT_SEL_200M,
407 HCLK_CENTER_ROOT_SEL_100M,
408 HCLK_CENTER_ROOT_SEL_24M,
409 ACLK_CENTER_LOW_ROOT_SEL_SHIFT = 2,
410 ACLK_CENTER_LOW_ROOT_SEL_MASK = 3 << ACLK_CENTER_LOW_ROOT_SEL_SHIFT,
411 ACLK_CENTER_LOW_ROOT_SEL_500M = 0,
412 ACLK_CENTER_LOW_ROOT_SEL_250M,
413 ACLK_CENTER_LOW_ROOT_SEL_100M,
414 ACLK_CENTER_LOW_ROOT_SEL_24M,
415 ACLK_CENTER_ROOT_SEL_SHIFT = 0,
416 ACLK_CENTER_ROOT_SEL_MASK = 3 << ACLK_CENTER_ROOT_SEL_SHIFT,
417 ACLK_CENTER_ROOT_SEL_700M = 0,
418 ACLK_CENTER_ROOT_SEL_400M,
419 ACLK_CENTER_ROOT_SEL_200M,
420 ACLK_CENTER_ROOT_SEL_24M,
421
422 /* CRU_CLK_SEL172_CON */
423 CCLK_SDIO_SRC_SEL_SHIFT = 8,
424 CCLK_SDIO_SRC_SEL_MASK = 3 << CCLK_SDIO_SRC_SEL_SHIFT,
425 CCLK_SDIO_SRC_SEL_GPLL = 0,
426 CCLK_SDIO_SRC_SEL_CPLL,
427 CCLK_SDIO_SRC_SEL_24M,
428 CCLK_SDIO_SRC_DIV_SHIFT = 2,
429 CCLK_SDIO_SRC_DIV_MASK = 0x3f << CCLK_SDIO_SRC_DIV_SHIFT,
430
431 /* CRU_CLK_SEL176_CON */
432 CLK_PCIE_PHY1_PLL_DIV_SHIFT = 6,
433 CLK_PCIE_PHY1_PLL_DIV_MASK = 0x3f << CLK_PCIE_PHY1_PLL_DIV_SHIFT,
434 CLK_PCIE_PHY0_PLL_DIV_SHIFT = 0,
435 CLK_PCIE_PHY0_PLL_DIV_MASK = 0x3f << CLK_PCIE_PHY0_PLL_DIV_SHIFT,
436
437 /* CRU_CLK_SEL177_CON */
438 CLK_PCIE_PHY2_REF_SEL_SHIFT = 8,
439 CLK_PCIE_PHY2_REF_SEL_MASK = 1 << CLK_PCIE_PHY2_REF_SEL_SHIFT,
440 CLK_PCIE_PHY1_REF_SEL_SHIFT = 7,
441 CLK_PCIE_PHY1_REF_SEL_MASK = 1 << CLK_PCIE_PHY1_REF_SEL_SHIFT,
442 CLK_PCIE_PHY0_REF_SEL_SHIFT = 6,
443 CLK_PCIE_PHY0_REF_SEL_MASK = 1 << CLK_PCIE_PHY0_REF_SEL_SHIFT,
444 CLK_PCIE_PHY_REF_SEL_24M = 0,
445 CLK_PCIE_PHY_REF_SEL_PPLL,
446 CLK_PCIE_PHY2_PLL_DIV_SHIFT = 0,
447 CLK_PCIE_PHY2_PLL_DIV_MASK = 0x3f << CLK_PCIE_PHY2_PLL_DIV_SHIFT,
448
449 /* PMUCRU_CLK_SEL2_CON */
450 CLK_PMU1PWM_SEL_SHIFT = 9,
451 CLK_PMU1PWM_SEL_MASK = 3 << CLK_PMU1PWM_SEL_SHIFT,
452
453 /* PMUCRU_CLK_SEL3_CON */
454 CLK_I2C0_SEL_SHIFT = 6,
455 CLK_I2C0_SEL_MASK = 1 << CLK_I2C0_SEL_SHIFT,
456 CLK_I2C_SEL_200M = 0,
457 CLK_I2C_SEL_100M,
Jonas Karlmanb4505902023-04-17 19:07:20 +0000458
459 /* SECURECRU_CLKSEL_CON01 */
460 SCMI_HCLK_SD_SEL_SHIFT = 2,
461 SCMI_HCLK_SD_SEL_MASK = 3 << SCMI_HCLK_SD_SEL_SHIFT,
462 SCMI_HCLK_SD_SEL_150M = 0,
463 SCMI_HCLK_SD_SEL_100M,
464 SCMI_HCLK_SD_SEL_50M,
465 SCMI_HCLK_SD_SEL_24M,
466
467 /* SECURECRU_CLKSEL_CON03 */
468 SCMI_CCLK_SD_SEL_SHIFT = 12,
469 SCMI_CCLK_SD_SEL_MASK = 3 << SCMI_CCLK_SD_SEL_SHIFT,
470 SCMI_CCLK_SD_SEL_GPLL = 0,
471 SCMI_CCLK_SD_SEL_SPLL,
472 SCMI_CCLK_SD_SEL_24M,
473 SCMI_CCLK_SD_DIV_SHIFT = 6,
474 SCMI_CCLK_SD_DIV_MASK = 0x3f << SCMI_CCLK_SD_DIV_SHIFT,
Jagan Teki9c9aab12023-01-30 20:27:33 +0530475};
476#endif