blob: 6554c0eb11869d8ebd645ab74b0ea36e18fdaefd [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -04002/*
Hao Zhang8e697a02014-07-09 23:44:46 +03003 * Keystone : Board initialization
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -04004 *
Hao Zhang8e697a02014-07-09 23:44:46 +03005 * (C) Copyright 2014
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -04006 * Texas Instruments Incorporated, <www.ti.com>
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -04007 */
8
9#include <common.h>
Vitaly Andrianov1ee31512016-03-11 08:23:04 -050010#include "board.h"
Simon Glass0af6e2d2019-08-01 09:46:52 -060011#include <env.h>
Simon Glassf11478f2019-12-28 10:45:07 -070012#include <hang.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -070013#include <init.h>
Hao Zhang95948202014-10-22 16:32:31 +030014#include <spl.h>
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040015#include <exports.h>
16#include <fdt_support.h>
Khoronzhuk, Ivan50df5cc2014-07-09 19:48:40 +030017#include <asm/arch/ddr3.h>
Khoronzhuk, Ivan238de852014-09-29 22:17:24 +030018#include <asm/arch/psc_defs.h>
Lokesh Vutlada18b182015-10-08 11:31:47 +053019#include <asm/arch/clock.h>
Khoronzhuk, Ivan8062b052014-06-07 05:10:49 +030020#include <asm/ti-common/ti-aemif.h>
Khoronzhuk, Ivanf2c13ba2014-09-29 22:17:22 +030021#include <asm/ti-common/keystone_net.h>
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040022
23DECLARE_GLOBAL_DATA_PTR;
24
Lokesh Vutla56c8f0a2016-04-13 09:50:59 +053025#if defined(CONFIG_TI_AEMIF)
Khoronzhuk, Ivan8062b052014-06-07 05:10:49 +030026static struct aemif_config aemif_configs[] = {
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040027 { /* CS0 */
Khoronzhuk, Ivan8062b052014-06-07 05:10:49 +030028 .mode = AEMIF_MODE_NAND,
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040029 .wr_setup = 0xf,
30 .wr_strobe = 0x3f,
31 .wr_hold = 7,
32 .rd_setup = 0xf,
33 .rd_strobe = 0x3f,
34 .rd_hold = 7,
35 .turn_around = 3,
Khoronzhuk, Ivan8062b052014-06-07 05:10:49 +030036 .width = AEMIF_WIDTH_8,
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040037 },
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040038};
Lokesh Vutla56c8f0a2016-04-13 09:50:59 +053039#endif
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040040
41int dram_init(void)
42{
Vitaly Andrianova9554d62015-02-11 14:07:58 -050043 u32 ddr3_size;
44
45 ddr3_size = ddr3_init();
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040046
47 gd->ram_size = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE,
48 CONFIG_MAX_RAM_BANK_SIZE);
Lokesh Vutla56c8f0a2016-04-13 09:50:59 +053049#if defined(CONFIG_TI_AEMIF)
Cooper Jr., Franklin6e549452017-06-16 17:25:25 -050050 if (!board_is_k2g_ice())
51 aemif_init(ARRAY_SIZE(aemif_configs), aemif_configs);
Lokesh Vutla56c8f0a2016-04-13 09:50:59 +053052#endif
53
Cooper Jr., Franklin6e549452017-06-16 17:25:25 -050054 if (!board_is_k2g_ice()) {
55 if (ddr3_size)
56 ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE, ddr3_size);
57 else
58 ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE,
59 gd->ram_size >> 30);
60 }
Lokesh Vutlab4b5aac2016-08-27 17:19:15 +053061
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040062 return 0;
63}
64
Keerthy3d966e12018-11-27 17:52:41 +053065struct image_header *spl_get_load_buffer(ssize_t offset, size_t size)
66{
67 return (struct image_header *)(CONFIG_SYS_TEXT_BASE);
68}
69
Hao Zhang8e697a02014-07-09 23:44:46 +030070int board_init(void)
71{
Nishanth Menon842649d2015-07-22 18:05:43 -050072 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Hao Zhang8e697a02014-07-09 23:44:46 +030073 return 0;
74}
Karicheri, Muralidharan657f6b52014-04-01 15:01:13 -040075
Hao Zhang95948202014-10-22 16:32:31 +030076#ifdef CONFIG_SPL_BUILD
77void spl_board_init(void)
78{
79 spl_init_keystone_plls();
80 preloader_console_init();
81}
82
83u32 spl_boot_device(void)
84{
85#if defined(CONFIG_SPL_SPI_LOAD)
86 return BOOT_DEVICE_SPI;
87#else
88 puts("Unknown boot device\n");
89 hang();
90#endif
91}
92#endif
93
Robert P. J. Day3c757002016-05-19 15:23:12 -040094#ifdef CONFIG_OF_BOARD_SETUP
Simon Glass2aec3cc2014-10-23 18:58:47 -060095int ft_board_setup(void *blob, bd_t *bd)
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040096{
Hao Zhang8e697a02014-07-09 23:44:46 +030097 int lpae;
98 char *env;
99 char *endp;
100 int nbanks;
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400101 u64 size[2];
Hao Zhang8e697a02014-07-09 23:44:46 +0300102 u64 start[2];
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400103 u32 ddr3a_size;
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400104
Simon Glass64b723f2017-08-03 12:22:12 -0600105 env = env_get("mem_lpae");
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400106 lpae = env && simple_strtol(env, NULL, 0);
107
108 ddr3a_size = 0;
109 if (lpae) {
Vitaly Andrianov539de5f2016-03-04 10:36:43 -0600110 ddr3a_size = ddr3_get_size();
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400111 if ((ddr3a_size != 8) && (ddr3a_size != 4))
112 ddr3a_size = 0;
113 }
114
115 nbanks = 1;
116 start[0] = bd->bi_dram[0].start;
117 size[0] = bd->bi_dram[0].size;
118
119 /* adjust memory start address for LPAE */
120 if (lpae) {
Hao Zhang8e697a02014-07-09 23:44:46 +0300121 start[0] -= CONFIG_SYS_SDRAM_BASE;
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400122 start[0] += CONFIG_SYS_LPAE_SDRAM_BASE;
123 }
124
125 if ((size[0] == 0x80000000) && (ddr3a_size != 0)) {
126 size[1] = ((u64)ddr3a_size - 2) << 30;
127 start[1] = 0x880000000;
128 nbanks++;
129 }
130
131 /* reserve memory at start of bank */
Simon Glass64b723f2017-08-03 12:22:12 -0600132 env = env_get("mem_reserve_head");
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400133 if (env) {
134 start[0] += ustrtoul(env, &endp, 0);
135 size[0] -= ustrtoul(env, &endp, 0);
136 }
137
Simon Glass64b723f2017-08-03 12:22:12 -0600138 env = env_get("mem_reserve");
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400139 if (env)
140 size[0] -= ustrtoul(env, &endp, 0);
141
142 fdt_fixup_memory_banks(blob, start, size, nbanks);
143
Nicholas Faustinifdc8c5c2018-10-03 12:58:49 +0200144 return 0;
145}
146
147void ft_board_setup_ex(void *blob, bd_t *bd)
148{
149 int lpae;
150 u64 size;
151 char *env;
152 u64 *reserve_start;
153 int unitrd_fixup = 0;
154
155 env = env_get("mem_lpae");
156 lpae = env && simple_strtol(env, NULL, 0);
157 env = env_get("uinitrd_fixup");
158 unitrd_fixup = env && simple_strtol(env, NULL, 0);
159
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400160 /* Fix up the initrd */
Murali Karicheri1b845322014-07-09 23:44:45 +0300161 if (lpae && unitrd_fixup) {
Nicholas Faustinifdc8c5c2018-10-03 12:58:49 +0200162 int nodeoffset;
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400163 int err;
Nicholas Faustinifdc8c5c2018-10-03 12:58:49 +0200164 u64 *prop1, *prop2;
Hao Zhang8e697a02014-07-09 23:44:46 +0300165 u64 initrd_start, initrd_end;
Murali Karicheri1b845322014-07-09 23:44:45 +0300166
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400167 nodeoffset = fdt_path_offset(blob, "/chosen");
168 if (nodeoffset >= 0) {
Nicholas Faustinifdc8c5c2018-10-03 12:58:49 +0200169 prop1 = (u64 *)fdt_getprop(blob, nodeoffset,
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400170 "linux,initrd-start", NULL);
Nicholas Faustinifdc8c5c2018-10-03 12:58:49 +0200171 prop2 = (u64 *)fdt_getprop(blob, nodeoffset,
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400172 "linux,initrd-end", NULL);
173 if (prop1 && prop2) {
Nicholas Faustinifdc8c5c2018-10-03 12:58:49 +0200174 initrd_start = __be64_to_cpu(*prop1);
Hao Zhang8e697a02014-07-09 23:44:46 +0300175 initrd_start -= CONFIG_SYS_SDRAM_BASE;
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400176 initrd_start += CONFIG_SYS_LPAE_SDRAM_BASE;
177 initrd_start = __cpu_to_be64(initrd_start);
Nicholas Faustinifdc8c5c2018-10-03 12:58:49 +0200178 initrd_end = __be64_to_cpu(*prop2);
Hao Zhang8e697a02014-07-09 23:44:46 +0300179 initrd_end -= CONFIG_SYS_SDRAM_BASE;
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400180 initrd_end += CONFIG_SYS_LPAE_SDRAM_BASE;
181 initrd_end = __cpu_to_be64(initrd_end);
182
183 err = fdt_delprop(blob, nodeoffset,
184 "linux,initrd-start");
185 if (err < 0)
186 puts("error deleting initrd-start\n");
187
188 err = fdt_delprop(blob, nodeoffset,
189 "linux,initrd-end");
190 if (err < 0)
191 puts("error deleting initrd-end\n");
192
193 err = fdt_setprop(blob, nodeoffset,
194 "linux,initrd-start",
195 &initrd_start,
196 sizeof(initrd_start));
197 if (err < 0)
198 puts("error adding initrd-start\n");
199
200 err = fdt_setprop(blob, nodeoffset,
201 "linux,initrd-end",
202 &initrd_end,
203 sizeof(initrd_end));
204 if (err < 0)
205 puts("error adding linux,initrd-end\n");
206 }
207 }
208 }
Simon Glass2aec3cc2014-10-23 18:58:47 -0600209
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400210 if (lpae) {
211 /*
212 * the initrd and other reserved memory areas are
213 * embedded in in the DTB itslef. fix up these addresses
214 * to 36 bit format
215 */
216 reserve_start = (u64 *)((char *)blob +
217 fdt_off_mem_rsvmap(blob));
218 while (1) {
219 *reserve_start = __cpu_to_be64(*reserve_start);
220 size = __cpu_to_be64(*(reserve_start + 1));
221 if (size) {
Hao Zhang8e697a02014-07-09 23:44:46 +0300222 *reserve_start -= CONFIG_SYS_SDRAM_BASE;
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400223 *reserve_start +=
224 CONFIG_SYS_LPAE_SDRAM_BASE;
225 *reserve_start =
226 __cpu_to_be64(*reserve_start);
227 } else {
228 break;
229 }
230 reserve_start += 2;
231 }
232 }
Vitaly Andrianov19173012014-10-22 17:47:58 +0300233
234 ddr3_check_ecc_int(KS2_DDR3A_EMIF_CTRL_BASE);
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400235}
Robert P. J. Day3c757002016-05-19 15:23:12 -0400236#endif /* CONFIG_OF_BOARD_SETUP */
Cooper Jr., Franklin74f22ca2017-06-16 17:25:15 -0500237
238#if defined(CONFIG_DTB_RESELECT)
239int __weak embedded_dtb_select(void)
240{
241 return 0;
242}
243#endif