blob: fba655f3b934bee68057a8db7438afbb3b579c07 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk0157ced2002-10-21 17:04:47 +00002/*
Wolfgang Denkf710efd2010-07-24 20:22:02 +02003 * (C) Copyright 2002-2010
wdenk0157ced2002-10-21 17:04:47 +00004 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenk0157ced2002-10-21 17:04:47 +00005 */
6
7#ifndef __ASM_GBL_DATA_H
8#define __ASM_GBL_DATA_H
Simon Glass3ac47d72012-12-13 20:48:30 +00009
Siew Chin Lim3dbd3492021-02-23 14:34:37 +080010#ifndef __ASSEMBLY__
11
Simon Glass3ba929a2020-10-30 21:38:53 -060012#include <asm/types.h>
13#include <linux/types.h>
14
Simon Glass3ac47d72012-12-13 20:48:30 +000015/* Architecture-specific global data */
16struct arch_global_data {
Yangbo Lu73340382019-06-21 11:42:28 +080017#if defined(CONFIG_FSL_ESDHC) || defined(CONFIG_FSL_ESDHC_IMX)
Simon Glass9e247d12012-12-13 20:49:05 +000018 u32 sdhc_clk;
19#endif
Zhao Qiang5ad93952014-09-25 13:52:25 +080020
Yangbo Lu0fa68762019-12-19 18:59:28 +080021#if defined(CONFIG_FSL_ESDHC)
22 u32 sdhc_per_clk;
23#endif
24
Zhao Qiang5ad93952014-09-25 13:52:25 +080025#if defined(CONFIG_U_QE)
26 u32 qe_clk;
27 u32 brg_clk;
28 uint mp_alloc_base;
29 uint mp_alloc_top;
30#endif /* CONFIG_U_QE */
31
Simon Glasse61accc2012-12-13 20:48:31 +000032#ifdef CONFIG_AT91FAMILY
33 /* "static data" needed by at91's clock.c */
34 unsigned long cpu_clk_rate_hz;
35 unsigned long main_clk_rate_hz;
36 unsigned long mck_rate_hz;
37 unsigned long plla_rate_hz;
38 unsigned long pllb_rate_hz;
39 unsigned long at91_pllb_usb_init;
40#endif
Simon Glass6ed6e032012-12-13 20:48:32 +000041 /* "static data" needed by most of timer.c on ARM platforms */
42 unsigned long timer_rate_hz;
Peng Fanf2d397b2017-05-09 10:32:02 +080043 unsigned int tbu;
44 unsigned int tbl;
Simon Glassa848da52012-12-13 20:48:35 +000045 unsigned long lastinc;
Simon Glass9cbe003a2012-12-13 20:48:36 +000046 unsigned long long timer_reset_value;
Trevor Woerner43ec7e02019-05-03 09:41:00 -040047#if !(CONFIG_IS_ENABLED(SYS_ICACHE_OFF) && CONFIG_IS_ENABLED(SYS_DCACHE_OFF))
Simon Glass6b4ee152012-12-13 20:48:39 +000048 unsigned long tlb_addr;
Alexander Grafe317fe82016-03-04 01:09:47 +010049 unsigned long tlb_size;
Alexander Grafce0a64e2016-03-04 01:09:54 +010050#if defined(CONFIG_ARM64)
Alexander Grafe317fe82016-03-04 01:09:47 +010051 unsigned long tlb_fillptr;
52 unsigned long tlb_emerg;
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -070053#endif
Simon Glass6b4ee152012-12-13 20:48:39 +000054#endif
York Sun1ef95cc2016-06-24 16:46:18 -070055#ifdef CONFIG_SYS_MEM_RESERVE_SECURE
56#define MEM_RESERVE_SECURE_SECURED 0x1
57#define MEM_RESERVE_SECURE_MAINTAINED 0x2
58#define MEM_RESERVE_SECURE_ADDR_MASK (~0x3)
59 /*
60 * Secure memory addr
61 * This variable needs maintenance if the RAM base is not zero,
62 * or if RAM splits into non-consecutive banks. It also has a
63 * flag indicating the secure memory is marked as secure by MMU.
64 * Flags used: 0x1 secured
65 * 0x2 maintained
66 */
67 phys_addr_t secure_ram;
York Sunf84f81e2016-06-24 16:46:19 -070068 unsigned long tlb_allocated;
York Sun1ef95cc2016-06-24 16:46:18 -070069#endif
York Sund6964b32017-03-06 09:02:24 -080070#ifdef CONFIG_RESV_RAM
71 /*
72 * Reserved RAM for memory resident, eg. Management Complex (MC)
73 * driver which continues to run after U-Boot exits.
74 */
75 phys_addr_t resv_ram;
76#endif
SRICHARAN R4af19882013-04-24 00:41:23 +000077
Masahiro Yamada6e1288c2017-04-25 13:10:11 +090078#ifdef CONFIG_ARCH_OMAP2PLUS
Paul Kocialkowskid5b76242015-07-15 16:02:19 +020079 u32 omap_boot_device;
80 u32 omap_boot_mode;
81 u8 omap_ch_flags;
SRICHARAN R4af19882013-04-24 00:41:23 +000082#endif
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053083#if defined(CONFIG_FSL_LSCH3) && defined(CONFIG_SYS_FSL_HAS_DP_DDR)
York Sun1ecab782015-01-06 13:18:49 -080084 unsigned long mem2_clk;
85#endif
Peng Fanf17a0ce2018-10-18 14:28:10 +020086
87#ifdef CONFIG_ARCH_IMX8
88 struct udevice *scu_dev;
89#endif
Simon Glass3ac47d72012-12-13 20:48:30 +000090};
91
Simon Glass6878cd12012-12-13 20:49:14 +000092#include <asm-generic/global_data.h>
wdenk0157ced2002-10-21 17:04:47 +000093
Jeroen Hofstee43614d12014-07-30 21:54:52 +020094#ifdef __clang__
95
96#define DECLARE_GLOBAL_DATA_PTR
97#define gd get_gd()
98
99static inline gd_t *get_gd(void)
100{
101 gd_t *gd_ptr;
102
103#ifdef CONFIG_ARM64
Jeroen Hofstee43614d12014-07-30 21:54:52 +0200104 __asm__ volatile("mov %0, x18\n" : "=r" (gd_ptr));
105#else
106 __asm__ volatile("mov %0, r9\n" : "=r" (gd_ptr));
107#endif
108
109 return gd_ptr;
110}
111
112#else
113
David Feng85fd5f12013-12-14 11:47:35 +0800114#ifdef CONFIG_ARM64
115#define DECLARE_GLOBAL_DATA_PTR register volatile gd_t *gd asm ("x18")
116#else
117#define DECLARE_GLOBAL_DATA_PTR register volatile gd_t *gd asm ("r9")
118#endif
Jeroen Hofstee43614d12014-07-30 21:54:52 +0200119#endif
wdenk0157ced2002-10-21 17:04:47 +0000120
Heinrich Schuchardt1a3732c2020-05-27 01:58:30 +0200121static inline void set_gd(volatile gd_t *gd_ptr)
122{
123#ifdef CONFIG_ARM64
124 __asm__ volatile("ldr x18, %0\n" : : "m"(gd_ptr));
125#else
126 __asm__ volatile("ldr r9, %0\n" : : "m"(gd_ptr));
127#endif
128}
129
Siew Chin Lim3dbd3492021-02-23 14:34:37 +0800130#endif /* __ASSEMBLY__ */
131
wdenk0157ced2002-10-21 17:04:47 +0000132#endif /* __ASM_GBL_DATA_H */