Simon Glass | e421bb8 | 2016-01-21 19:45:05 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2015 Google, Inc |
| 3 | * Copyright 2014 Rockchip Inc. |
| 4 | * |
| 5 | * SPDX-License-Identifier: GPL-2.0+ |
| 6 | */ |
| 7 | |
| 8 | #ifndef _ASM_ARCH_VOP_RK3288_H |
| 9 | #define _ASM_ARCH_VOP_RK3288_H |
| 10 | |
| 11 | struct rk3288_vop { |
| 12 | u32 reg_cfg_done; |
| 13 | u32 version_info; |
| 14 | u32 sys_ctrl; |
| 15 | u32 sys_ctrl1; |
| 16 | u32 dsp_ctrl0; |
| 17 | u32 dsp_ctrl1; |
| 18 | u32 dsp_bg; |
| 19 | u32 mcu_ctrl; |
| 20 | u32 intr_ctrl0; |
| 21 | u32 intr_ctrl1; |
| 22 | u32 intr_reserved0; |
| 23 | u32 intr_reserved1; |
| 24 | |
| 25 | u32 win0_ctrl0; |
| 26 | u32 win0_ctrl1; |
| 27 | u32 win0_color_key; |
| 28 | u32 win0_vir; |
| 29 | u32 win0_yrgb_mst; |
| 30 | u32 win0_cbr_mst; |
| 31 | u32 win0_act_info; |
| 32 | u32 win0_dsp_info; |
| 33 | u32 win0_dsp_st; |
| 34 | u32 win0_scl_factor_yrgb; |
| 35 | u32 win0_scl_factor_cbr; |
| 36 | u32 win0_scl_offset; |
| 37 | u32 win0_src_alpha_ctrl; |
| 38 | u32 win0_dst_alpha_ctrl; |
| 39 | u32 win0_fading_ctrl; |
| 40 | u32 win0_reserved0; |
| 41 | |
| 42 | u32 win1_ctrl0; |
| 43 | u32 win1_ctrl1; |
| 44 | u32 win1_color_key; |
| 45 | u32 win1_vir; |
| 46 | u32 win1_yrgb_mst; |
| 47 | u32 win1_cbr_mst; |
| 48 | u32 win1_act_info; |
| 49 | u32 win1_dsp_info; |
| 50 | u32 win1_dsp_st; |
| 51 | u32 win1_scl_factor_yrgb; |
| 52 | u32 win1_scl_factor_cbr; |
| 53 | u32 win1_scl_offset; |
| 54 | u32 win1_src_alpha_ctrl; |
| 55 | u32 win1_dst_alpha_ctrl; |
| 56 | u32 win1_fading_ctrl; |
| 57 | u32 win1_reservd0; |
| 58 | u32 reserved2[48]; |
| 59 | u32 post_dsp_hact_info; |
| 60 | u32 post_dsp_vact_info; |
| 61 | u32 post_scl_factor_yrgb; |
| 62 | u32 post_reserved; |
| 63 | u32 post_scl_ctrl; |
| 64 | u32 post_dsp_vact_info_f1; |
| 65 | u32 dsp_htotal_hs_end; |
| 66 | u32 dsp_hact_st_end; |
| 67 | u32 dsp_vtotal_vs_end; |
| 68 | u32 dsp_vact_st_end; |
| 69 | u32 dsp_vs_st_end_f1; |
| 70 | u32 dsp_vact_st_end_f1; |
| 71 | }; |
| 72 | check_member(rk3288_vop, dsp_vact_st_end_f1, 0x19c); |
| 73 | |
| 74 | enum rockchip_fb_data_format_t { |
| 75 | ARGB8888 = 0, |
| 76 | RGB888 = 1, |
| 77 | RGB565 = 2, |
| 78 | }; |
| 79 | |
| 80 | enum { |
| 81 | LB_YUV_3840X5 = 0x0, |
| 82 | LB_YUV_2560X8 = 0x1, |
| 83 | LB_RGB_3840X2 = 0x2, |
| 84 | LB_RGB_2560X4 = 0x3, |
| 85 | LB_RGB_1920X5 = 0x4, |
| 86 | LB_RGB_1280X8 = 0x5 |
| 87 | }; |
| 88 | |
| 89 | enum vop_modes { |
| 90 | VOP_MODE_EDP = 0, |
| 91 | VOP_MODE_HDMI, |
Jacob Chen | 0b6aee4 | 2016-03-14 11:20:18 +0800 | [diff] [blame] | 92 | VOP_MODE_LVDS, |
Eric Gao | 0f49407 | 2017-05-02 18:23:52 +0800 | [diff] [blame] | 93 | VOP_MODE_MIPI, |
Simon Glass | e421bb8 | 2016-01-21 19:45:05 -0700 | [diff] [blame] | 94 | VOP_MODE_NONE, |
| 95 | VOP_MODE_AUTO_DETECT, |
| 96 | VOP_MODE_UNKNOWN, |
| 97 | }; |
| 98 | |
| 99 | /* VOP_VERSION_INFO */ |
| 100 | #define M_FPGA_VERSION (0xffff << 16) |
| 101 | #define M_RTL_VERSION (0xffff) |
| 102 | |
| 103 | /* VOP_SYS_CTRL */ |
| 104 | #define M_AUTO_GATING_EN (1 << 23) |
| 105 | #define M_STANDBY_EN (1 << 22) |
| 106 | #define M_DMA_STOP (1 << 21) |
| 107 | #define M_MMU_EN (1 << 20) |
| 108 | #define M_DAM_BURST_LENGTH (0x3 << 18) |
| 109 | #define M_MIPI_OUT_EN (1 << 15) |
| 110 | #define M_EDP_OUT_EN (1 << 14) |
| 111 | #define M_HDMI_OUT_EN (1 << 13) |
| 112 | #define M_RGB_OUT_EN (1 << 12) |
| 113 | #define M_ALL_OUT_EN \ |
| 114 | (M_MIPI_OUT_EN | M_EDP_OUT_EN | M_HDMI_OUT_EN | M_RGB_OUT_EN) |
| 115 | #define M_EDPI_WMS_FS (1 << 10) |
| 116 | #define M_EDPI_WMS_MODE (1 << 9) |
| 117 | #define M_EDPI_HALT_EN (1 << 8) |
| 118 | #define M_DOUB_CH_OVERLAP_NUM (0xf << 4) |
| 119 | #define M_DOUB_CHANNEL_EN (1 << 3) |
| 120 | #define M_DIRECT_PATH_LAYER_SEL (0x3 << 1) |
| 121 | #define M_DIRECT_PATH_EN (1) |
| 122 | |
| 123 | #define V_AUTO_GATING_EN(x) (((x) & 1) << 23) |
| 124 | #define V_STANDBY_EN(x) (((x) & 1) << 22) |
| 125 | #define V_DMA_STOP(x) (((x) & 1) << 21) |
| 126 | #define V_MMU_EN(x) (((x) & 1) << 20) |
| 127 | #define V_DMA_BURST_LENGTH(x) (((x) & 3) << 18) |
| 128 | #define V_MIPI_OUT_EN(x) (((x) & 1) << 15) |
| 129 | #define V_EDP_OUT_EN(x) (((x) & 1) << 14) |
| 130 | #define V_HDMI_OUT_EN(x) (((x) & 1) << 13) |
| 131 | #define V_RGB_OUT_EN(x) (((x) & 1) << 12) |
| 132 | #define V_EDPI_WMS_FS(x) (((x) & 1) << 10) |
| 133 | #define V_EDPI_WMS_MODE(x) (((x) & 1) << 9) |
| 134 | #define V_EDPI_HALT_EN(x) (((x)&1)<<8) |
| 135 | #define V_DOUB_CH_OVERLAP_NUM(x) (((x) & 0xf) << 4) |
| 136 | #define V_DOUB_CHANNEL_EN(x) (((x) & 1) << 3) |
| 137 | #define V_DIRECT_PATH_LAYER_SEL(x) (((x) & 3) << 1) |
| 138 | #define V_DIRECT_PATH_EN(x) ((x) & 1) |
| 139 | |
| 140 | /* VOP_SYS_CTRL1 */ |
| 141 | #define M_AXI_OUTSTANDING_MAX_NUM (0x1f << 13) |
| 142 | #define M_AXI_MAX_OUTSTANDING_EN (1 << 12) |
| 143 | #define M_NOC_WIN_QOS (3 << 10) |
| 144 | #define M_NOC_QOS_EN (1 << 9) |
| 145 | #define M_NOC_HURRY_THRESHOLD (0x3f << 3) |
| 146 | #define M_NOC_HURRY_VALUE (0x3 << 1) |
| 147 | #define M_NOC_HURRY_EN (1) |
| 148 | |
| 149 | #define V_AXI_OUTSTANDING_MAX_NUM(x) (((x) & 0x1f) << 13) |
| 150 | #define V_AXI_MAX_OUTSTANDING_EN(x) (((x) & 1) << 12) |
| 151 | #define V_NOC_WIN_QOS(x) (((x) & 3) << 10) |
| 152 | #define V_NOC_QOS_EN(x) (((x) & 1) << 9) |
| 153 | #define V_NOC_HURRY_THRESHOLD(x) (((x) & 0x3f) << 3) |
| 154 | #define V_NOC_HURRY_VALUE(x) (((x) & 3) << 1) |
| 155 | #define V_NOC_HURRY_EN(x) ((x) & 1) |
| 156 | |
| 157 | /* VOP_DSP_CTRL0 */ |
| 158 | #define M_DSP_Y_MIR_EN (1 << 23) |
| 159 | #define M_DSP_X_MIR_EN (1 << 22) |
| 160 | #define M_DSP_YUV_CLIP (1 << 21) |
| 161 | #define M_DSP_CCIR656_AVG (1 << 20) |
| 162 | #define M_DSP_BLACK_EN (1 << 19) |
| 163 | #define M_DSP_BLANK_EN (1 << 18) |
| 164 | #define M_DSP_OUT_ZERO (1 << 17) |
| 165 | #define M_DSP_DUMMY_SWAP (1 << 16) |
| 166 | #define M_DSP_DELTA_SWAP (1 << 15) |
| 167 | #define M_DSP_RG_SWAP (1 << 14) |
| 168 | #define M_DSP_RB_SWAP (1 << 13) |
| 169 | #define M_DSP_BG_SWAP (1 << 12) |
| 170 | #define M_DSP_FIELD_POL (1 << 11) |
| 171 | #define M_DSP_INTERLACE (1 << 10) |
| 172 | #define M_DSP_DDR_PHASE (1 << 9) |
| 173 | #define M_DSP_DCLK_DDR (1 << 8) |
| 174 | #define M_DSP_DCLK_POL (1 << 7) |
| 175 | #define M_DSP_DEN_POL (1 << 6) |
| 176 | #define M_DSP_VSYNC_POL (1 << 5) |
| 177 | #define M_DSP_HSYNC_POL (1 << 4) |
| 178 | #define M_DSP_OUT_MODE (0xf) |
| 179 | |
| 180 | #define V_DSP_Y_MIR_EN(x) (((x) & 1) << 23) |
| 181 | #define V_DSP_X_MIR_EN(x) (((x) & 1) << 22) |
| 182 | #define V_DSP_YUV_CLIP(x) (((x) & 1) << 21) |
| 183 | #define V_DSP_CCIR656_AVG(x) (((x) & 1) << 20) |
| 184 | #define V_DSP_BLACK_EN(x) (((x) & 1) << 19) |
| 185 | #define V_DSP_BLANK_EN(x) (((x) & 1) << 18) |
| 186 | #define V_DSP_OUT_ZERO(x) (((x) & 1) << 17) |
| 187 | #define V_DSP_DUMMY_SWAP(x) (((x) & 1) << 16) |
| 188 | #define V_DSP_DELTA_SWAP(x) (((x) & 1) << 15) |
| 189 | #define V_DSP_RG_SWAP(x) (((x) & 1) << 14) |
| 190 | #define V_DSP_RB_SWAP(x) (((x) & 1) << 13) |
| 191 | #define V_DSP_BG_SWAP(x) (((x) & 1) << 12) |
| 192 | #define V_DSP_FIELD_POL(x) (((x) & 1) << 11) |
| 193 | #define V_DSP_INTERLACE(x) (((x) & 1) << 10) |
| 194 | #define V_DSP_DDR_PHASE(x) (((x) & 1) << 9) |
| 195 | #define V_DSP_DCLK_DDR(x) (((x) & 1) << 8) |
| 196 | #define V_DSP_DCLK_POL(x) (((x) & 1) << 7) |
| 197 | #define V_DSP_DEN_POL(x) (((x) & 1) << 6) |
| 198 | #define V_DSP_VSYNC_POL(x) (((x) & 1) << 5) |
| 199 | #define V_DSP_HSYNC_POL(x) (((x) & 1) << 4) |
Philipp Tomsich | a354c2d | 2017-05-31 17:59:30 +0200 | [diff] [blame] | 200 | #define V_DSP_PIN_POL(x) (((x) & 0xf) << 4) |
Simon Glass | e421bb8 | 2016-01-21 19:45:05 -0700 | [diff] [blame] | 201 | #define V_DSP_OUT_MODE(x) ((x) & 0xf) |
| 202 | |
| 203 | /* VOP_DSP_CTRL1 */ |
Philipp Tomsich | 1a18f30 | 2017-05-31 17:59:31 +0200 | [diff] [blame] | 204 | #define V_RK3399_DSP_MIPI_POL(x) ((x) << 28) |
| 205 | #define V_RK3399_DSP_EDP_POL(x) ((x) << 24) |
| 206 | #define V_RK3399_DSP_HDMI_POL(x) ((x) << 20) |
| 207 | #define V_RK3399_DSP_LVDS_POL(x) ((x) << 16) |
| 208 | |
| 209 | #define M_RK3399_DSP_MIPI_POL (V_RK3399_DSP_MIPI_POL(0xf)) |
| 210 | #define M_RK3399_DSP_EDP_POL (V_RK3399_DSP_EDP_POL(0xf)) |
| 211 | #define M_RK3399_DSP_HDMI_POL (V_RK3399_DSP_HDMI_POL(0xf)) |
| 212 | #define M_RK3399_DSP_LVDS_POL (V_RK3399_DSP_LVDS_POL(0xf)) |
| 213 | |
Simon Glass | e421bb8 | 2016-01-21 19:45:05 -0700 | [diff] [blame] | 214 | #define M_DSP_LAYER3_SEL (3 << 14) |
| 215 | #define M_DSP_LAYER2_SEL (3 << 12) |
| 216 | #define M_DSP_LAYER1_SEL (3 << 10) |
| 217 | #define M_DSP_LAYER0_SEL (3 << 8) |
| 218 | #define M_DITHER_UP_EN (1 << 6) |
| 219 | #define M_DITHER_DOWN_SEL (1 << 4) |
| 220 | #define M_DITHER_DOWN_MODE (1 << 3) |
| 221 | #define M_DITHER_DOWN_EN (1 << 2) |
| 222 | #define M_PRE_DITHER_DOWN_EN (1 << 1) |
| 223 | #define M_DSP_LUT_EN (1) |
| 224 | |
| 225 | #define V_DSP_LAYER3_SEL(x) (((x) & 3) << 14) |
| 226 | #define V_DSP_LAYER2_SEL(x) (((x) & 3) << 12) |
| 227 | #define V_DSP_LAYER1_SEL(x) (((x) & 3) << 10) |
| 228 | #define V_DSP_LAYER0_SEL(x) (((x) & 3) << 8) |
| 229 | #define V_DITHER_UP_EN(x) (((x) & 1) << 6) |
| 230 | #define V_DITHER_DOWN_SEL(x) (((x) & 1) << 4) |
| 231 | #define V_DITHER_DOWN_MODE(x) (((x) & 1) << 3) |
| 232 | #define V_DITHER_DOWN_EN(x) (((x) & 1) << 2) |
| 233 | #define V_PRE_DITHER_DOWN_EN(x) (((x) & 1) << 1) |
| 234 | #define V_DSP_LUT_EN(x) ((x)&1) |
| 235 | |
| 236 | /* VOP_DSP_BG */ |
| 237 | #define M_DSP_BG_RED (0x3f << 20) |
| 238 | #define M_DSP_BG_GREEN (0x3f << 10) |
| 239 | #define M_DSP_BG_BLUE (0x3f << 0) |
| 240 | |
| 241 | #define V_DSP_BG_RED(x) (((x) & 0x3f) << 20) |
| 242 | #define V_DSP_BG_GREEN(x) (((x) & 0x3f) << 10) |
| 243 | #define V_DSP_BG_BLUE(x) (((x) & 0x3f) << 0) |
| 244 | |
| 245 | /* VOP_WIN0_CTRL0 */ |
| 246 | #define M_WIN0_YUV_CLIP (1 << 20) |
| 247 | #define M_WIN0_CBR_DEFLICK (1 << 19) |
| 248 | #define M_WIN0_YRGB_DEFLICK (1 << 18) |
| 249 | #define M_WIN0_PPAS_ZERO_EN (1 << 16) |
| 250 | #define M_WIN0_UV_SWAP (1 << 15) |
| 251 | #define M_WIN0_MID_SWAP (1 << 14) |
| 252 | #define M_WIN0_ALPHA_SWAP (1 << 13) |
| 253 | #define M_WIN0_RB_SWAP (1 << 12) |
| 254 | #define M_WIN0_CSC_MODE (3 << 10) |
| 255 | #define M_WIN0_NO_OUTSTANDING (1 << 9) |
| 256 | #define M_WIN0_INTERLACE_READ (1 << 8) |
| 257 | #define M_WIN0_LB_MODE (7 << 5) |
| 258 | #define M_WIN0_FMT_10 (1 << 4) |
| 259 | #define M_WIN0_DATA_FMT (7 << 1) |
| 260 | #define M_WIN0_EN (1 << 0) |
| 261 | |
| 262 | #define V_WIN0_YUV_CLIP(x) (((x) & 1) << 20) |
| 263 | #define V_WIN0_CBR_DEFLICK(x) (((x) & 1) << 19) |
| 264 | #define V_WIN0_YRGB_DEFLICK(x) (((x) & 1) << 18) |
| 265 | #define V_WIN0_PPAS_ZERO_EN(x) (((x) & 1) << 16) |
| 266 | #define V_WIN0_UV_SWAP(x) (((x) & 1) << 15) |
| 267 | #define V_WIN0_MID_SWAP(x) (((x) & 1) << 14) |
| 268 | #define V_WIN0_ALPHA_SWAP(x) (((x) & 1) << 13) |
| 269 | #define V_WIN0_RB_SWAP(x) (((x) & 1) << 12) |
| 270 | #define V_WIN0_CSC_MODE(x) (((x) & 3) << 10) |
| 271 | #define V_WIN0_NO_OUTSTANDING(x) (((x) & 1) << 9) |
| 272 | #define V_WIN0_INTERLACE_READ(x) (((x) & 1) << 8) |
| 273 | #define V_WIN0_LB_MODE(x) (((x) & 7) << 5) |
| 274 | #define V_WIN0_FMT_10(x) (((x) & 1) << 4) |
| 275 | #define V_WIN0_DATA_FMT(x) (((x) & 7) << 1) |
| 276 | #define V_WIN0_EN(x) ((x) & 1) |
| 277 | |
| 278 | /* VOP_WIN0_CTRL1 */ |
| 279 | #define M_WIN0_CBR_VSD_MODE (1 << 31) |
| 280 | #define M_WIN0_CBR_VSU_MODE (1 << 30) |
| 281 | #define M_WIN0_CBR_HSD_MODE (3 << 28) |
| 282 | #define M_WIN0_CBR_VER_SCL_MODE (3 << 26) |
| 283 | #define M_WIN0_CBR_HOR_SCL_MODE (3 << 24) |
| 284 | #define M_WIN0_YRGB_VSD_MODE (1 << 23) |
| 285 | #define M_WIN0_YRGB_VSU_MODE (1 << 22) |
| 286 | #define M_WIN0_YRGB_HSD_MODE (3 << 20) |
| 287 | #define M_WIN0_YRGB_VER_SCL_MODE (3 << 18) |
| 288 | #define M_WIN0_YRGB_HOR_SCL_MODE (3 << 16) |
| 289 | #define M_WIN0_LINE_LOAD_MODE (1 << 15) |
| 290 | #define M_WIN0_CBR_AXI_GATHER_NUM (7 << 12) |
| 291 | #define M_WIN0_YRGB_AXI_GATHER_NUM (0xf << 8) |
| 292 | #define M_WIN0_VSD_CBR_GT2 (1 << 7) |
| 293 | #define M_WIN0_VSD_CBR_GT4 (1 << 6) |
| 294 | #define M_WIN0_VSD_YRGB_GT2 (1 << 5) |
| 295 | #define M_WIN0_VSD_YRGB_GT4 (1 << 4) |
| 296 | #define M_WIN0_BIC_COE_SEL (3 << 2) |
| 297 | #define M_WIN0_CBR_AXI_GATHER_EN (1 << 1) |
| 298 | #define M_WIN0_YRGB_AXI_GATHER_EN (1) |
| 299 | |
| 300 | #define V_WIN0_CBR_VSD_MODE(x) (((x) & 1) << 31) |
| 301 | #define V_WIN0_CBR_VSU_MODE(x) (((x) & 1) << 30) |
| 302 | #define V_WIN0_CBR_HSD_MODE(x) (((x) & 3) << 28) |
| 303 | #define V_WIN0_CBR_VER_SCL_MODE(x) (((x) & 3) << 26) |
| 304 | #define V_WIN0_CBR_HOR_SCL_MODE(x) (((x) & 3) << 24) |
| 305 | #define V_WIN0_YRGB_VSD_MODE(x) (((x) & 1) << 23) |
| 306 | #define V_WIN0_YRGB_VSU_MODE(x) (((x) & 1) << 22) |
| 307 | #define V_WIN0_YRGB_HSD_MODE(x) (((x) & 3) << 20) |
| 308 | #define V_WIN0_YRGB_VER_SCL_MODE(x) (((x) & 3) << 18) |
| 309 | #define V_WIN0_YRGB_HOR_SCL_MODE(x) (((x) & 3) << 16) |
| 310 | #define V_WIN0_LINE_LOAD_MODE(x) (((x) & 1) << 15) |
| 311 | #define V_WIN0_CBR_AXI_GATHER_NUM(x) (((x) & 7) << 12) |
| 312 | #define V_WIN0_YRGB_AXI_GATHER_NUM(x) (((x) & 0xf) << 8) |
| 313 | #define V_WIN0_VSD_CBR_GT2(x) (((x) & 1) << 7) |
| 314 | #define V_WIN0_VSD_CBR_GT4(x) (((x) & 1) << 6) |
| 315 | #define V_WIN0_VSD_YRGB_GT2(x) (((x) & 1) << 5) |
| 316 | #define V_WIN0_VSD_YRGB_GT4(x) (((x) & 1) << 4) |
| 317 | #define V_WIN0_BIC_COE_SEL(x) (((x) & 3) << 2) |
| 318 | #define V_WIN0_CBR_AXI_GATHER_EN(x) (((x) & 1) << 1) |
| 319 | #define V_WIN0_YRGB_AXI_GATHER_EN(x) ((x) & 1) |
| 320 | |
| 321 | /*VOP_WIN0_COLOR_KEY*/ |
| 322 | #define M_WIN0_KEY_EN (1 << 31) |
| 323 | #define M_WIN0_KEY_COLOR (0x3fffffff) |
| 324 | |
| 325 | #define V_WIN0_KEY_EN(x) (((x) & 1) << 31) |
| 326 | #define V_WIN0_KEY_COLOR(x) ((x) & 0x3fffffff) |
| 327 | |
| 328 | /* VOP_WIN0_VIR */ |
| 329 | #define V_ARGB888_VIRWIDTH(x) (((x) & 0x3fff) << 0) |
| 330 | #define V_RGB888_VIRWIDTH(x) (((((x * 3) >> 2)+((x) % 3)) & 0x3fff) << 0) |
| 331 | #define V_RGB565_VIRWIDTH(x) (((x / 2) & 0x3fff) << 0) |
| 332 | #define YUV_VIRWIDTH(x) (((x / 4) & 0x3fff) << 0) |
| 333 | |
| 334 | /* VOP_WIN0_ACT_INFO */ |
| 335 | #define V_ACT_HEIGHT(x) (((x) & 0x1fff) << 16) |
| 336 | #define V_ACT_WIDTH(x) ((x) & 0x1fff) |
| 337 | |
| 338 | /* VOP_WIN0_DSP_INFO */ |
| 339 | #define V_DSP_HEIGHT(x) (((x) & 0xfff) << 16) |
| 340 | #define V_DSP_WIDTH(x) ((x) & 0xfff) |
| 341 | |
| 342 | /* VOP_WIN0_DSP_ST */ |
| 343 | #define V_DSP_YST(x) (((x) & 0x1fff) << 16) |
| 344 | #define V_DSP_XST(x) ((x) & 0x1fff) |
| 345 | |
| 346 | /* VOP_WIN0_SCL_OFFSET */ |
| 347 | #define V_WIN0_VS_OFFSET_CBR(x) (((x) & 0xff) << 24) |
| 348 | #define V_WIN0_VS_OFFSET_YRGB(x) (((x) & 0xff) << 16) |
| 349 | #define V_WIN0_HS_OFFSET_CBR(x) (((x) & 0xff) << 8) |
| 350 | #define V_WIN0_HS_OFFSET_YRGB(x) ((x) & 0xff) |
| 351 | |
| 352 | #define V_HSYNC(x) (((x)&0x1fff)<<0) /* hsync pulse width */ |
| 353 | #define V_HORPRD(x) (((x)&0x1fff)<<16) /* horizontal period */ |
| 354 | #define V_VSYNC(x) (((x)&0x1fff)<<0) |
| 355 | #define V_VERPRD(x) (((x)&0x1fff)<<16) |
| 356 | |
| 357 | #define V_HEAP(x) (((x)&0x1fff)<<0)/* horizontal active end */ |
| 358 | #define V_HASP(x) (((x)&0x1fff)<<16)/* horizontal active start */ |
| 359 | #define V_VAEP(x) (((x)&0x1fff)<<0) |
| 360 | #define V_VASP(x) (((x)&0x1fff)<<16) |
| 361 | |
| 362 | #endif |