blob: 724f8afb76d16ec8c7a529d754fbe4156a3afab4 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Dave Liub19ecd32007-09-18 12:37:57 +08002/*
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Dave Liu <daveliu@freescale.com>
Dave Liub19ecd32007-09-18 12:37:57 +08005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Dave Liub19ecd32007-09-18 12:37:57 +080010/*
11 * High Level Configuration Options
12 */
13#define CONFIG_E300 1 /* E300 family */
Dave Liub19ecd32007-09-18 12:37:57 +080014
Dave Liub19ecd32007-09-18 12:37:57 +080015/*
Dave Liued5a0982008-03-04 16:59:22 +080016 * IP blocks clock configuration
Dave Liub19ecd32007-09-18 12:37:57 +080017 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020018#define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */
19#define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */
Joe Hershberger0f193402011-10-11 23:57:18 -050020#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */
Dave Liub19ecd32007-09-18 12:37:57 +080021
22/*
23 * System IO Config
24 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020025#define CONFIG_SYS_SICRH 0x00000000
26#define CONFIG_SYS_SICRL 0x00000000
Dave Liub19ecd32007-09-18 12:37:57 +080027
28/*
29 * Output Buffer Impedance
30 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020031#define CONFIG_SYS_OBIR 0x31100000
Dave Liub19ecd32007-09-18 12:37:57 +080032
Anton Vorontsov5cd61522009-06-10 00:25:31 +040033#define CONFIG_HWCONFIG
Dave Liub19ecd32007-09-18 12:37:57 +080034
35/*
Dave Liub19ecd32007-09-18 12:37:57 +080036 * DDR Setup
37 */
Mario Sixc9f92772019-01-21 09:18:15 +010038#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020039#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
40#define CONFIG_SYS_83XX_DDR_USES_CS0
Joe Hershbergercc03b802011-10-11 23:57:29 -050041#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \
42 | DDRCDR_ODT \
43 | DDRCDR_Q_DRN)
44 /* 0x80080001 */ /* ODT 150ohm on SoC */
Dave Liub19ecd32007-09-18 12:37:57 +080045
46#undef CONFIG_DDR_ECC /* support DDR ECC function */
47#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
48
49#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
50#define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
51
52#if defined(CONFIG_SPD_EEPROM)
53#define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */
54#else
55/*
56 * Manually set up DDR parameters
Dave Liu925c8c82008-01-10 23:07:23 +080057 * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
Dave Liub19ecd32007-09-18 12:37:57 +080058 * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
59 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#define CONFIG_SYS_DDR_SIZE 512 /* MB */
61#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
Joe Hershberger0f193402011-10-11 23:57:18 -050062#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershbergercc03b802011-10-11 23:57:29 -050063 | CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \
64 | CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \
65 | CSCONFIG_ROW_BIT_14 \
66 | CSCONFIG_COL_BIT_10)
67 /* 0x80010202 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger0f193402011-10-11 23:57:18 -050069#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
70 | (0 << TIMING_CFG0_WRT_SHIFT) \
71 | (0 << TIMING_CFG0_RRT_SHIFT) \
72 | (0 << TIMING_CFG0_WWT_SHIFT) \
73 | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
74 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
75 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
76 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Dave Liub19ecd32007-09-18 12:37:57 +080077 /* 0x00620802 */
Joe Hershberger0f193402011-10-11 23:57:18 -050078#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
79 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
80 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
81 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
82 | (13 << TIMING_CFG1_REFREC_SHIFT) \
83 | (3 << TIMING_CFG1_WRREC_SHIFT) \
84 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
85 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Dave Liub19ecd32007-09-18 12:37:57 +080086 /* 0x3935d322 */
Joe Hershberger0f193402011-10-11 23:57:18 -050087#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
88 | (6 << TIMING_CFG2_CPO_SHIFT) \
89 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
90 | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
91 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
92 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
93 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
Dave Liu925c8c82008-01-10 23:07:23 +080094 /* 0x131088c8 */
Joe Hershberger0f193402011-10-11 23:57:18 -050095#define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \
96 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Dave Liub19ecd32007-09-18 12:37:57 +080097 /* 0x03E00100 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
99#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Joe Hershberger0f193402011-10-11 23:57:18 -0500100#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
101 | (0x1432 << SDRAM_MODE_SD_SHIFT))
Dave Liu925c8c82008-01-10 23:07:23 +0800102 /* ODT 150ohm CL=3, AL=1 on SDRAM */
Joe Hershberger0f193402011-10-11 23:57:18 -0500103#define CONFIG_SYS_DDR_MODE2 0x00000000
Dave Liub19ecd32007-09-18 12:37:57 +0800104#endif
105
106/*
107 * Memory test
108 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
110#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
111#define CONFIG_SYS_MEMTEST_END 0x00140000
Dave Liub19ecd32007-09-18 12:37:57 +0800112
113/*
114 * The reserved memory
115 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200116#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Dave Liub19ecd32007-09-18 12:37:57 +0800117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
119#define CONFIG_SYS_RAMBOOT
Dave Liub19ecd32007-09-18 12:37:57 +0800120#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#undef CONFIG_SYS_RAMBOOT
Dave Liub19ecd32007-09-18 12:37:57 +0800122#endif
123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao349a0152016-07-08 11:25:14 +0800125#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger0f193402011-10-11 23:57:18 -0500126#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dave Liub19ecd32007-09-18 12:37:57 +0800127
128/*
129 * Initial RAM Base Address Setup
130 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_INIT_RAM_LOCK 1
132#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200133#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger0f193402011-10-11 23:57:18 -0500134#define CONFIG_SYS_GBL_DATA_OFFSET \
135 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liub19ecd32007-09-18 12:37:57 +0800136
Becky Brucedfe6e232010-06-17 11:37:18 -0500137#define CONFIG_FSL_ELBC 1
Dave Liub19ecd32007-09-18 12:37:57 +0800138
139/*
140 * FLASH on the Local Bus
141 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500142#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
143#define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
Dave Liub19ecd32007-09-18 12:37:57 +0800144
Dave Liub19ecd32007-09-18 12:37:57 +0800145
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
147#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Dave Liub19ecd32007-09-18 12:37:57 +0800148
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#undef CONFIG_SYS_FLASH_CHECKSUM
150#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
151#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Dave Liub19ecd32007-09-18 12:37:57 +0800152
153/*
154 * BCSR on the Local Bus
155 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_BCSR 0xF8000000
Joe Hershberger0f193402011-10-11 23:57:18 -0500157 /* Access window base at BCSR base */
Dave Liub19ecd32007-09-18 12:37:57 +0800158
159/*
160 * NAND Flash on the Local Bus
161 */
Anton Vorontsovc7538792008-10-08 20:52:54 +0400162#define CONFIG_SYS_MAX_NAND_DEVICE 1
Joe Hershberger0f193402011-10-11 23:57:18 -0500163#define CONFIG_NAND_FSL_ELBC 1
Anton Vorontsovc7538792008-10-08 20:52:54 +0400164
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500165#define CONFIG_SYS_NAND_BASE 0xE0600000
Mario Sixc1e29d92019-01-21 09:18:01 +0100166
Dave Liub19ecd32007-09-18 12:37:57 +0800167
Dave Liub19ecd32007-09-18 12:37:57 +0800168/*
169 * Serial Port
170 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_NS16550_SERIAL
172#define CONFIG_SYS_NS16550_REG_SIZE 1
173#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Dave Liub19ecd32007-09-18 12:37:57 +0800174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger0f193402011-10-11 23:57:18 -0500176 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
Dave Liub19ecd32007-09-18 12:37:57 +0800177
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
179#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liub19ecd32007-09-18 12:37:57 +0800180
Dave Liub19ecd32007-09-18 12:37:57 +0800181/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200182#define CONFIG_SYS_I2C
183#define CONFIG_SYS_I2C_FSL
184#define CONFIG_SYS_FSL_I2C_SPEED 400000
185#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
186#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
187#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Dave Liub19ecd32007-09-18 12:37:57 +0800188
189/*
190 * Config on-board RTC
191 */
192#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liub19ecd32007-09-18 12:37:57 +0800194
195/*
196 * General PCI
197 * Addresses are mapped 1-1.
198 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500199#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
200#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
201#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
203#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
204#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
205#define CONFIG_SYS_PCI_IO_BASE 0x00000000
206#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
207#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Dave Liub19ecd32007-09-18 12:37:57 +0800208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
210#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
211#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liub19ecd32007-09-18 12:37:57 +0800212
Anton Vorontsov62842ec2009-01-08 04:26:19 +0300213#define CONFIG_SYS_PCIE1_BASE 0xA0000000
214#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
215#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
216#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
217#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
218#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
219#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
220#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
221#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
222
223#define CONFIG_SYS_PCIE2_BASE 0xC0000000
224#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
225#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
226#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
227#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
228#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
229#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
230#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
231#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
232
Dave Liub19ecd32007-09-18 12:37:57 +0800233#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000234#define CONFIG_PCI_INDIRECT_BRIDGE
Anton Vorontsov30c69922008-10-02 19:17:33 +0400235#ifndef __ASSEMBLY__
236extern int board_pci_host_broken(void);
237#endif
Kim Phillipsf1384292009-07-23 14:09:38 -0500238#define CONFIG_PCIE
Dave Liub19ecd32007-09-18 12:37:57 +0800239#define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */
240
Anton Vorontsov504867a2008-10-14 22:58:53 +0400241#define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */
Nikhil Badolac4cff522014-10-20 16:31:01 +0530242#define CONFIG_USB_EHCI_FSL
243#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov504867a2008-10-14 22:58:53 +0400244
Dave Liub19ecd32007-09-18 12:37:57 +0800245#undef CONFIG_EEPRO100
246#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liub19ecd32007-09-18 12:37:57 +0800248#endif /* CONFIG_PCI */
249
Dave Liub19ecd32007-09-18 12:37:57 +0800250/*
251 * TSEC
252 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger0f193402011-10-11 23:57:18 -0500254#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger0f193402011-10-11 23:57:18 -0500256#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Dave Liub19ecd32007-09-18 12:37:57 +0800257
258/*
259 * TSEC ethernet configuration
260 */
Dave Liub19ecd32007-09-18 12:37:57 +0800261#define CONFIG_TSEC1 1
262#define CONFIG_TSEC1_NAME "eTSEC0"
263#define CONFIG_TSEC2 1
264#define CONFIG_TSEC2_NAME "eTSEC1"
265#define TSEC1_PHY_ADDR 2
266#define TSEC2_PHY_ADDR 3
Anton Vorontsov32b1b702008-10-02 18:32:25 +0400267#define TSEC1_PHY_ADDR_SGMII 8
268#define TSEC2_PHY_ADDR_SGMII 4
Dave Liub19ecd32007-09-18 12:37:57 +0800269#define TSEC1_PHYIDX 0
270#define TSEC2_PHYIDX 0
271#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
272#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
273
274/* Options are: TSEC[0-1] */
275#define CONFIG_ETHPRIME "eTSEC1"
276
Dave Liub8dc5872008-03-26 22:56:36 +0800277/* SERDES */
278#define CONFIG_FSL_SERDES
279#define CONFIG_FSL_SERDES1 0xe3000
280#define CONFIG_FSL_SERDES2 0xe3100
281
Dave Liub19ecd32007-09-18 12:37:57 +0800282/*
Dave Liu4056d7a2008-03-26 22:57:19 +0800283 * SATA
284 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_SATA_MAX_DEVICE 2
Dave Liu4056d7a2008-03-26 22:57:19 +0800286#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger0f193402011-10-11 23:57:18 -0500288#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
289#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Dave Liu4056d7a2008-03-26 22:57:19 +0800290#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger0f193402011-10-11 23:57:18 -0500292#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
293#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Dave Liu4056d7a2008-03-26 22:57:19 +0800294
295#ifdef CONFIG_FSL_SATA
296#define CONFIG_LBA48
Dave Liu4056d7a2008-03-26 22:57:19 +0800297#endif
298
299/*
Dave Liub19ecd32007-09-18 12:37:57 +0800300 * Environment
301 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger0f193402011-10-11 23:57:18 -0500303 #define CONFIG_ENV_ADDR \
304 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200305 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
306 #define CONFIG_ENV_SIZE 0x2000
Dave Liub19ecd32007-09-18 12:37:57 +0800307#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200309 #define CONFIG_ENV_SIZE 0x2000
Dave Liub19ecd32007-09-18 12:37:57 +0800310#endif
311
312#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200313#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liub19ecd32007-09-18 12:37:57 +0800314
315/*
316 * BOOTP options
317 */
318#define CONFIG_BOOTP_BOOTFILESIZE
Dave Liub19ecd32007-09-18 12:37:57 +0800319
Dave Liub19ecd32007-09-18 12:37:57 +0800320/*
321 * Command line configuration.
322 */
Dave Liub19ecd32007-09-18 12:37:57 +0800323
Dave Liub19ecd32007-09-18 12:37:57 +0800324#undef CONFIG_WATCHDOG /* watchdog disabled */
325
Andy Fleming1463b4b2008-10-30 16:50:14 -0500326#ifdef CONFIG_MMC
Chenhui Zhao025eab02011-01-04 17:23:05 +0800327#define CONFIG_FSL_ESDHC_PIN_MUX
Andy Fleming1463b4b2008-10-30 16:50:14 -0500328#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Andy Fleming1463b4b2008-10-30 16:50:14 -0500329#endif
330
Dave Liub19ecd32007-09-18 12:37:57 +0800331/*
332 * Miscellaneous configurable options
333 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200334#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dave Liub19ecd32007-09-18 12:37:57 +0800335
Dave Liub19ecd32007-09-18 12:37:57 +0800336/*
337 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700338 * have to be in the first 256 MB of memory, since this is
Dave Liub19ecd32007-09-18 12:37:57 +0800339 * the maximum mapped by the Linux kernel during initialization.
340 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500341#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao9c747962016-07-08 11:25:15 +0800342#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Dave Liub19ecd32007-09-18 12:37:57 +0800343
Dave Liub19ecd32007-09-18 12:37:57 +0800344#if defined(CONFIG_CMD_KGDB)
345#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Dave Liub19ecd32007-09-18 12:37:57 +0800346#endif
347
348/*
349 * Environment Configuration
350 */
351
352#define CONFIG_ENV_OVERWRITE
353
354#if defined(CONFIG_TSEC_ENET)
355#define CONFIG_HAS_ETH0
Dave Liub19ecd32007-09-18 12:37:57 +0800356#define CONFIG_HAS_ETH1
Dave Liub19ecd32007-09-18 12:37:57 +0800357#endif
358
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500359#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liub19ecd32007-09-18 12:37:57 +0800360
Dave Liub19ecd32007-09-18 12:37:57 +0800361#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger0f193402011-10-11 23:57:18 -0500362 "netdev=eth0\0" \
363 "consoledev=ttyS0\0" \
364 "ramdiskaddr=1000000\0" \
365 "ramdiskfile=ramfs.83xx\0" \
366 "fdtaddr=780000\0" \
367 "fdtfile=mpc8379_mds.dtb\0" \
368 ""
Dave Liub19ecd32007-09-18 12:37:57 +0800369
370#define CONFIG_NFSBOOTCOMMAND \
Joe Hershberger0f193402011-10-11 23:57:18 -0500371 "setenv bootargs root=/dev/nfs rw " \
372 "nfsroot=$serverip:$rootpath " \
373 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
374 "$netdev:off " \
375 "console=$consoledev,$baudrate $othbootargs;" \
376 "tftp $loadaddr $bootfile;" \
377 "tftp $fdtaddr $fdtfile;" \
378 "bootm $loadaddr - $fdtaddr"
Dave Liub19ecd32007-09-18 12:37:57 +0800379
380#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger0f193402011-10-11 23:57:18 -0500381 "setenv bootargs root=/dev/ram rw " \
382 "console=$consoledev,$baudrate $othbootargs;" \
383 "tftp $ramdiskaddr $ramdiskfile;" \
384 "tftp $loadaddr $bootfile;" \
385 "tftp $fdtaddr $fdtfile;" \
386 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Dave Liub19ecd32007-09-18 12:37:57 +0800387
Dave Liub19ecd32007-09-18 12:37:57 +0800388#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
389
390#endif /* __CONFIG_H */