blob: 303630d7d772aecd69103c33a6757165785cacec [file] [log] [blame]
wdenk9f837932003-10-09 19:00:25 +00001/*
2 * (C) Copyright 2001, 2002
3 * Sangmoon Kim, Etin Systems, dogoil@etinsys.com.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/* ------------------------------------------------------------------------- */
25
26/*
27 * board/config.h - configuration options, board specific
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020033#define CONFIG_SYS_TEXT_BASE 0xFFF00000
34
wdenk9f837932003-10-09 19:00:25 +000035/* Environments */
36
37/* bootargs */
38#define CONFIG_BOOTARGS \
39 "console=ttyS0,9600 init=/linuxrc " \
40 "root=/dev/nfs rw nfsroot=192.168.0.1:" \
41 "/tftpboot/target " \
42 "ip=192.168.0.2:192.168.0.1:192.168.0.1:" \
43 "255.255.255.0:debris:eth0:none " \
44 "mtdparts=phys:12m(root),-(kernel)"
45
46/* bootcmd */
47#define CONFIG_BOOTCOMMAND \
48 "tftp 800000 pImage; " \
49 "setenv bootargs console=ttyS0,9600 init=/linuxrc " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010050 "root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
51 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
52 "${netmask}:${hostname}:eth0:none " \
wdenk9f837932003-10-09 19:00:25 +000053 "mtdparts=phys:12m(root),-(kernel); " \
54 "bootm 800000"
55
56/* bootdelay */
57#define CONFIG_BOOTDELAY 5 /* autoboot 5s */
58
59/* baudrate */
60#define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
61
62/* loads_echo */
63#define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
64
65/* ethaddr */
66#undef CONFIG_ETHADDR
67
68/* eth2addr */
69#undef CONFIG_ETH2ADDR
70
71/* eth3addr */
72#undef CONFIG_ETH3ADDR
73
74/* ipaddr */
75#define CONFIG_IPADDR 192.168.0.2
76
77/* serverip */
78#define CONFIG_SERVERIP 192.168.0.1
79
80/* autoload */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#undef CONFIG_SYS_AUTOLOAD
wdenk9f837932003-10-09 19:00:25 +000082
83/* rootpath */
Joe Hershberger257ff782011-10-13 13:03:47 +000084#define CONFIG_ROOTPATH "/tftpboot/target"
wdenk9f837932003-10-09 19:00:25 +000085
86/* gatewayip */
87#define CONFIG_GATEWAYIP 192.168.0.1
88
89/* netmask */
90#define CONFIG_NETMASK 255.255.255.0
91
92/* hostname */
93#define CONFIG_HOSTNAME debris
94
95/* bootfile */
Joe Hershbergere4da2482011-10-13 13:03:48 +000096#define CONFIG_BOOTFILE "pImage"
wdenk9f837932003-10-09 19:00:25 +000097
98/* loadaddr */
99#define CONFIG_LOADADDR 800000
100
101/* preboot */
102#undef CONFIG_PREBOOT
103
104/* clocks_in_mhz */
105#undef CONFIG_CLOCKS_IN_MHZ
106
107
108/*
109 * High Level Configuration Options
110 * (easy to change)
111 */
112
113#define CONFIG_MPC824X 1
114#define CONFIG_MPC8245 1
115#define CONFIG_DEBRIS 1
116
117#if 0
118#define USE_DINK32 1
119#else
120#undef USE_DINK32
121#endif
122
123#define CONFIG_CONS_INDEX 1
124#define CONFIG_BAUDRATE 9600
125#define CONFIG_DRAM_SPEED 100 /* MHz */
126
Jon Loeligerb15a23b2007-07-04 22:32:03 -0500127
128/*
Jon Loeligere54e77a2007-07-10 09:29:01 -0500129 * BOOTP options
130 */
131#define CONFIG_BOOTP_BOOTFILESIZE
132#define CONFIG_BOOTP_BOOTPATH
133#define CONFIG_BOOTP_GATEWAY
134#define CONFIG_BOOTP_HOSTNAME
135
136
137/*
Jon Loeligerb15a23b2007-07-04 22:32:03 -0500138 * Command line configuration.
139 */
140#include <config_cmd_default.h>
141
142#define CONFIG_CMD_ASKENV
143#define CONFIG_CMD_CACHE
144#define CONFIG_CMD_DATE
145#define CONFIG_CMD_DHCP
146#define CONFIG_CMD_DIAG
147#define CONFIG_CMD_EEPROM
148#define CONFIG_CMD_ELF
149#define CONFIG_CMD_I2C
150#define CONFIG_CMD_JFFS2
Marek Vasuta2e48d22012-03-31 07:47:12 +0000151#define CONFIG_CMD_KGDB
Jon Loeligerb15a23b2007-07-04 22:32:03 -0500152#define CONFIG_CMD_PCI
153#define CONFIG_CMD_PING
154#define CONFIG_CMD_SAVES
155#define CONFIG_CMD_SDRAM
wdenk9f837932003-10-09 19:00:25 +0000156
157
158/*
159 * Miscellaneous configurable options
160 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
162#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
163#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
164#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
165#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
166#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
167#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
168#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk9f837932003-10-09 19:00:25 +0000169
170/*-----------------------------------------------------------------------
171 * PCI stuff
172 *-----------------------------------------------------------------------
173 */
174#define CONFIG_PCI /* include pci support */
175#define CONFIG_PCI_PNP
176
wdenk9f837932003-10-09 19:00:25 +0000177#define CONFIG_EEPRO100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenk9f837932003-10-09 19:00:25 +0000179#define CONFIG_EEPRO100_SROM_WRITE
180
181#define PCI_ENET0_IOADDR 0x80000000
182#define PCI_ENET0_MEMADDR 0x80000000
183#define PCI_ENET1_IOADDR 0x81000000
184#define PCI_ENET1_MEMADDR 0x81000000
185/*-----------------------------------------------------------------------
186 * Start addresses for the final memory configuration
187 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk9f837932003-10-09 19:00:25 +0000189 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_SDRAM_BASE 0x00000000
191#define CONFIG_SYS_MAX_RAM_SIZE 0x20000000
wdenk78924a72004-04-18 21:45:42 +0000192#define CONFIG_VERY_BIG_RAM
wdenk9f837932003-10-09 19:00:25 +0000193
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
wdenk9f837932003-10-09 19:00:25 +0000195
196#if defined (USE_DINK32)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_MONITOR_LEN 0x00040000
198#define CONFIG_SYS_MONITOR_BASE 0x00090000
199#define CONFIG_SYS_RAMBOOT 1
200#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200201#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Wolfgang Denk0191e472010-10-26 14:34:52 +0200202#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk9f837932003-10-09 19:00:25 +0000204#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#undef CONFIG_SYS_RAMBOOT
206#define CONFIG_SYS_MONITOR_LEN 0x00040000
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200207#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
wdenk9f837932003-10-09 19:00:25 +0000208
wdenk9f837932003-10-09 19:00:25 +0000209
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200211#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
Wolfgang Denk0191e472010-10-26 14:34:52 +0200212#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
wdenk9f837932003-10-09 19:00:25 +0000213
214#endif
215
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_FLASH_BASE 0x7C000000
217#define CONFIG_SYS_FLASH_SIZE (16*1024*1024) /* debris has tiny eeprom */
wdenk9f837932003-10-09 19:00:25 +0000218
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
wdenk9f837932003-10-09 19:00:25 +0000220
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
222#define CONFIG_SYS_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
wdenk9f837932003-10-09 19:00:25 +0000223
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_EUMB_ADDR 0xFC000000
wdenk9f837932003-10-09 19:00:25 +0000225
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_FLASH_RANGE_BASE 0xFF000000 /* flash memory address range */
227#define CONFIG_SYS_FLASH_RANGE_SIZE 0x01000000
wdenk9f837932003-10-09 19:00:25 +0000228#define FLASH_BASE0_PRELIM 0x7C000000 /* debris flash */
229
Wolfgang Denk47f57792005-08-08 01:03:24 +0200230/*
231 * JFFS2 partitions
232 *
233 */
234/* No command line, one static partition, whole device */
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100235#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk47f57792005-08-08 01:03:24 +0200236#define CONFIG_JFFS2_DEV "nor0"
237#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
238#define CONFIG_JFFS2_PART_OFFSET 0x00000000
239
240/* mtdparts command line support */
241
242/* Use first bank for JFFS2, second bank contains U-Boot.
243 *
244 * Note: fake mtd_id's used, no linux mtd map file.
245 */
246/*
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100247#define CONFIG_CMD_MTDPARTS
Wolfgang Denk47f57792005-08-08 01:03:24 +0200248#define MTDIDS_DEFAULT "nor0=debris-0"
249#define MTDPARTS_DEFAULT "mtdparts=debris-0:-(jffs2)"
250*/
wdenk9f837932003-10-09 19:00:25 +0000251
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200252#define CONFIG_ENV_IS_IN_NVRAM 1
wdenk9f837932003-10-09 19:00:25 +0000253#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_NVRAM_ACCESS_ROUTINE 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200255#define CONFIG_ENV_ADDR 0xFF000000 /* right at the start of NVRAM */
256#define CONFIG_ENV_SIZE 0x400 /* Size of the Environment - 8K */
257#define CONFIG_ENV_OFFSET 0 /* starting right at the beginning */
wdenk9f837932003-10-09 19:00:25 +0000258
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_NVRAM_BASE_ADDR 0xff000000
wdenk9f837932003-10-09 19:00:25 +0000260
261/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262 * CONFIG_SYS_NVRAM_BASE_ADDR + CONFIG_SYS_NVRAM_VXWORKS_OFFS =
wdenk9f837932003-10-09 19:00:25 +0000263 * NV_RAM_ADDRS + NV_BOOT_OFFSET + NV_ENET_OFFSET
264 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_NVRAM_VXWORKS_OFFS 0x6900
wdenk9f837932003-10-09 19:00:25 +0000266
267/*
268 * select i2c support configuration
269 *
270 * Supported configurations are {none, software, hardware} drivers.
271 * If the software driver is chosen, there are some additional
272 * configuration items that the driver uses to drive the port pins.
273 */
274#define CONFIG_HARD_I2C 1 /* To enable I2C support */
275#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
277#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenk9f837932003-10-09 19:00:25 +0000278
279#ifdef CONFIG_SOFT_I2C
280#error "Soft I2C is not configured properly. Please review!"
281#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
282#define I2C_ACTIVE (iop->pdir |= 0x00010000)
283#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
284#define I2C_READ ((iop->pdat & 0x00010000) != 0)
285#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
286 else iop->pdat &= ~0x00010000
287#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
288 else iop->pdat &= ~0x00020000
289#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
290#endif /* CONFIG_SOFT_I2C */
291
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
293#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
294#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
295#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenk9f837932003-10-09 19:00:25 +0000296
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
298#define CONFIG_SYS_FLASH_BANKS { FLASH_BASE0_PRELIM }
wdenk9f837932003-10-09 19:00:25 +0000299
300/*-----------------------------------------------------------------------
301 * Definitions for initial stack pointer and data area (in DPRAM)
302 */
303
304/*
305 * NS16550 Configuration
306 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#define CONFIG_SYS_NS16550
308#define CONFIG_SYS_NS16550_SERIAL
wdenk9f837932003-10-09 19:00:25 +0000309
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200310#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenk9f837932003-10-09 19:00:25 +0000311
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#define CONFIG_SYS_NS16550_CLK 7372800
wdenk9f837932003-10-09 19:00:25 +0000313
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200314#define CONFIG_SYS_NS16550_COM1 0xFF080000
315#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_NS16550_COM1 + 8)
316#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_NS16550_COM1 + 16)
317#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_NS16550_COM1 + 24)
wdenk9f837932003-10-09 19:00:25 +0000318
319/*
320 * Low Level Configuration Settings
321 * (address mappings, register initial values, etc.)
322 * You should know what you are doing if you make changes here.
323 */
324
325#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
326#define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 3
327
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200328#define CONFIG_SYS_DLL_EXTEND 0x00
329#define CONFIG_SYS_PCI_HOLD_DEL 0x20
wdenk9f837932003-10-09 19:00:25 +0000330
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331#define CONFIG_SYS_ROMNAL 15 /* rom/flash next access time */
332#define CONFIG_SYS_ROMFAL 31 /* rom/flash access time */
wdenk9f837932003-10-09 19:00:25 +0000333
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200334#define CONFIG_SYS_REFINT 430 /* # of clocks between CBR refresh cycles */
wdenk9f837932003-10-09 19:00:25 +0000335
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_DBUS_SIZE2 1 /* set for 8-bit RCS1, clear for 32,64 */
wdenk9f837932003-10-09 19:00:25 +0000337
338/* the following are for SDRAM only*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200339#define CONFIG_SYS_BSTOPRE 121 /* Burst To Precharge, sets open page interval */
340#define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
341#define CONFIG_SYS_RDLAT 4 /* data latency from read command */
342#define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval */
343#define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
344#define CONFIG_SYS_ACTORW 3 /* Activate to R/W */
345#define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
346#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
wdenk9f837932003-10-09 19:00:25 +0000347#if 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348#define CONFIG_SYS_SDMODE_BURSTLEN 2 /* OBSOLETE! SDMODE Burst length 2=4, 3=8 */
wdenk9f837932003-10-09 19:00:25 +0000349#endif
350
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
352#define CONFIG_SYS_EXTROM 1
353#define CONFIG_SYS_REGDIMM 0
wdenk9f837932003-10-09 19:00:25 +0000354
355
356/* memory bank settings*/
357/*
358 * only bits 20-29 are actually used from these vales to set the
359 * start/end address the upper two bits will be 0, and the lower 20
360 * bits will be set to 0x00000 for a start address, or 0xfffff for an
361 * end address
362 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200363#define CONFIG_SYS_BANK0_START 0x00000000
364#define CONFIG_SYS_BANK0_END (0x4000000 - 1)
365#define CONFIG_SYS_BANK0_ENABLE 1
366#define CONFIG_SYS_BANK1_START 0x04000000
367#define CONFIG_SYS_BANK1_END (0x8000000 - 1)
368#define CONFIG_SYS_BANK1_ENABLE 1
369#define CONFIG_SYS_BANK2_START 0x3ff00000
370#define CONFIG_SYS_BANK2_END 0x3fffffff
371#define CONFIG_SYS_BANK2_ENABLE 0
372#define CONFIG_SYS_BANK3_START 0x3ff00000
373#define CONFIG_SYS_BANK3_END 0x3fffffff
374#define CONFIG_SYS_BANK3_ENABLE 0
375#define CONFIG_SYS_BANK4_START 0x00000000
376#define CONFIG_SYS_BANK4_END 0x00000000
377#define CONFIG_SYS_BANK4_ENABLE 0
378#define CONFIG_SYS_BANK5_START 0x00000000
379#define CONFIG_SYS_BANK5_END 0x00000000
380#define CONFIG_SYS_BANK5_ENABLE 0
381#define CONFIG_SYS_BANK6_START 0x00000000
382#define CONFIG_SYS_BANK6_END 0x00000000
383#define CONFIG_SYS_BANK6_ENABLE 0
384#define CONFIG_SYS_BANK7_START 0x00000000
385#define CONFIG_SYS_BANK7_END 0x00000000
386#define CONFIG_SYS_BANK7_ENABLE 0
wdenk9f837932003-10-09 19:00:25 +0000387/*
388 * Memory bank enable bitmask, specifying which of the banks defined above
389 are actually present. MSB is for bank #7, LSB is for bank #0.
390 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200391#define CONFIG_SYS_BANK_ENABLE 0x01
wdenk9f837932003-10-09 19:00:25 +0000392
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200393#define CONFIG_SYS_ODCR 0x75 /* configures line driver impedances, */
wdenk9f837932003-10-09 19:00:25 +0000394 /* see 8240 book for bit definitions */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200395#define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
wdenk9f837932003-10-09 19:00:25 +0000396 /* currently accessed page in memory */
397 /* see 8240 book for details */
398
399/* SDRAM 0 - 256MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200400#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
401#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenk9f837932003-10-09 19:00:25 +0000402
403/* stack in DCACHE @ 1GB (no backing mem) */
404#if defined(USE_DINK32)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200405#define CONFIG_SYS_IBAT1L (0x40000000 | BATL_PP_00 )
406#define CONFIG_SYS_IBAT1U (0x40000000 | BATU_BL_128K )
wdenk9f837932003-10-09 19:00:25 +0000407#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200408#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
409#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
wdenk9f837932003-10-09 19:00:25 +0000410#endif
411
412/* PCI memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200413#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
414#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenk9f837932003-10-09 19:00:25 +0000415
416/* Flash, config addrs, etc */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200417#define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
418#define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenk9f837932003-10-09 19:00:25 +0000419
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200420#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
421#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
422#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
423#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
424#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
425#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
426#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
427#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenk9f837932003-10-09 19:00:25 +0000428
429/*
430 * For booting Linux, the board info and command line data
431 * have to be in the first 8 MB of memory, since this is
432 * the maximum mapped by the Linux kernel during initialization.
433 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200434#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk9f837932003-10-09 19:00:25 +0000435/*-----------------------------------------------------------------------
436 * FLASH organization
437 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200438#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
439#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenk9f837932003-10-09 19:00:25 +0000440
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200441#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
442#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk9f837932003-10-09 19:00:25 +0000443
444/*-----------------------------------------------------------------------
445 * Cache Configuration
446 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200447#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8240 CPU */
Jon Loeligerb15a23b2007-07-04 22:32:03 -0500448#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200449# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk9f837932003-10-09 19:00:25 +0000450#endif
451
wdenk9f837932003-10-09 19:00:25 +0000452/* values according to the manual */
453
454#define CONFIG_DRAM_50MHZ 1
455#define CONFIG_SDRAM_50MHZ
456
457#define CONFIG_DISK_SPINUP_TIME 1000000
458
459#endif /* __CONFIG_H */