blob: 562caa58458117b1c938c8a30654d76d8bfdd6c6 [file] [log] [blame]
Kumar Galae1c09492010-07-15 16:49:03 -05001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Kumar Galae1c09492010-07-15 16:49:03 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Galae1c09492010-07-15 16:49:03 -05005 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#include "../board/freescale/common/ics307_clk.h"
14
Shaohui Xie25a2b392011-03-16 10:10:32 +080015#ifdef CONFIG_RAMBOOT_PBL
16#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
17#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shaohui Xieea65fd82012-08-10 02:49:35 +000018#define CONFIG_PBLPBI_CONFIG $(SRCTREE)/board/freescale/corenet_ds/pbi.cfg
19#if defined(CONFIG_P3041DS)
20#define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p3041ds.cfg
21#elif defined(CONFIG_P4080DS)
22#define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p4080ds.cfg
23#elif defined(CONFIG_P5020DS)
24#define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p5020ds.cfg
Shaohui Xie171d0d22013-03-25 07:40:11 +000025#elif defined(CONFIG_P5040DS)
26#define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p5040ds.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000027#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080028#endif
29
Liu Gangb4611ee2012-08-09 05:10:03 +000030#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000031/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000032#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
33#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
34 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000035#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
36#define CONFIG_SYS_NO_FLASH
37#endif
38
Kumar Galae1c09492010-07-15 16:49:03 -050039/* High Level Configuration Options */
40#define CONFIG_BOOKE
41#define CONFIG_E500 /* BOOKE e500 family */
42#define CONFIG_E500MC /* BOOKE e500mc family */
43#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
44#define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
Kumar Galae1c09492010-07-15 16:49:03 -050045#define CONFIG_MP /* support multiple processors */
46
Kumar Gala51832132010-10-20 16:02:41 -050047#ifndef CONFIG_SYS_TEXT_BASE
48#define CONFIG_SYS_TEXT_BASE 0xeff80000
49#endif
50
Kumar Galae727a362011-01-12 02:48:53 -060051#ifndef CONFIG_RESET_VECTOR_ADDRESS
52#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
53#endif
54
Kumar Galae1c09492010-07-15 16:49:03 -050055#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
56#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
57#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
58#define CONFIG_PCI /* Enable PCI/PCIE */
59#define CONFIG_PCIE1 /* PCIE controler 1 */
60#define CONFIG_PCIE2 /* PCIE controler 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050061#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
62#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Kumar Galae1c09492010-07-15 16:49:03 -050063
Kumar Galae1c09492010-07-15 16:49:03 -050064#define CONFIG_FSL_LAW /* Use common FSL init code */
65
66#define CONFIG_ENV_OVERWRITE
67
68#ifdef CONFIG_SYS_NO_FLASH
Liu Gangb4611ee2012-08-09 05:10:03 +000069#if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
Kumar Galae1c09492010-07-15 16:49:03 -050070#define CONFIG_ENV_IS_NOWHERE
Liu Gang85bcd732012-03-08 00:33:20 +000071#endif
Kumar Galae1c09492010-07-15 16:49:03 -050072#else
Kumar Galae1c09492010-07-15 16:49:03 -050073#define CONFIG_FLASH_CFI_DRIVER
74#define CONFIG_SYS_FLASH_CFI
York Sun7b1559d2011-06-30 11:00:56 -070075#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Shaohui Xiec6083892011-05-12 18:46:40 +080076#endif
77
78#if defined(CONFIG_SPIFLASH)
79#define CONFIG_SYS_EXTRA_ENV_RELOC
80#define CONFIG_ENV_IS_IN_SPI_FLASH
81#define CONFIG_ENV_SPI_BUS 0
82#define CONFIG_ENV_SPI_CS 0
83#define CONFIG_ENV_SPI_MAX_HZ 10000000
84#define CONFIG_ENV_SPI_MODE 0
85#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
86#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
87#define CONFIG_ENV_SECT_SIZE 0x10000
88#elif defined(CONFIG_SDCARD)
89#define CONFIG_SYS_EXTRA_ENV_RELOC
90#define CONFIG_ENV_IS_IN_MMC
Fabio Estevamae8c45e2012-01-11 09:20:50 +000091#define CONFIG_FSL_FIXED_MMC_LOCATION
Shaohui Xiec6083892011-05-12 18:46:40 +080092#define CONFIG_SYS_MMC_ENV_DEV 0
93#define CONFIG_ENV_SIZE 0x2000
94#define CONFIG_ENV_OFFSET (512 * 1097)
Shaohui Xiee04e16b2011-05-09 16:53:51 +080095#elif defined(CONFIG_NAND)
96#define CONFIG_SYS_EXTRA_ENV_RELOC
97#define CONFIG_ENV_IS_IN_NAND
98#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
99#define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000100#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang85bcd732012-03-08 00:33:20 +0000101#define CONFIG_ENV_IS_IN_REMOTE
102#define CONFIG_ENV_ADDR 0xffe20000
103#define CONFIG_ENV_SIZE 0x2000
Liu Gang170fae22012-03-08 00:33:15 +0000104#elif defined(CONFIG_ENV_IS_NOWHERE)
105#define CONFIG_ENV_SIZE 0x2000
Shaohui Xiec6083892011-05-12 18:46:40 +0800106#else
107#define CONFIG_ENV_IS_IN_FLASH
Shaohui Xie25a2b392011-03-16 10:10:32 +0800108#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Shaohui Xiec6083892011-05-12 18:46:40 +0800109#define CONFIG_ENV_SIZE 0x2000
110#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galae1c09492010-07-15 16:49:03 -0500111#endif
112
113#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
Kumar Galae1c09492010-07-15 16:49:03 -0500114
115/*
116 * These can be toggled for performance analysis, otherwise use default.
117 */
118#define CONFIG_SYS_CACHE_STASHING
119#define CONFIG_BACKSIDE_L2_CACHE
120#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
121#define CONFIG_BTB /* toggle branch predition */
York Sun147fde12011-01-10 12:02:58 +0000122#define CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -0500123#ifdef CONFIG_DDR_ECC
124#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
125#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
126#endif
127
128#define CONFIG_ENABLE_36BIT_PHYS
129
130#ifdef CONFIG_PHYS_64BIT
131#define CONFIG_ADDR_MAP
132#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
133#endif
134
York Sun18acc8b2010-09-28 15:20:36 -0700135#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -0500136#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
137#define CONFIG_SYS_MEMTEST_END 0x00400000
138#define CONFIG_SYS_ALT_MEMTEST
139#define CONFIG_PANIC_HANG /* do not reset board on panic */
140
141/*
Shaohui Xie25a2b392011-03-16 10:10:32 +0800142 * Config the L3 Cache as L3 SRAM
143 */
144#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
145#ifdef CONFIG_PHYS_64BIT
146#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
147#else
148#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
149#endif
150#define CONFIG_SYS_L3_SIZE (1024 << 10)
151#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
152
Kumar Galae1c09492010-07-15 16:49:03 -0500153#ifdef CONFIG_PHYS_64BIT
154#define CONFIG_SYS_DCSRBAR 0xf0000000
155#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
156#endif
157
158/* EEPROM */
159#define CONFIG_ID_EEPROM
160#define CONFIG_SYS_I2C_EEPROM_NXID
161#define CONFIG_SYS_EEPROM_BUS_NUM 0
162#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
163#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
164
165/*
166 * DDR Setup
167 */
168#define CONFIG_VERY_BIG_RAM
169#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
170#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
171
172#define CONFIG_DIMM_SLOTS_PER_CTLR 1
york0b2bb6d2010-07-02 22:25:59 +0000173#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Kumar Galae1c09492010-07-15 16:49:03 -0500174
175#define CONFIG_DDR_SPD
176#define CONFIG_FSL_DDR3
177
Kumar Galae1c09492010-07-15 16:49:03 -0500178#define CONFIG_SYS_SPD_BUS_NUM 1
179#define SPD_EEPROM_ADDRESS1 0x51
180#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000181#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700182#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500183
184/*
185 * Local Bus Definitions
186 */
187
188/* Set the local bus clock 1/8 of platform clock */
189#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
190
191#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
192#ifdef CONFIG_PHYS_64BIT
193#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
194#else
195#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
196#endif
197
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800198#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000199 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800200 | BR_PS_16 | BR_V)
201#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500202 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
203
204#define CONFIG_SYS_BR1_PRELIM \
205 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
206#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
207
Kumar Galae1c09492010-07-15 16:49:03 -0500208#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
209#ifdef CONFIG_PHYS_64BIT
210#define PIXIS_BASE_PHYS 0xfffdf0000ull
211#else
212#define PIXIS_BASE_PHYS PIXIS_BASE
213#endif
214
215#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
216#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
217
218#define PIXIS_LBMAP_SWITCH 7
219#define PIXIS_LBMAP_MASK 0xf0
220#define PIXIS_LBMAP_SHIFT 4
221#define PIXIS_LBMAP_ALTBANK 0x40
222
223#define CONFIG_SYS_FLASH_QUIET_TEST
224#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
225
226#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
227#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
228#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
229#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
230
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200231#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kumar Galae1c09492010-07-15 16:49:03 -0500232
Shaohui Xie25a2b392011-03-16 10:10:32 +0800233#if defined(CONFIG_RAMBOOT_PBL)
234#define CONFIG_SYS_RAMBOOT
235#endif
236
Kumar Galae38209e2011-02-09 02:00:08 +0000237/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000238#ifdef CONFIG_NAND_FSL_ELBC
239#define CONFIG_SYS_NAND_BASE 0xffa00000
240#ifdef CONFIG_PHYS_64BIT
241#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
242#else
243#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
244#endif
245
246#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
247#define CONFIG_SYS_MAX_NAND_DEVICE 1
248#define CONFIG_MTD_NAND_VERIFY_WRITE
249#define CONFIG_CMD_NAND
250#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
251
252/* NAND flash config */
253#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
254 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
255 | BR_PS_8 /* Port Size = 8 bit */ \
256 | BR_MS_FCM /* MSEL = FCM */ \
257 | BR_V) /* valid */
258#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
259 | OR_FCM_PGS /* Large Page*/ \
260 | OR_FCM_CSCT \
261 | OR_FCM_CST \
262 | OR_FCM_CHT \
263 | OR_FCM_SCY_1 \
264 | OR_FCM_TRLX \
265 | OR_FCM_EHTR)
266
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800267#ifdef CONFIG_NAND
268#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
269#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
270#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
271#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
272#else
273#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
274#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
275#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
276#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
277#endif
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800278#else
279#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
280#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
Kumar Galad0af3b92011-08-31 09:50:13 -0500281#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000282
Kumar Galae1c09492010-07-15 16:49:03 -0500283#define CONFIG_SYS_FLASH_EMPTY_INFO
284#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
285#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
286
287#define CONFIG_BOARD_EARLY_INIT_F
288#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
289#define CONFIG_MISC_INIT_R
290
291#define CONFIG_HWCONFIG
292
293/* define to use L1 as initial stack */
294#define CONFIG_L1_INIT_RAM
295#define CONFIG_SYS_INIT_RAM_LOCK
296#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
297#ifdef CONFIG_PHYS_64BIT
298#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
299#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
300/* The assembler doesn't like typecast */
301#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
302 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
303 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
304#else
305#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
306#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
307#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
308#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200309#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500310
Wolfgang Denk0191e472010-10-26 14:34:52 +0200311#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500312#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
313
314#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
315#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
316
317/* Serial Port - controlled on board with jumper J8
318 * open - index 2
319 * shorted - index 1
320 */
321#define CONFIG_CONS_INDEX 1
322#define CONFIG_SYS_NS16550
323#define CONFIG_SYS_NS16550_SERIAL
324#define CONFIG_SYS_NS16550_REG_SIZE 1
325#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
326
327#define CONFIG_SYS_BAUDRATE_TABLE \
328 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
329
330#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
331#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
332#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
333#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
334
335/* Use the HUSH parser */
336#define CONFIG_SYS_HUSH_PARSER
Kumar Galae1c09492010-07-15 16:49:03 -0500337
338/* pass open firmware flat tree */
339#define CONFIG_OF_LIBFDT
340#define CONFIG_OF_BOARD_SETUP
341#define CONFIG_OF_STDOUT_VIA_ALIAS
342
343/* new uImage format support */
344#define CONFIG_FIT
345#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
346
347/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200348#define CONFIG_SYS_I2C
349#define CONFIG_SYS_I2C_FSL
350#define CONFIG_SYS_FSL_I2C_SPEED 400000
351#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
352#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
353#define CONFIG_SYS_FSL_I2C2_SPEED 400000
354#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
355#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Kumar Galae1c09492010-07-15 16:49:03 -0500356
357/*
358 * RapidIO
359 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600360#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500361#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600362#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500363#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600364#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500365#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600366#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500367
Kumar Gala8975d7a2010-12-30 12:09:53 -0600368#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500369#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600370#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500371#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600372#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500373#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600374#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500375
376/*
Liu Gang4cc85322012-03-08 00:33:17 +0000377 * for slave u-boot IMAGE instored in master memory space,
378 * PHYS must be aligned based on the SIZE
379 */
Liu Gang99e0c292012-08-09 05:10:02 +0000380#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull
381#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull
382#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */
383#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000384/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000385 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000386 * PHYS must be aligned based on the SIZE
387 */
Liu Gang99e0c292012-08-09 05:10:02 +0000388#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull
389#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
390#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000391
Liu Gangf420aa92012-03-08 00:33:21 +0000392/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000393#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
394#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000395
396/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000397 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000398 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000399#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
400#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
401#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
402 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000403#endif
404
405/*
Shaohui Xie58649792011-05-12 18:46:14 +0800406 * eSPI - Enhanced SPI
407 */
408#define CONFIG_FSL_ESPI
409#define CONFIG_SPI_FLASH
410#define CONFIG_SPI_FLASH_SPANSION
411#define CONFIG_CMD_SF
412#define CONFIG_SF_DEFAULT_SPEED 10000000
413#define CONFIG_SF_DEFAULT_MODE 0
414
415/*
Kumar Galae1c09492010-07-15 16:49:03 -0500416 * General PCI
417 * Memory space is mapped 1-1, but I/O space must start from 0.
418 */
419
420/* controller 1, direct to uli, tgtid 3, Base address 20000 */
421#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
422#ifdef CONFIG_PHYS_64BIT
423#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
424#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
425#else
426#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
427#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
428#endif
429#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
430#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
431#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
432#ifdef CONFIG_PHYS_64BIT
433#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
434#else
435#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
436#endif
437#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
438
439/* controller 2, Slot 2, tgtid 2, Base address 201000 */
440#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
441#ifdef CONFIG_PHYS_64BIT
442#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
443#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
444#else
445#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
446#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
447#endif
448#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
449#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
450#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
451#ifdef CONFIG_PHYS_64BIT
452#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
453#else
454#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
455#endif
456#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
457
458/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000459#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500460#ifdef CONFIG_PHYS_64BIT
461#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
462#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
463#else
464#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
465#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
466#endif
467#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
468#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
469#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
470#ifdef CONFIG_PHYS_64BIT
471#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
472#else
473#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
474#endif
475#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
476
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500477/* controller 4, Base address 203000 */
478#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
479#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
480#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
481#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
482#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
483#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
484
Kumar Galae1c09492010-07-15 16:49:03 -0500485/* Qman/Bman */
Haiying Wang325a12f2011-01-20 22:26:31 +0000486#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
Kumar Galae1c09492010-07-15 16:49:03 -0500487#define CONFIG_SYS_BMAN_NUM_PORTALS 10
488#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
489#ifdef CONFIG_PHYS_64BIT
490#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
491#else
492#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
493#endif
494#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
495#define CONFIG_SYS_QMAN_NUM_PORTALS 10
496#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
497#ifdef CONFIG_PHYS_64BIT
498#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
499#else
500#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
501#endif
502#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
503
504#define CONFIG_SYS_DPAA_FMAN
505#define CONFIG_SYS_DPAA_PME
506/* Default address of microcode for the Linux Fman driver */
Timur Tabibb763662011-05-03 13:35:11 -0500507#if defined(CONFIG_SPIFLASH)
508/*
509 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
510 * env, so we got 0x110000.
511 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600512#define CONFIG_SYS_QE_FW_IN_SPIFLASH
513#define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000
Timur Tabibb763662011-05-03 13:35:11 -0500514#elif defined(CONFIG_SDCARD)
515/*
516 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
517 * about 545KB (1089 blocks), Env is stored after the image, and the env size is
518 * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
519 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600520#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
521#define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130)
Timur Tabibb763662011-05-03 13:35:11 -0500522#elif defined(CONFIG_NAND)
Timur Tabi275f4bb2011-11-22 09:21:25 -0600523#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
524#define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000525#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang1e084582012-03-08 00:33:18 +0000526/*
527 * Slave has no ucode locally, it can fetch this from remote. When implementing
528 * in two corenet boards, slave's ucode could be stored in master's memory
529 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000530 * slave SRIO or PCIE outbound window->master inbound window->
531 * master LAW->the ucode address in master's memory space.
Liu Gang1e084582012-03-08 00:33:18 +0000532 */
533#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Liu Gang58f030c2012-03-08 00:33:19 +0000534#define CONFIG_SYS_QE_FMAN_FW_ADDR 0xFFE00000
Kumar Galae1c09492010-07-15 16:49:03 -0500535#else
Timur Tabi275f4bb2011-11-22 09:21:25 -0600536#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
York Sun80f535b2012-10-19 08:35:12 +0000537#define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEFF40000
Kumar Galae1c09492010-07-15 16:49:03 -0500538#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600539#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
540#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500541
542#ifdef CONFIG_SYS_DPAA_FMAN
543#define CONFIG_FMAN_ENET
Andy Fleming79ce05b2010-10-20 15:35:16 -0500544#define CONFIG_PHYLIB_10G
545#define CONFIG_PHY_VITESSE
546#define CONFIG_PHY_TERANETICS
Kumar Galae1c09492010-07-15 16:49:03 -0500547#endif
548
549#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000550#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Galae1c09492010-07-15 16:49:03 -0500551#define CONFIG_PCI_PNP /* do pci plug-and-play */
552#define CONFIG_E1000
553
Kumar Galae1c09492010-07-15 16:49:03 -0500554#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
555#define CONFIG_DOS_PARTITION
556#endif /* CONFIG_PCI */
557
558/* SATA */
559#ifdef CONFIG_FSL_SATA_V2
560#define CONFIG_LIBATA
561#define CONFIG_FSL_SATA
562
563#define CONFIG_SYS_SATA_MAX_DEVICE 2
564#define CONFIG_SATA1
565#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
566#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
567#define CONFIG_SATA2
568#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
569#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
570
571#define CONFIG_LBA48
572#define CONFIG_CMD_SATA
573#define CONFIG_DOS_PARTITION
574#define CONFIG_CMD_EXT2
575#endif
576
577#ifdef CONFIG_FMAN_ENET
578#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
579#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
580#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
581#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
582#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
583
Kumar Galae1c09492010-07-15 16:49:03 -0500584#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
585#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
586#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
587#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
588#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500589
590#define CONFIG_SYS_TBIPA_VALUE 8
591#define CONFIG_MII /* MII PHY management */
592#define CONFIG_ETHPRIME "FM1@DTSEC1"
593#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
594#endif
595
596/*
597 * Environment
598 */
Kumar Galae1c09492010-07-15 16:49:03 -0500599#define CONFIG_LOADS_ECHO /* echo on for serial download */
600#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
601
602/*
603 * Command line configuration.
604 */
605#include <config_cmd_default.h>
606
Kim Phillipsf0c9d532011-04-05 07:15:14 +0000607#define CONFIG_CMD_DHCP
Kumar Galae1c09492010-07-15 16:49:03 -0500608#define CONFIG_CMD_ELF
609#define CONFIG_CMD_ERRATA
Kim Phillipsf0c9d532011-04-05 07:15:14 +0000610#define CONFIG_CMD_GREPENV
Kumar Galae1c09492010-07-15 16:49:03 -0500611#define CONFIG_CMD_IRQ
612#define CONFIG_CMD_I2C
613#define CONFIG_CMD_MII
614#define CONFIG_CMD_PING
615#define CONFIG_CMD_SETEXPR
Kumar Galaaff60ff2011-08-31 09:16:02 -0500616#define CONFIG_CMD_REGINFO
Kumar Galae1c09492010-07-15 16:49:03 -0500617
618#ifdef CONFIG_PCI
619#define CONFIG_CMD_PCI
620#define CONFIG_CMD_NET
621#endif
622
623/*
624* USB
625*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000626#define CONFIG_HAS_FSL_DR_USB
627#define CONFIG_HAS_FSL_MPH_USB
628
629#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500630#define CONFIG_CMD_USB
631#define CONFIG_USB_STORAGE
632#define CONFIG_USB_EHCI
633#define CONFIG_USB_EHCI_FSL
634#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
635#define CONFIG_CMD_EXT2
ramneek mehresh3d339632012-04-18 19:39:53 +0000636#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500637
Kumar Galae1c09492010-07-15 16:49:03 -0500638#ifdef CONFIG_MMC
639#define CONFIG_FSL_ESDHC
640#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
641#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
642#define CONFIG_CMD_MMC
643#define CONFIG_GENERIC_MMC
644#define CONFIG_CMD_EXT2
645#define CONFIG_CMD_FAT
646#define CONFIG_DOS_PARTITION
647#endif
648
649/*
650 * Miscellaneous configurable options
651 */
652#define CONFIG_SYS_LONGHELP /* undef to save memory */
653#define CONFIG_CMDLINE_EDITING /* Command-line editing */
654#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
655#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Galae1c09492010-07-15 16:49:03 -0500656#ifdef CONFIG_CMD_KGDB
657#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
658#else
659#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
660#endif
661#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
662#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
663#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Kumar Galae1c09492010-07-15 16:49:03 -0500664
665/*
666 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500667 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500668 * the maximum mapped by the Linux kernel during initialization.
669 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500670#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
671#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500672
Kumar Galae1c09492010-07-15 16:49:03 -0500673#ifdef CONFIG_CMD_KGDB
674#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
675#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
676#endif
677
678/*
679 * Environment Configuration
680 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000681#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000682#define CONFIG_BOOTFILE "uImage"
Kumar Galae1c09492010-07-15 16:49:03 -0500683#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
684
685/* default location for tftp and bootm */
686#define CONFIG_LOADADDR 1000000
687
688#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
689
690#define CONFIG_BAUDRATE 115200
691
Timur Tabif7886b72012-08-14 06:47:27 +0000692#ifdef CONFIG_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000693#define __USB_PHY_TYPE ulpi
694#else
695#define __USB_PHY_TYPE utmi
696#endif
697
Kumar Galae1c09492010-07-15 16:49:03 -0500698#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500699 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000700 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530701 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
702 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500703 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200704 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
705 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500706 "tftpflash=tftpboot $loadaddr $uboot && " \
707 "protect off $ubootaddr +$filesize && " \
708 "erase $ubootaddr +$filesize && " \
709 "cp.b $loadaddr $ubootaddr $filesize && " \
710 "protect on $ubootaddr +$filesize && " \
711 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500712 "consoledev=ttyS0\0" \
713 "ramdiskaddr=2000000\0" \
714 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
715 "fdtaddr=c00000\0" \
716 "fdtfile=p4080ds/p4080ds.dtb\0" \
717 "bdev=sda3\0" \
Timur Tabibb763662011-05-03 13:35:11 -0500718 "c=ffe\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500719
720#define CONFIG_HDBOOT \
721 "setenv bootargs root=/dev/$bdev rw " \
722 "console=$consoledev,$baudrate $othbootargs;" \
723 "tftp $loadaddr $bootfile;" \
724 "tftp $fdtaddr $fdtfile;" \
725 "bootm $loadaddr - $fdtaddr"
726
727#define CONFIG_NFSBOOTCOMMAND \
728 "setenv bootargs root=/dev/nfs rw " \
729 "nfsroot=$serverip:$rootpath " \
730 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
731 "console=$consoledev,$baudrate $othbootargs;" \
732 "tftp $loadaddr $bootfile;" \
733 "tftp $fdtaddr $fdtfile;" \
734 "bootm $loadaddr - $fdtaddr"
735
736#define CONFIG_RAMBOOTCOMMAND \
737 "setenv bootargs root=/dev/ram rw " \
738 "console=$consoledev,$baudrate $othbootargs;" \
739 "tftp $ramdiskaddr $ramdiskfile;" \
740 "tftp $loadaddr $bootfile;" \
741 "tftp $fdtaddr $fdtfile;" \
742 "bootm $loadaddr $ramdiskaddr $fdtaddr"
743
744#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
745
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000746#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000747
Kumar Galae1c09492010-07-15 16:49:03 -0500748#endif /* __CONFIG_H */