blob: c0591c52770d9083b4291bfccea69271bbcb3649 [file] [log] [blame]
Kumar Galae1c09492010-07-15 16:49:03 -05001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Kumar Galae1c09492010-07-15 16:49:03 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Galae1c09492010-07-15 16:49:03 -05005 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#include "../board/freescale/common/ics307_clk.h"
14
Shaohui Xie25a2b392011-03-16 10:10:32 +080015#ifdef CONFIG_RAMBOOT_PBL
16#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
17#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shaohui Xieea65fd82012-08-10 02:49:35 +000018#define CONFIG_PBLPBI_CONFIG $(SRCTREE)/board/freescale/corenet_ds/pbi.cfg
19#if defined(CONFIG_P3041DS)
20#define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p3041ds.cfg
21#elif defined(CONFIG_P4080DS)
22#define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p4080ds.cfg
23#elif defined(CONFIG_P5020DS)
24#define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p5020ds.cfg
Shaohui Xie171d0d22013-03-25 07:40:11 +000025#elif defined(CONFIG_P5040DS)
26#define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p5040ds.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000027#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080028#endif
29
Liu Gangb4611ee2012-08-09 05:10:03 +000030#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000031/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000032#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
33#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
34 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000035#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
36#define CONFIG_SYS_NO_FLASH
37#endif
38
Kumar Galae1c09492010-07-15 16:49:03 -050039/* High Level Configuration Options */
40#define CONFIG_BOOKE
41#define CONFIG_E500 /* BOOKE e500 family */
42#define CONFIG_E500MC /* BOOKE e500mc family */
43#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
44#define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
45#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
46#define CONFIG_MP /* support multiple processors */
47
Kumar Gala51832132010-10-20 16:02:41 -050048#ifndef CONFIG_SYS_TEXT_BASE
49#define CONFIG_SYS_TEXT_BASE 0xeff80000
50#endif
51
Kumar Galae727a362011-01-12 02:48:53 -060052#ifndef CONFIG_RESET_VECTOR_ADDRESS
53#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
54#endif
55
Kumar Galae1c09492010-07-15 16:49:03 -050056#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
57#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
58#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
59#define CONFIG_PCI /* Enable PCI/PCIE */
60#define CONFIG_PCIE1 /* PCIE controler 1 */
61#define CONFIG_PCIE2 /* PCIE controler 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050062#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
63#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Kumar Galae1c09492010-07-15 16:49:03 -050064
Kumar Galae1c09492010-07-15 16:49:03 -050065#define CONFIG_FSL_LAW /* Use common FSL init code */
66
67#define CONFIG_ENV_OVERWRITE
68
69#ifdef CONFIG_SYS_NO_FLASH
Liu Gangb4611ee2012-08-09 05:10:03 +000070#if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
Kumar Galae1c09492010-07-15 16:49:03 -050071#define CONFIG_ENV_IS_NOWHERE
Liu Gang85bcd732012-03-08 00:33:20 +000072#endif
Kumar Galae1c09492010-07-15 16:49:03 -050073#else
Kumar Galae1c09492010-07-15 16:49:03 -050074#define CONFIG_FLASH_CFI_DRIVER
75#define CONFIG_SYS_FLASH_CFI
York Sun7b1559d2011-06-30 11:00:56 -070076#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Shaohui Xiec6083892011-05-12 18:46:40 +080077#endif
78
79#if defined(CONFIG_SPIFLASH)
80#define CONFIG_SYS_EXTRA_ENV_RELOC
81#define CONFIG_ENV_IS_IN_SPI_FLASH
82#define CONFIG_ENV_SPI_BUS 0
83#define CONFIG_ENV_SPI_CS 0
84#define CONFIG_ENV_SPI_MAX_HZ 10000000
85#define CONFIG_ENV_SPI_MODE 0
86#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
87#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
88#define CONFIG_ENV_SECT_SIZE 0x10000
89#elif defined(CONFIG_SDCARD)
90#define CONFIG_SYS_EXTRA_ENV_RELOC
91#define CONFIG_ENV_IS_IN_MMC
Fabio Estevamae8c45e2012-01-11 09:20:50 +000092#define CONFIG_FSL_FIXED_MMC_LOCATION
Shaohui Xiec6083892011-05-12 18:46:40 +080093#define CONFIG_SYS_MMC_ENV_DEV 0
94#define CONFIG_ENV_SIZE 0x2000
95#define CONFIG_ENV_OFFSET (512 * 1097)
Shaohui Xiee04e16b2011-05-09 16:53:51 +080096#elif defined(CONFIG_NAND)
97#define CONFIG_SYS_EXTRA_ENV_RELOC
98#define CONFIG_ENV_IS_IN_NAND
99#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
100#define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000101#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang85bcd732012-03-08 00:33:20 +0000102#define CONFIG_ENV_IS_IN_REMOTE
103#define CONFIG_ENV_ADDR 0xffe20000
104#define CONFIG_ENV_SIZE 0x2000
Liu Gang170fae22012-03-08 00:33:15 +0000105#elif defined(CONFIG_ENV_IS_NOWHERE)
106#define CONFIG_ENV_SIZE 0x2000
Shaohui Xiec6083892011-05-12 18:46:40 +0800107#else
108#define CONFIG_ENV_IS_IN_FLASH
Shaohui Xie25a2b392011-03-16 10:10:32 +0800109#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Shaohui Xiec6083892011-05-12 18:46:40 +0800110#define CONFIG_ENV_SIZE 0x2000
111#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galae1c09492010-07-15 16:49:03 -0500112#endif
113
114#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
Kumar Galae1c09492010-07-15 16:49:03 -0500115
116/*
117 * These can be toggled for performance analysis, otherwise use default.
118 */
119#define CONFIG_SYS_CACHE_STASHING
120#define CONFIG_BACKSIDE_L2_CACHE
121#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
122#define CONFIG_BTB /* toggle branch predition */
York Sun147fde12011-01-10 12:02:58 +0000123#define CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -0500124#ifdef CONFIG_DDR_ECC
125#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
126#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
127#endif
128
129#define CONFIG_ENABLE_36BIT_PHYS
130
131#ifdef CONFIG_PHYS_64BIT
132#define CONFIG_ADDR_MAP
133#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
134#endif
135
York Sun18acc8b2010-09-28 15:20:36 -0700136#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -0500137#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
138#define CONFIG_SYS_MEMTEST_END 0x00400000
139#define CONFIG_SYS_ALT_MEMTEST
140#define CONFIG_PANIC_HANG /* do not reset board on panic */
141
142/*
Shaohui Xie25a2b392011-03-16 10:10:32 +0800143 * Config the L3 Cache as L3 SRAM
144 */
145#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
146#ifdef CONFIG_PHYS_64BIT
147#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
148#else
149#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
150#endif
151#define CONFIG_SYS_L3_SIZE (1024 << 10)
152#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
153
Kumar Galae1c09492010-07-15 16:49:03 -0500154#ifdef CONFIG_PHYS_64BIT
155#define CONFIG_SYS_DCSRBAR 0xf0000000
156#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
157#endif
158
159/* EEPROM */
160#define CONFIG_ID_EEPROM
161#define CONFIG_SYS_I2C_EEPROM_NXID
162#define CONFIG_SYS_EEPROM_BUS_NUM 0
163#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
164#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
165
166/*
167 * DDR Setup
168 */
169#define CONFIG_VERY_BIG_RAM
170#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
171#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
172
173#define CONFIG_DIMM_SLOTS_PER_CTLR 1
york0b2bb6d2010-07-02 22:25:59 +0000174#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Kumar Galae1c09492010-07-15 16:49:03 -0500175
176#define CONFIG_DDR_SPD
177#define CONFIG_FSL_DDR3
178
Kumar Galae1c09492010-07-15 16:49:03 -0500179#define CONFIG_SYS_SPD_BUS_NUM 1
180#define SPD_EEPROM_ADDRESS1 0x51
181#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000182#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700183#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500184
185/*
186 * Local Bus Definitions
187 */
188
189/* Set the local bus clock 1/8 of platform clock */
190#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
191
192#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
193#ifdef CONFIG_PHYS_64BIT
194#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
195#else
196#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
197#endif
198
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800199#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000200 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800201 | BR_PS_16 | BR_V)
202#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500203 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
204
205#define CONFIG_SYS_BR1_PRELIM \
206 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
207#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
208
Kumar Galae1c09492010-07-15 16:49:03 -0500209#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
210#ifdef CONFIG_PHYS_64BIT
211#define PIXIS_BASE_PHYS 0xfffdf0000ull
212#else
213#define PIXIS_BASE_PHYS PIXIS_BASE
214#endif
215
216#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
217#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
218
219#define PIXIS_LBMAP_SWITCH 7
220#define PIXIS_LBMAP_MASK 0xf0
221#define PIXIS_LBMAP_SHIFT 4
222#define PIXIS_LBMAP_ALTBANK 0x40
223
224#define CONFIG_SYS_FLASH_QUIET_TEST
225#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
226
227#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
228#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
229#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
230#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
231
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200232#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kumar Galae1c09492010-07-15 16:49:03 -0500233
Shaohui Xie25a2b392011-03-16 10:10:32 +0800234#if defined(CONFIG_RAMBOOT_PBL)
235#define CONFIG_SYS_RAMBOOT
236#endif
237
Kumar Galae38209e2011-02-09 02:00:08 +0000238/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000239#ifdef CONFIG_NAND_FSL_ELBC
240#define CONFIG_SYS_NAND_BASE 0xffa00000
241#ifdef CONFIG_PHYS_64BIT
242#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
243#else
244#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
245#endif
246
247#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
248#define CONFIG_SYS_MAX_NAND_DEVICE 1
249#define CONFIG_MTD_NAND_VERIFY_WRITE
250#define CONFIG_CMD_NAND
251#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
252
253/* NAND flash config */
254#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
255 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
256 | BR_PS_8 /* Port Size = 8 bit */ \
257 | BR_MS_FCM /* MSEL = FCM */ \
258 | BR_V) /* valid */
259#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
260 | OR_FCM_PGS /* Large Page*/ \
261 | OR_FCM_CSCT \
262 | OR_FCM_CST \
263 | OR_FCM_CHT \
264 | OR_FCM_SCY_1 \
265 | OR_FCM_TRLX \
266 | OR_FCM_EHTR)
267
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800268#ifdef CONFIG_NAND
269#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
270#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
271#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
272#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
273#else
274#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
275#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
276#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
277#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
278#endif
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800279#else
280#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
281#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
Kumar Galad0af3b92011-08-31 09:50:13 -0500282#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000283
Kumar Galae1c09492010-07-15 16:49:03 -0500284#define CONFIG_SYS_FLASH_EMPTY_INFO
285#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
286#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
287
288#define CONFIG_BOARD_EARLY_INIT_F
289#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
290#define CONFIG_MISC_INIT_R
291
292#define CONFIG_HWCONFIG
293
294/* define to use L1 as initial stack */
295#define CONFIG_L1_INIT_RAM
296#define CONFIG_SYS_INIT_RAM_LOCK
297#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
298#ifdef CONFIG_PHYS_64BIT
299#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
300#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
301/* The assembler doesn't like typecast */
302#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
303 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
304 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
305#else
306#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
307#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
308#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
309#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200310#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500311
Wolfgang Denk0191e472010-10-26 14:34:52 +0200312#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500313#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
314
315#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
316#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
317
318/* Serial Port - controlled on board with jumper J8
319 * open - index 2
320 * shorted - index 1
321 */
322#define CONFIG_CONS_INDEX 1
323#define CONFIG_SYS_NS16550
324#define CONFIG_SYS_NS16550_SERIAL
325#define CONFIG_SYS_NS16550_REG_SIZE 1
326#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
327
328#define CONFIG_SYS_BAUDRATE_TABLE \
329 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
330
331#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
332#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
333#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
334#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
335
336/* Use the HUSH parser */
337#define CONFIG_SYS_HUSH_PARSER
Kumar Galae1c09492010-07-15 16:49:03 -0500338
339/* pass open firmware flat tree */
340#define CONFIG_OF_LIBFDT
341#define CONFIG_OF_BOARD_SETUP
342#define CONFIG_OF_STDOUT_VIA_ALIAS
343
344/* new uImage format support */
345#define CONFIG_FIT
346#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
347
348/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200349#define CONFIG_SYS_I2C
350#define CONFIG_SYS_I2C_FSL
351#define CONFIG_SYS_FSL_I2C_SPEED 400000
352#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
353#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
354#define CONFIG_SYS_FSL_I2C2_SPEED 400000
355#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
356#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Kumar Galae1c09492010-07-15 16:49:03 -0500357
358/*
359 * RapidIO
360 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600361#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500362#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600363#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500364#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600365#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500366#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600367#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500368
Kumar Gala8975d7a2010-12-30 12:09:53 -0600369#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500370#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600371#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500372#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600373#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500374#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600375#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500376
377/*
Liu Gang4cc85322012-03-08 00:33:17 +0000378 * for slave u-boot IMAGE instored in master memory space,
379 * PHYS must be aligned based on the SIZE
380 */
Liu Gang99e0c292012-08-09 05:10:02 +0000381#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull
382#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull
383#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */
384#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000385/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000386 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000387 * PHYS must be aligned based on the SIZE
388 */
Liu Gang99e0c292012-08-09 05:10:02 +0000389#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull
390#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
391#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000392
Liu Gangf420aa92012-03-08 00:33:21 +0000393/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000394#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
395#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000396
397/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000398 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000399 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000400#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
401#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
402#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
403 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000404#endif
405
406/*
Shaohui Xie58649792011-05-12 18:46:14 +0800407 * eSPI - Enhanced SPI
408 */
409#define CONFIG_FSL_ESPI
410#define CONFIG_SPI_FLASH
411#define CONFIG_SPI_FLASH_SPANSION
412#define CONFIG_CMD_SF
413#define CONFIG_SF_DEFAULT_SPEED 10000000
414#define CONFIG_SF_DEFAULT_MODE 0
415
416/*
Kumar Galae1c09492010-07-15 16:49:03 -0500417 * General PCI
418 * Memory space is mapped 1-1, but I/O space must start from 0.
419 */
420
421/* controller 1, direct to uli, tgtid 3, Base address 20000 */
422#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
423#ifdef CONFIG_PHYS_64BIT
424#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
425#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
426#else
427#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
428#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
429#endif
430#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
431#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
432#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
433#ifdef CONFIG_PHYS_64BIT
434#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
435#else
436#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
437#endif
438#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
439
440/* controller 2, Slot 2, tgtid 2, Base address 201000 */
441#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
442#ifdef CONFIG_PHYS_64BIT
443#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
444#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
445#else
446#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
447#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
448#endif
449#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
450#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
451#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
452#ifdef CONFIG_PHYS_64BIT
453#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
454#else
455#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
456#endif
457#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
458
459/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000460#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500461#ifdef CONFIG_PHYS_64BIT
462#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
463#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
464#else
465#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
466#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
467#endif
468#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
469#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
470#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
471#ifdef CONFIG_PHYS_64BIT
472#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
473#else
474#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
475#endif
476#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
477
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500478/* controller 4, Base address 203000 */
479#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
480#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
481#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
482#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
483#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
484#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
485
Kumar Galae1c09492010-07-15 16:49:03 -0500486/* Qman/Bman */
Haiying Wang325a12f2011-01-20 22:26:31 +0000487#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
Kumar Galae1c09492010-07-15 16:49:03 -0500488#define CONFIG_SYS_BMAN_NUM_PORTALS 10
489#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
490#ifdef CONFIG_PHYS_64BIT
491#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
492#else
493#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
494#endif
495#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
496#define CONFIG_SYS_QMAN_NUM_PORTALS 10
497#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
498#ifdef CONFIG_PHYS_64BIT
499#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
500#else
501#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
502#endif
503#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
504
505#define CONFIG_SYS_DPAA_FMAN
506#define CONFIG_SYS_DPAA_PME
507/* Default address of microcode for the Linux Fman driver */
Timur Tabibb763662011-05-03 13:35:11 -0500508#if defined(CONFIG_SPIFLASH)
509/*
510 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
511 * env, so we got 0x110000.
512 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600513#define CONFIG_SYS_QE_FW_IN_SPIFLASH
514#define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000
Timur Tabibb763662011-05-03 13:35:11 -0500515#elif defined(CONFIG_SDCARD)
516/*
517 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
518 * about 545KB (1089 blocks), Env is stored after the image, and the env size is
519 * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
520 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600521#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
522#define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130)
Timur Tabibb763662011-05-03 13:35:11 -0500523#elif defined(CONFIG_NAND)
Timur Tabi275f4bb2011-11-22 09:21:25 -0600524#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
525#define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000526#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang1e084582012-03-08 00:33:18 +0000527/*
528 * Slave has no ucode locally, it can fetch this from remote. When implementing
529 * in two corenet boards, slave's ucode could be stored in master's memory
530 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000531 * slave SRIO or PCIE outbound window->master inbound window->
532 * master LAW->the ucode address in master's memory space.
Liu Gang1e084582012-03-08 00:33:18 +0000533 */
534#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Liu Gang58f030c2012-03-08 00:33:19 +0000535#define CONFIG_SYS_QE_FMAN_FW_ADDR 0xFFE00000
Kumar Galae1c09492010-07-15 16:49:03 -0500536#else
Timur Tabi275f4bb2011-11-22 09:21:25 -0600537#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
York Sun80f535b2012-10-19 08:35:12 +0000538#define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEFF40000
Kumar Galae1c09492010-07-15 16:49:03 -0500539#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600540#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
541#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500542
543#ifdef CONFIG_SYS_DPAA_FMAN
544#define CONFIG_FMAN_ENET
Andy Fleming79ce05b2010-10-20 15:35:16 -0500545#define CONFIG_PHYLIB_10G
546#define CONFIG_PHY_VITESSE
547#define CONFIG_PHY_TERANETICS
Kumar Galae1c09492010-07-15 16:49:03 -0500548#endif
549
550#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000551#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Galae1c09492010-07-15 16:49:03 -0500552#define CONFIG_PCI_PNP /* do pci plug-and-play */
553#define CONFIG_E1000
554
Kumar Galae1c09492010-07-15 16:49:03 -0500555#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
556#define CONFIG_DOS_PARTITION
557#endif /* CONFIG_PCI */
558
559/* SATA */
560#ifdef CONFIG_FSL_SATA_V2
561#define CONFIG_LIBATA
562#define CONFIG_FSL_SATA
563
564#define CONFIG_SYS_SATA_MAX_DEVICE 2
565#define CONFIG_SATA1
566#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
567#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
568#define CONFIG_SATA2
569#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
570#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
571
572#define CONFIG_LBA48
573#define CONFIG_CMD_SATA
574#define CONFIG_DOS_PARTITION
575#define CONFIG_CMD_EXT2
576#endif
577
578#ifdef CONFIG_FMAN_ENET
579#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
580#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
581#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
582#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
583#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
584
Kumar Galae1c09492010-07-15 16:49:03 -0500585#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
586#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
587#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
588#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
589#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500590
591#define CONFIG_SYS_TBIPA_VALUE 8
592#define CONFIG_MII /* MII PHY management */
593#define CONFIG_ETHPRIME "FM1@DTSEC1"
594#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
595#endif
596
597/*
598 * Environment
599 */
Kumar Galae1c09492010-07-15 16:49:03 -0500600#define CONFIG_LOADS_ECHO /* echo on for serial download */
601#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
602
603/*
604 * Command line configuration.
605 */
606#include <config_cmd_default.h>
607
Kim Phillipsf0c9d532011-04-05 07:15:14 +0000608#define CONFIG_CMD_DHCP
Kumar Galae1c09492010-07-15 16:49:03 -0500609#define CONFIG_CMD_ELF
610#define CONFIG_CMD_ERRATA
Kim Phillipsf0c9d532011-04-05 07:15:14 +0000611#define CONFIG_CMD_GREPENV
Kumar Galae1c09492010-07-15 16:49:03 -0500612#define CONFIG_CMD_IRQ
613#define CONFIG_CMD_I2C
614#define CONFIG_CMD_MII
615#define CONFIG_CMD_PING
616#define CONFIG_CMD_SETEXPR
Kumar Galaaff60ff2011-08-31 09:16:02 -0500617#define CONFIG_CMD_REGINFO
Kumar Galae1c09492010-07-15 16:49:03 -0500618
619#ifdef CONFIG_PCI
620#define CONFIG_CMD_PCI
621#define CONFIG_CMD_NET
622#endif
623
624/*
625* USB
626*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000627#define CONFIG_HAS_FSL_DR_USB
628#define CONFIG_HAS_FSL_MPH_USB
629
630#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500631#define CONFIG_CMD_USB
632#define CONFIG_USB_STORAGE
633#define CONFIG_USB_EHCI
634#define CONFIG_USB_EHCI_FSL
635#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
636#define CONFIG_CMD_EXT2
ramneek mehresh3d339632012-04-18 19:39:53 +0000637#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500638
Kumar Galae1c09492010-07-15 16:49:03 -0500639#ifdef CONFIG_MMC
640#define CONFIG_FSL_ESDHC
641#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
642#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
643#define CONFIG_CMD_MMC
644#define CONFIG_GENERIC_MMC
645#define CONFIG_CMD_EXT2
646#define CONFIG_CMD_FAT
647#define CONFIG_DOS_PARTITION
648#endif
649
650/*
651 * Miscellaneous configurable options
652 */
653#define CONFIG_SYS_LONGHELP /* undef to save memory */
654#define CONFIG_CMDLINE_EDITING /* Command-line editing */
655#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
656#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
657#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
658#ifdef CONFIG_CMD_KGDB
659#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
660#else
661#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
662#endif
663#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
664#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
665#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
666#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
667
668/*
669 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500670 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500671 * the maximum mapped by the Linux kernel during initialization.
672 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500673#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
674#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500675
Kumar Galae1c09492010-07-15 16:49:03 -0500676#ifdef CONFIG_CMD_KGDB
677#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
678#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
679#endif
680
681/*
682 * Environment Configuration
683 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000684#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000685#define CONFIG_BOOTFILE "uImage"
Kumar Galae1c09492010-07-15 16:49:03 -0500686#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
687
688/* default location for tftp and bootm */
689#define CONFIG_LOADADDR 1000000
690
691#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
692
693#define CONFIG_BAUDRATE 115200
694
Timur Tabif7886b72012-08-14 06:47:27 +0000695#ifdef CONFIG_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000696#define __USB_PHY_TYPE ulpi
697#else
698#define __USB_PHY_TYPE utmi
699#endif
700
Kumar Galae1c09492010-07-15 16:49:03 -0500701#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500702 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000703 "bank_intlv=cs0_cs1;" \
Shaohui Xie1ae02952013-03-25 07:30:15 +0000704 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
Marek Vasut0b3176c2012-09-23 17:41:24 +0200705 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500706 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200707 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
708 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500709 "tftpflash=tftpboot $loadaddr $uboot && " \
710 "protect off $ubootaddr +$filesize && " \
711 "erase $ubootaddr +$filesize && " \
712 "cp.b $loadaddr $ubootaddr $filesize && " \
713 "protect on $ubootaddr +$filesize && " \
714 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500715 "consoledev=ttyS0\0" \
716 "ramdiskaddr=2000000\0" \
717 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
718 "fdtaddr=c00000\0" \
719 "fdtfile=p4080ds/p4080ds.dtb\0" \
720 "bdev=sda3\0" \
Timur Tabibb763662011-05-03 13:35:11 -0500721 "c=ffe\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500722
723#define CONFIG_HDBOOT \
724 "setenv bootargs root=/dev/$bdev rw " \
725 "console=$consoledev,$baudrate $othbootargs;" \
726 "tftp $loadaddr $bootfile;" \
727 "tftp $fdtaddr $fdtfile;" \
728 "bootm $loadaddr - $fdtaddr"
729
730#define CONFIG_NFSBOOTCOMMAND \
731 "setenv bootargs root=/dev/nfs rw " \
732 "nfsroot=$serverip:$rootpath " \
733 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
734 "console=$consoledev,$baudrate $othbootargs;" \
735 "tftp $loadaddr $bootfile;" \
736 "tftp $fdtaddr $fdtfile;" \
737 "bootm $loadaddr - $fdtaddr"
738
739#define CONFIG_RAMBOOTCOMMAND \
740 "setenv bootargs root=/dev/ram rw " \
741 "console=$consoledev,$baudrate $othbootargs;" \
742 "tftp $ramdiskaddr $ramdiskfile;" \
743 "tftp $loadaddr $bootfile;" \
744 "tftp $fdtaddr $fdtfile;" \
745 "bootm $loadaddr $ramdiskaddr $fdtaddr"
746
747#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
748
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000749#ifdef CONFIG_SECURE_BOOT
750#include <asm/fsl_secure_boot.h>
751#endif
752
Kumar Galae1c09492010-07-15 16:49:03 -0500753#endif /* __CONFIG_H */