blob: c4d9d3138839549ad9e33d17084fefed9d403fd1 [file] [log] [blame]
Miquel Raynal1f1ae152018-08-16 17:30:07 +02001
Miquel Raynald0935362019-10-03 19:50:03 +02002menuconfig MTD_RAW_NAND
Miquel Raynal8115c452018-08-16 17:30:08 +02003 bool "Raw NAND Device Support"
Miquel Raynald0935362019-10-03 19:50:03 +02004if MTD_RAW_NAND
Miquel Raynal1f1ae152018-08-16 17:30:07 +02005
6config SYS_NAND_SELF_INIT
7 bool
8 help
9 This option, if enabled, provides more flexible and linux-like
10 NAND initialization process.
11
Stefan Agnerbd186142018-12-06 14:57:09 +010012config SYS_NAND_DRIVER_ECC_LAYOUT
13 bool
14 help
15 Omit standard ECC layouts to safe space. Select this if your driver
16 is known to provide its own ECC layout.
17
Stefan Roese23b37f92019-08-22 12:28:04 +020018config SYS_NAND_USE_FLASH_BBT
19 bool "Enable BBT (Bad Block Table) support"
20 help
21 Enable the BBT (Bad Block Table) usage.
22
Miquel Raynal1f1ae152018-08-16 17:30:07 +020023config NAND_ATMEL
24 bool "Support Atmel NAND controller"
25 imply SYS_NAND_USE_FLASH_BBT
26 help
27 Enable this driver for NAND flash platforms using an Atmel NAND
28 controller.
29
Derald D. Woods7830fc52018-12-15 01:36:46 -060030if NAND_ATMEL
31
32config ATMEL_NAND_HWECC
33 bool "Atmel Hardware ECC"
34 default n
35
36config ATMEL_NAND_HW_PMECC
37 bool "Atmel Programmable Multibit ECC (PMECC)"
38 select ATMEL_NAND_HWECC
39 default n
40 help
41 The Programmable Multibit ECC (PMECC) controller is a programmable
42 binary BCH(Bose, Chaudhuri and Hocquenghem) encoder and decoder.
43
44config PMECC_CAP
45 int "PMECC Correctable ECC Bits"
46 depends on ATMEL_NAND_HW_PMECC
47 default 2
48 help
49 Correctable ECC bits, can be 2, 4, 8, 12, and 24.
50
51config PMECC_SECTOR_SIZE
52 int "PMECC Sector Size"
53 depends on ATMEL_NAND_HW_PMECC
54 default 512
55 help
56 Sector size, in bytes, can be 512 or 1024.
57
58config SPL_GENERATE_ATMEL_PMECC_HEADER
59 bool "Atmel PMECC Header Generation"
60 select ATMEL_NAND_HWECC
61 select ATMEL_NAND_HW_PMECC
62 default n
63 help
64 Generate Programmable Multibit ECC (PMECC) header for SPL image.
65
66endif
67
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +010068config NAND_BRCMNAND
69 bool "Support Broadcom NAND controller"
Miquel Raynala903be42019-10-03 19:50:04 +020070 depends on OF_CONTROL && DM && DM_MTD
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +010071 help
72 Enable the driver for NAND flash on platforms using a Broadcom NAND
73 controller.
74
Álvaro Fernández Rojasd9f9bfc2019-08-28 19:12:15 +020075config NAND_BRCMNAND_6368
76 bool "Support Broadcom NAND controller on bcm6368"
77 depends on NAND_BRCMNAND && ARCH_BMIPS
78 help
79 Enable support for broadcom nand driver on bcm6368.
80
Philippe Reynes74ead742020-01-07 20:14:13 +010081config NAND_BRCMNAND_68360
82 bool "Support Broadcom NAND controller on bcm68360"
83 depends on NAND_BRCMNAND && ARCH_BCM68360
84 help
85 Enable support for broadcom nand driver on bcm68360.
86
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +010087config NAND_BRCMNAND_6838
88 bool "Support Broadcom NAND controller on bcm6838"
89 depends on NAND_BRCMNAND && ARCH_BMIPS && SOC_BMIPS_BCM6838
90 help
91 Enable support for broadcom nand driver on bcm6838.
92
93config NAND_BRCMNAND_6858
94 bool "Support Broadcom NAND controller on bcm6858"
95 depends on NAND_BRCMNAND && ARCH_BCM6858
96 help
97 Enable support for broadcom nand driver on bcm6858.
98
99config NAND_BRCMNAND_63158
100 bool "Support Broadcom NAND controller on bcm63158"
101 depends on NAND_BRCMNAND && ARCH_BCM63158
102 help
103 Enable support for broadcom nand driver on bcm63158.
104
Miquel Raynal1f1ae152018-08-16 17:30:07 +0200105config NAND_DAVINCI
106 bool "Support TI Davinci NAND controller"
107 help
108 Enable this driver for NAND flash controllers available in TI Davinci
109 and Keystone2 platforms
110
111config NAND_DENALI
112 bool
113 select SYS_NAND_SELF_INIT
114 imply CMD_NAND
115
116config NAND_DENALI_DT
117 bool "Support Denali NAND controller as a DT device"
118 select NAND_DENALI
Masahiro Yamada8fc53822020-01-30 22:07:59 +0900119 depends on OF_CONTROL && DM_MTD
Miquel Raynal1f1ae152018-08-16 17:30:07 +0200120 help
121 Enable the driver for NAND flash on platforms using a Denali NAND
122 controller as a DT device.
123
124config NAND_DENALI_SPARE_AREA_SKIP_BYTES
125 int "Number of bytes skipped in OOB area"
126 depends on NAND_DENALI
127 range 0 63
128 help
129 This option specifies the number of bytes to skip from the beginning
130 of OOB area before last ECC sector data starts. This is potentially
131 used to preserve the bad block marker in the OOB area.
132
133config NAND_LPC32XX_SLC
134 bool "Support LPC32XX_SLC controller"
135 help
136 Enable the LPC32XX SLC NAND controller.
137
138config NAND_OMAP_GPMC
139 bool "Support OMAP GPMC NAND controller"
140 depends on ARCH_OMAP2PLUS
141 help
142 Enables omap_gpmc.c driver for OMAPx and AMxxxx platforms.
143 GPMC controller is used for parallel NAND flash devices, and can
144 do ECC calculation (not ECC error detection) for HAM1, BCH4, BCH8
145 and BCH16 ECC algorithms.
146
147config NAND_OMAP_GPMC_PREFETCH
148 bool "Enable GPMC Prefetch"
149 depends on NAND_OMAP_GPMC
150 default y
151 help
152 On OMAP platforms that use the GPMC controller
153 (CONFIG_NAND_OMAP_GPMC_PREFETCH), this options enables the code that
154 uses the prefetch mode to speed up read operations.
155
156config NAND_OMAP_ELM
157 bool "Enable ELM driver for OMAPxx and AMxx platforms."
158 depends on NAND_OMAP_GPMC && !OMAP34XX
159 help
160 ELM controller is used for ECC error detection (not ECC calculation)
161 of BCH4, BCH8 and BCH16 ECC algorithms.
162 Some legacy platforms like OMAP3xx do not have in-built ELM h/w engine,
163 thus such SoC platforms need to depend on software library for ECC error
164 detection. However ECC calculation on such plaforms would still be
165 done by GPMC controller.
166
167config NAND_VF610_NFC
168 bool "Support for Freescale NFC for VF610"
169 select SYS_NAND_SELF_INIT
Stefan Agnerbd186142018-12-06 14:57:09 +0100170 select SYS_NAND_DRIVER_ECC_LAYOUT
Miquel Raynal1f1ae152018-08-16 17:30:07 +0200171 imply CMD_NAND
172 help
173 Enables support for NAND Flash Controller on some Freescale
174 processors like the VF610, MCF54418 or Kinetis K70.
175 The driver supports a maximum 2k page size. The driver
176 currently does not support hardware ECC.
177
Lukasz Majewskif006cb32018-12-03 10:24:50 +0100178if NAND_VF610_NFC
179
180config NAND_VF610_NFC_DT
181 bool "Support Vybrid's vf610 NAND controller as a DT device"
Miquel Raynala903be42019-10-03 19:50:04 +0200182 depends on OF_CONTROL && DM_MTD
Lukasz Majewskif006cb32018-12-03 10:24:50 +0100183 help
184 Enable the driver for Vybrid's vf610 NAND flash on platforms
185 using device tree.
186
Miquel Raynal1f1ae152018-08-16 17:30:07 +0200187choice
188 prompt "Hardware ECC strength"
189 depends on NAND_VF610_NFC
190 default SYS_NAND_VF610_NFC_45_ECC_BYTES
191 help
192 Select the ECC strength used in the hardware BCH ECC block.
193
194config SYS_NAND_VF610_NFC_45_ECC_BYTES
195 bool "24-error correction (45 ECC bytes)"
196
197config SYS_NAND_VF610_NFC_60_ECC_BYTES
198 bool "32-error correction (60 ECC bytes)"
199
200endchoice
201
Lukasz Majewskif006cb32018-12-03 10:24:50 +0100202endif
203
Miquel Raynal1f1ae152018-08-16 17:30:07 +0200204config NAND_PXA3XX
205 bool "Support for NAND on PXA3xx and Armada 370/XP/38x"
206 select SYS_NAND_SELF_INIT
207 imply CMD_NAND
208 help
209 This enables the driver for the NAND flash device found on
210 PXA3xx processors (NFCv1) and also on Armada 370/XP (NFCv2).
211
212config NAND_SUNXI
213 bool "Support for NAND on Allwinner SoCs"
214 default ARCH_SUNXI
215 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I
216 select SYS_NAND_SELF_INIT
217 select SYS_NAND_U_BOOT_LOCATIONS
218 select SPL_NAND_SUPPORT
219 imply CMD_NAND
220 ---help---
221 Enable support for NAND. This option enables the standard and
222 SPL drivers.
223 The SPL driver only supports reading from the NAND using DMA
224 transfers.
225
226if NAND_SUNXI
227
228config NAND_SUNXI_SPL_ECC_STRENGTH
229 int "Allwinner NAND SPL ECC Strength"
230 default 64
231
232config NAND_SUNXI_SPL_ECC_SIZE
233 int "Allwinner NAND SPL ECC Step Size"
234 default 1024
235
236config NAND_SUNXI_SPL_USABLE_PAGE_SIZE
237 int "Allwinner NAND SPL Usable Page Size"
238 default 1024
239
240endif
241
242config NAND_ARASAN
243 bool "Configure Arasan Nand"
244 select SYS_NAND_SELF_INIT
Ashok Reddy Somac7b66332019-12-19 02:27:42 -0700245 select DM_MTD
Miquel Raynal1f1ae152018-08-16 17:30:07 +0200246 imply CMD_NAND
247 help
248 This enables Nand driver support for Arasan nand flash
249 controller. This uses the hardware ECC for read and
250 write operations.
251
252config NAND_MXC
253 bool "MXC NAND support"
254 depends on CPU_ARM926EJS || CPU_ARM1136 || MX5
255 imply CMD_NAND
256 help
257 This enables the NAND driver for the NAND flash controller on the
258 i.MX27 / i.MX31 / i.MX5 rocessors.
259
260config NAND_MXS
261 bool "MXS NAND support"
Peng Fan128abf42020-05-04 22:09:00 +0800262 depends on MX23 || MX28 || MX6 || MX7 || IMX8 || IMX8M
Miquel Raynal1f1ae152018-08-16 17:30:07 +0200263 select SYS_NAND_SELF_INIT
264 imply CMD_NAND
265 select APBH_DMA
Peng Fan128abf42020-05-04 22:09:00 +0800266 select APBH_DMA_BURST if ARCH_MX6 || ARCH_MX7 || ARCH_IMX8 || ARCH_IMX8M
267 select APBH_DMA_BURST8 if ARCH_MX6 || ARCH_MX7 || ARCH_IMX8 || ARCH_IMX8M
Miquel Raynal1f1ae152018-08-16 17:30:07 +0200268 help
269 This enables NAND driver for the NAND flash controller on the
270 MXS processors.
271
272if NAND_MXS
273
274config NAND_MXS_DT
275 bool "Support MXS NAND controller as a DT device"
Miquel Raynala903be42019-10-03 19:50:04 +0200276 depends on OF_CONTROL && DM_MTD
Miquel Raynal1f1ae152018-08-16 17:30:07 +0200277 help
278 Enable the driver for MXS NAND flash on platforms using
279 device tree.
280
281config NAND_MXS_USE_MINIMUM_ECC
282 bool "Use minimum ECC strength supported by the controller"
283 default false
284
285endif
286
287config NAND_ZYNQ
288 bool "Support for Zynq Nand controller"
289 select SYS_NAND_SELF_INIT
Ashok Reddy Somabb8448a2019-12-27 04:47:12 -0700290 select DM_MTD
Miquel Raynal1f1ae152018-08-16 17:30:07 +0200291 imply CMD_NAND
292 help
293 This enables Nand driver support for Nand flash controller
294 found on Zynq SoC.
295
296config NAND_ZYNQ_USE_BOOTLOADER1_TIMINGS
297 bool "Enable use of 1st stage bootloader timing for NAND"
298 depends on NAND_ZYNQ
299 help
300 This flag prevent U-boot reconfigure NAND flash controller and reuse
301 the NAND timing from 1st stage bootloader.
302
Christophe Kerelloda141682019-04-05 11:41:50 +0200303config NAND_STM32_FMC2
304 bool "Support for NAND controller on STM32MP SoCs"
305 depends on ARCH_STM32MP
306 select SYS_NAND_SELF_INIT
307 imply CMD_NAND
308 help
309 Enables support for NAND Flash chips on SoCs containing the FMC2
310 NAND controller. This controller is found on STM32MP SoCs.
311 The controller supports a maximum 8k page size and supports
312 a maximum 8-bit correction error per sector of 512 bytes.
313
Miquel Raynal1f1ae152018-08-16 17:30:07 +0200314comment "Generic NAND options"
315
316config SYS_NAND_BLOCK_SIZE
317 hex "NAND chip eraseblock size"
318 depends on ARCH_SUNXI
319 help
320 Number of data bytes in one eraseblock for the NAND chip on the
321 board. This is the multiple of NAND_PAGE_SIZE and the number of
322 pages.
323
324config SYS_NAND_PAGE_SIZE
325 hex "NAND chip page size"
326 depends on ARCH_SUNXI
327 help
328 Number of data bytes in one page for the NAND chip on the
329 board, not including the OOB area.
330
331config SYS_NAND_OOBSIZE
332 hex "NAND chip OOB size"
333 depends on ARCH_SUNXI
334 help
335 Number of bytes in the Out-Of-Band area for the NAND chip on
336 the board.
337
338# Enhance depends when converting drivers to Kconfig which use this config
339# option (mxc_nand, ndfc, omap_gpmc).
340config SYS_NAND_BUSWIDTH_16BIT
341 bool "Use 16-bit NAND interface"
342 depends on NAND_VF610_NFC || NAND_OMAP_GPMC || NAND_MXC || ARCH_DAVINCI
343 help
344 Indicates that NAND device has 16-bit wide data-bus. In absence of this
345 config, bus-width of NAND device is assumed to be either 8-bit and later
346 determined by reading ONFI params.
347 Above config is useful when NAND device's bus-width information cannot
348 be determined from on-chip ONFI params, like in following scenarios:
349 - SPL boot does not support reading of ONFI parameters. This is done to
350 keep SPL code foot-print small.
351 - In current U-Boot flow using nand_init(), driver initialization
352 happens in board_nand_init() which is called before any device probe
353 (nand_scan_ident + nand_scan_tail), thus device's ONFI parameters are
354 not available while configuring controller. So a static CONFIG_NAND_xx
355 is needed to know the device's bus-width in advance.
356
T Karthik Reddy7cd85222018-12-03 16:11:58 +0530357config SYS_NAND_MAX_CHIPS
358 int "NAND max chips"
359 default 1
360 depends on NAND_ARASAN
361 help
362 The maximum number of NAND chips per device to be supported.
363
Miquel Raynal1f1ae152018-08-16 17:30:07 +0200364if SPL
365
366config SYS_NAND_U_BOOT_LOCATIONS
367 bool "Define U-boot binaries locations in NAND"
368 help
369 Enable CONFIG_SYS_NAND_U_BOOT_OFFS though Kconfig.
370 This option should not be enabled when compiling U-boot for boards
371 defining CONFIG_SYS_NAND_U_BOOT_OFFS in their include/configs/<board>.h
372 file.
373
374config SYS_NAND_U_BOOT_OFFS
375 hex "Location in NAND to read U-Boot from"
376 default 0x800000 if NAND_SUNXI
377 depends on SYS_NAND_U_BOOT_LOCATIONS
378 help
379 Set the offset from the start of the nand where u-boot should be
380 loaded from.
381
382config SYS_NAND_U_BOOT_OFFS_REDUND
383 hex "Location in NAND to read U-Boot from"
384 default SYS_NAND_U_BOOT_OFFS
385 depends on SYS_NAND_U_BOOT_LOCATIONS
386 help
387 Set the offset from the start of the nand where the redundant u-boot
388 should be loaded from.
389
390config SPL_NAND_AM33XX_BCH
391 bool "Enables SPL-NAND driver which supports ELM based"
392 depends on NAND_OMAP_GPMC && !OMAP34XX
393 default y
394 help
395 Hardware ECC correction. This is useful for platforms which have ELM
396 hardware engine and use NAND boot mode.
397 Some legacy platforms like OMAP3xx do not have in-built ELM h/w engine,
398 so those platforms should use CONFIG_SPL_NAND_SIMPLE for enabling
399 SPL-NAND driver with software ECC correction support.
400
401config SPL_NAND_DENALI
402 bool "Support Denali NAND controller for SPL"
403 help
404 This is a small implementation of the Denali NAND controller
405 for use on SPL.
406
407config SPL_NAND_SIMPLE
408 bool "Use simple SPL NAND driver"
409 depends on !SPL_NAND_AM33XX_BCH
410 help
411 Support for NAND boot using simple NAND drivers that
412 expose the cmd_ctrl() interface.
413endif
414
415endif # if NAND