blob: 284ec83391749dd929d1113a5687cd25cf90b183 [file] [log] [blame]
Mike Frysinger6c79dea2008-10-12 21:45:05 -04001/*
Bin Meng75574052016-02-05 19:30:11 -08002 * U-Boot - Configuration file for CM-BF561 board
Mike Frysinger6c79dea2008-10-12 21:45:05 -04003 */
4
5#ifndef __CONFIG_CM_BF561_H__
6#define __CONFIG_CM_BF561_H__
7
Mike Frysinger18a407c2009-04-24 17:22:40 -04008#include <asm/config-pre.h>
Mike Frysinger6c79dea2008-10-12 21:45:05 -04009
10
11/*
12 * Processor Settings
13 */
Mike Frysinger5b0c1282010-12-23 14:58:37 -050014#define CONFIG_BFIN_CPU bf561-0.3
Mike Frysinger6c79dea2008-10-12 21:45:05 -040015#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_PARA
16
17
18/*
19 * Clock Settings
20 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
21 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
22 */
23/* CONFIG_CLKIN_HZ is any value in Hz */
24#define CONFIG_CLKIN_HZ 25000000
25/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
26/* 1 = CLKIN / 2 */
27#define CONFIG_CLKIN_HALF 0
28/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
29/* 1 = bypass PLL */
30#define CONFIG_PLL_BYPASS 0
31/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
32/* Values can range from 0-63 (where 0 means 64) */
Harald Krapfenbauer2bdd9192009-10-14 08:37:32 -040033#define CONFIG_VCO_MULT 20
Mike Frysinger6c79dea2008-10-12 21:45:05 -040034/* CCLK_DIV controls the core clock divider */
35/* Values can be 1, 2, 4, or 8 ONLY */
36#define CONFIG_CCLK_DIV 1
37/* SCLK_DIV controls the system clock divider */
38/* Values can range from 1-15 */
39#define CONFIG_SCLK_DIV 5
40
Harald Krapfenbauer2bdd9192009-10-14 08:37:32 -040041/* Decrease core voltage */
42#define CONFIG_VR_CTL_VAL (VLEV_110 | GAIN_20 | FREQ_1000)
43
Mike Frysinger6c79dea2008-10-12 21:45:05 -040044
45/*
46 * Memory Settings
47 */
48#define CONFIG_MEM_ADD_WDTH 9
49#define CONFIG_MEM_SIZE 64
50
51#define CONFIG_EBIU_SDRRC_VAL ((((CONFIG_SCLK_HZ / 1000) * 64) / 4096) - (7 + 2))
52#define CONFIG_EBIU_SDGCTL_VAL (SCTLE | PSS | TWR_2 | TRCD_2 | TRP_2 | TRAS_7 | PASR_ALL | CL_3)
53
54#define CONFIG_EBIU_AMGCTL_VAL (CDPRIO | B3_PEN | B2_PEN | B1_PEN | B0_PEN | AMBEN_ALL | AMCKEN)
55#define CONFIG_EBIU_AMBCTL0_VAL (B1WAT_7 | B1RAT_11 | B1HT_2 | B1ST_3 | B0WAT_7 | B0RAT_11 | B0HT_2 | B0ST_3)
56#define CONFIG_EBIU_AMBCTL1_VAL (B3WAT_7 | B3RAT_11 | B3HT_2 | B3ST_3 | B2WAT_7 | B2RAT_11 | B2HT_2 | B2ST_3)
57
58#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
59#define CONFIG_SYS_MALLOC_LEN (128 * 1024)
60
61
62/*
63 * Network Settings
64 */
65#define ADI_CMDS_NETWORK 1
Harald Krapfenbauer784dcb62010-01-22 17:15:55 -050066#define CONFIG_SMC911X 1
67#define CONFIG_SMC911X_BASE 0x24008000 /* AMS1 */
68#define CONFIG_SMC911X_16_BIT
Mike Frysinger6c79dea2008-10-12 21:45:05 -040069#define CONFIG_HOSTNAME cm-bf561
Mike Frysinger6c79dea2008-10-12 21:45:05 -040070
71
72/*
73 * Flash Settings
74 */
75#define CONFIG_FLASH_CFI_DRIVER
76#define CONFIG_SYS_FLASH_BASE 0x20000000
77#define CONFIG_SYS_FLASH_CFI
78#define CONFIG_SYS_FLASH_PROTECTION
79#define CONFIG_SYS_MAX_FLASH_BANKS 1
80#define CONFIG_SYS_MAX_FLASH_SECT 67
81
82
83/*
84 * Env Storage Settings
85 */
86#define CONFIG_ENV_IS_IN_FLASH 1
87#define CONFIG_ENV_OFFSET 0x20000
88#define CONFIG_ENV_SECT_SIZE 0x20000
89#define CONFIG_ENV_SIZE 0x10000
Harald Krapfenbauer784dcb62010-01-22 17:15:55 -050090#define CONFIG_ENV_IS_EMBEDDED_IN_LDR
Mike Frysinger6c79dea2008-10-12 21:45:05 -040091
92
93/*
94 * Misc Settings
95 */
96#define CONFIG_BAUDRATE 115200
97#define CONFIG_UART_CONSOLE 0
Harald Krapfenbauer2bdd9192009-10-14 08:37:32 -040098#define CONFIG_BOOTCOMMAND "run flashboot"
99#define FLASHBOOT_ENV_SETTINGS "flashboot=bootm 0x20040000\0"
Mike Frysinger6c79dea2008-10-12 21:45:05 -0400100
101/*
102 * Pull in common ADI header for remaining command/environment setup
103 */
104#include <configs/bfin_adi_common.h>
105
Mike Frysinger6c79dea2008-10-12 21:45:05 -0400106#endif