blob: dc8b5a745915a8f471e1b59047727b7109abb4d9 [file] [log] [blame]
Tom Rini8b0c8a12018-05-06 18:27:01 -04001/* SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause */
Patrick Delaunay3cba4512018-03-12 10:46:12 +01002/*
3 * Copyright (C) 2018, STMicroelectronics - All Rights Reserved
Patrick Delaunay3cba4512018-03-12 10:46:12 +01004 */
5
Patrick Delaunayd79218f2019-02-04 11:26:17 +01006#ifndef __PMIC_STPMIC1_H_
7#define __PMIC_STPMIC1_H_
Patrick Delaunay3cba4512018-03-12 10:46:12 +01008
Patrick Delaunay880f29b2019-02-04 11:26:18 +01009#define STPMIC1_MAIN_CR 0x10
10#define STPMIC1_BUCKS_MRST_CR 0x18
11#define STPMIC1_LDOS_MRST_CR 0x1a
12#define STPMIC1_BUCKX_MAIN_CR(buck) (0x20 + (buck))
13#define STPMIC1_REFDDR_MAIN_CR 0x24
14#define STPMIC1_LDOX_MAIN_CR(ldo) (0x25 + (ldo))
15#define STPMIC1_BST_SW_CR 0x40
16#define STPMIC1_NVM_SR 0xb8
17#define STPMIC1_NVM_CR 0xb9
Patrick Delaunay3cba4512018-03-12 10:46:12 +010018
Patrick Delaunay880f29b2019-02-04 11:26:18 +010019/* Main PMIC Control Register (MAIN_CR) */
20#define STPMIC1_SWOFF BIT(0)
21#define STPMIC1_RREQ_EN BIT(1)
Patrick Delaunay3cba4512018-03-12 10:46:12 +010022
Patrick Delaunay880f29b2019-02-04 11:26:18 +010023/* BUCKS_MRST_CR */
24#define STPMIC1_MRST_BUCK(buck) BIT(buck)
Patrick Delaunaybff284f2019-07-30 19:16:20 +020025#define STPMIC1_MRST_BUCK_DEBUG (STPMIC1_MRST_BUCK(STPMIC1_BUCK1) | \
26 STPMIC1_MRST_BUCK(STPMIC1_BUCK3))
Patrick Delaunay3cba4512018-03-12 10:46:12 +010027
Patrick Delaunay880f29b2019-02-04 11:26:18 +010028/* LDOS_MRST_CR */
29#define STPMIC1_MRST_LDO(ldo) BIT(ldo)
Patrick Delaunaybff284f2019-07-30 19:16:20 +020030#define STPMIC1_MRST_LDO_DEBUG 0
Patrick Delaunay3cba4512018-03-12 10:46:12 +010031
Patrick Delaunay880f29b2019-02-04 11:26:18 +010032/* BUCKx_MAIN_CR (x=1...4) */
33#define STPMIC1_BUCK_ENA BIT(0)
34#define STPMIC1_BUCK_PREG_MODE BIT(1)
35#define STPMIC1_BUCK_VOUT_MASK GENMASK(7, 2)
36#define STPMIC1_BUCK_VOUT_SHIFT 2
37#define STPMIC1_BUCK_VOUT(sel) (sel << STPMIC1_BUCK_VOUT_SHIFT)
Patrick Delaunay3cba4512018-03-12 10:46:12 +010038
Patrick Delaunay880f29b2019-02-04 11:26:18 +010039#define STPMIC1_BUCK2_1200000V STPMIC1_BUCK_VOUT(24)
40#define STPMIC1_BUCK2_1350000V STPMIC1_BUCK_VOUT(30)
41
42#define STPMIC1_BUCK3_1800000V STPMIC1_BUCK_VOUT(39)
43
44/* REFDDR_MAIN_CR */
45#define STPMIC1_VREF_ENA BIT(0)
46
47/* LDOX_MAIN_CR */
48#define STPMIC1_LDO_ENA BIT(0)
49#define STPMIC1_LDO12356_VOUT_MASK GENMASK(6, 2)
50#define STPMIC1_LDO12356_VOUT_SHIFT 2
51#define STPMIC1_LDO_VOUT(sel) (sel << STPMIC1_LDO12356_VOUT_SHIFT)
52
Patrick Delaunayd79218f2019-02-04 11:26:17 +010053#define STPMIC1_LDO3_MODE BIT(7)
54#define STPMIC1_LDO3_DDR_SEL 31
Patrick Delaunay880f29b2019-02-04 11:26:18 +010055#define STPMIC1_LDO3_1800000 STPMIC1_LDO_VOUT(9)
56
Patrick Delaunayd79218f2019-02-04 11:26:17 +010057#define STPMIC1_LDO4_UV 3300000
Patrick Delaunay3cba4512018-03-12 10:46:12 +010058
Patrick Delaunay880f29b2019-02-04 11:26:18 +010059/* BST_SW_CR */
60#define STPMIC1_BST_ON BIT(0)
61#define STPMIC1_VBUSOTG_ON BIT(1)
62#define STPMIC1_SWOUT_ON BIT(2)
63#define STPMIC1_PWR_SW_ON (STPMIC1_VBUSOTG_ON | STPMIC1_SWOUT_ON)
Patrick Delaunay3cba4512018-03-12 10:46:12 +010064
Patrick Delaunay880f29b2019-02-04 11:26:18 +010065/* NVM_SR */
66#define STPMIC1_NVM_BUSY BIT(0)
Patrick Delaunay3cba4512018-03-12 10:46:12 +010067
Patrick Delaunay880f29b2019-02-04 11:26:18 +010068/* NVM_CR */
69#define STPMIC1_NVM_CMD_PROGRAM 1
70#define STPMIC1_NVM_CMD_READ 2
Patrick Delaunayd79218f2019-02-04 11:26:17 +010071
Patrick Delaunay880f29b2019-02-04 11:26:18 +010072/* Timeout */
Patrick Delaunayd79218f2019-02-04 11:26:17 +010073#define STPMIC1_DEFAULT_START_UP_DELAY_MS 1
74#define STPMIC1_DEFAULT_STOP_DELAY_MS 5
75#define STPMIC1_USB_BOOST_START_UP_DELAY_MS 10
Patrick Delaunay3cba4512018-03-12 10:46:12 +010076
77enum {
Patrick Delaunayd79218f2019-02-04 11:26:17 +010078 STPMIC1_BUCK1,
79 STPMIC1_BUCK2,
80 STPMIC1_BUCK3,
81 STPMIC1_BUCK4,
82 STPMIC1_MAX_BUCK,
Patrick Delaunay3cba4512018-03-12 10:46:12 +010083};
84
85enum {
Patrick Delaunay880f29b2019-02-04 11:26:18 +010086 STPMIC1_PREG_MODE_HP,
87 STPMIC1_PREG_MODE_LP,
Patrick Delaunay3cba4512018-03-12 10:46:12 +010088};
89
90enum {
Patrick Delaunayd79218f2019-02-04 11:26:17 +010091 STPMIC1_LDO1,
92 STPMIC1_LDO2,
93 STPMIC1_LDO3,
94 STPMIC1_LDO4,
95 STPMIC1_LDO5,
96 STPMIC1_LDO6,
97 STPMIC1_MAX_LDO,
Patrick Delaunay3cba4512018-03-12 10:46:12 +010098};
99
100enum {
Patrick Delaunayd79218f2019-02-04 11:26:17 +0100101 STPMIC1_LDO_MODE_NORMAL,
102 STPMIC1_LDO_MODE_BYPASS,
103 STPMIC1_LDO_MODE_SINK_SOURCE,
Patrick Delaunay3cba4512018-03-12 10:46:12 +0100104};
105
106enum {
Patrick Delaunayd79218f2019-02-04 11:26:17 +0100107 STPMIC1_PWR_SW1,
108 STPMIC1_PWR_SW2,
109 STPMIC1_MAX_PWR_SW,
Patrick Delaunay3cba4512018-03-12 10:46:12 +0100110};
Patrick Delaunay3cba4512018-03-12 10:46:12 +0100111#endif