blob: ad7b70f93aefab865ec94d62eb57cf53377a9780 [file] [log] [blame]
Chandan Nath98b036e2011-10-14 02:58:24 +00001/*
2 * emif4.c
3 *
4 * AM33XX emif4 configuration file
5 *
6 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Chandan Nath98b036e2011-10-14 02:58:24 +00009 */
10
11#include <common.h>
12#include <asm/arch/cpu.h>
13#include <asm/arch/ddr_defs.h>
14#include <asm/arch/hardware.h>
15#include <asm/arch/clock.h>
Tom Rini034aba72012-07-03 09:20:06 -070016#include <asm/arch/sys_proto.h>
Chandan Nath98b036e2011-10-14 02:58:24 +000017#include <asm/io.h>
Tom Rini3fd44562012-07-03 08:51:34 -070018#include <asm/emif.h>
Chandan Nath98b036e2011-10-14 02:58:24 +000019
20DECLARE_GLOBAL_DATA_PTR;
21
Chandan Nath98b036e2011-10-14 02:58:24 +000022int dram_init(void)
23{
24 /* dram_init must store complete ramsize in gd->ram_size */
25 gd->ram_size = get_ram_size(
26 (void *)CONFIG_SYS_SDRAM_BASE,
27 CONFIG_MAX_RAM_BANK_SIZE);
28 return 0;
29}
30
31void dram_init_banksize(void)
32{
33 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
34 gd->bd->bi_dram[0].size = gd->ram_size;
35}
36
37
Chandan Nath77a73fe2012-01-09 20:38:59 +000038#ifdef CONFIG_SPL_BUILD
Matt Porter40355102013-03-15 10:07:07 +000039static struct dmm_lisa_map_regs *hw_lisa_map_regs =
40 (struct dmm_lisa_map_regs *)DMM_BASE;
Matt Porter65991ec2013-03-15 10:07:03 +000041static struct vtp_reg *vtpreg[2] = {
42 (struct vtp_reg *)VTP0_CTRL_ADDR,
43 (struct vtp_reg *)VTP1_CTRL_ADDR};
44#ifdef CONFIG_AM33XX
Tom Rini4d451122012-07-30 14:13:16 -070045static struct ddr_ctrl *ddrctrl = (struct ddr_ctrl *)DDR_CTRL_ADDR;
Matt Porter65991ec2013-03-15 10:07:03 +000046#endif
Tom Rini4d451122012-07-30 14:13:16 -070047
Matt Porter40355102013-03-15 10:07:07 +000048void config_dmm(const struct dmm_lisa_map_regs *regs)
49{
50 enable_dmm_clocks();
51
52 writel(0, &hw_lisa_map_regs->dmm_lisa_map_3);
53 writel(0, &hw_lisa_map_regs->dmm_lisa_map_2);
54 writel(0, &hw_lisa_map_regs->dmm_lisa_map_1);
55 writel(0, &hw_lisa_map_regs->dmm_lisa_map_0);
56
57 writel(regs->dmm_lisa_map_3, &hw_lisa_map_regs->dmm_lisa_map_3);
58 writel(regs->dmm_lisa_map_2, &hw_lisa_map_regs->dmm_lisa_map_2);
59 writel(regs->dmm_lisa_map_1, &hw_lisa_map_regs->dmm_lisa_map_1);
60 writel(regs->dmm_lisa_map_0, &hw_lisa_map_regs->dmm_lisa_map_0);
61}
62
Matt Porter65991ec2013-03-15 10:07:03 +000063static void config_vtp(int nr)
Chandan Nath98b036e2011-10-14 02:58:24 +000064{
Matt Porter65991ec2013-03-15 10:07:03 +000065 writel(readl(&vtpreg[nr]->vtp0ctrlreg) | VTP_CTRL_ENABLE,
66 &vtpreg[nr]->vtp0ctrlreg);
67 writel(readl(&vtpreg[nr]->vtp0ctrlreg) & (~VTP_CTRL_START_EN),
68 &vtpreg[nr]->vtp0ctrlreg);
69 writel(readl(&vtpreg[nr]->vtp0ctrlreg) | VTP_CTRL_START_EN,
70 &vtpreg[nr]->vtp0ctrlreg);
Chandan Nath98b036e2011-10-14 02:58:24 +000071
72 /* Poll for READY */
Matt Porter65991ec2013-03-15 10:07:03 +000073 while ((readl(&vtpreg[nr]->vtp0ctrlreg) & VTP_CTRL_READY) !=
Chandan Nath98b036e2011-10-14 02:58:24 +000074 VTP_CTRL_READY)
75 ;
76}
77
Peter Korsgaardeb6cf7b2012-10-18 01:21:12 +000078void config_ddr(unsigned int pll, unsigned int ioctrl,
79 const struct ddr_data *data, const struct cmd_control *ctrl,
Matt Porter65991ec2013-03-15 10:07:03 +000080 const struct emif_regs *regs, int nr)
Chandan Nath98b036e2011-10-14 02:58:24 +000081{
Tom Rini4b020fe2012-07-30 14:13:56 -070082 enable_emif_clocks();
Peter Korsgaardeb6cf7b2012-10-18 01:21:12 +000083 ddr_pll_config(pll);
Matt Porter65991ec2013-03-15 10:07:03 +000084 config_vtp(nr);
85 config_cmd_ctrl(ctrl, nr);
Chandan Nath98b036e2011-10-14 02:58:24 +000086
Matt Porter65991ec2013-03-15 10:07:03 +000087 config_ddr_data(data, nr);
88#ifdef CONFIG_AM33XX
Peter Korsgaardeb6cf7b2012-10-18 01:21:12 +000089 config_io_ctrl(ioctrl);
Chandan Nath98b036e2011-10-14 02:58:24 +000090
Tom Rini4b020fe2012-07-30 14:13:56 -070091 /* Set CKE to be controlled by EMIF/DDR PHY */
92 writel(DDR_CKE_CTRL_NORMAL, &ddrctrl->ddrckectrl);
Matt Porter65991ec2013-03-15 10:07:03 +000093#endif
Chandan Nath98b036e2011-10-14 02:58:24 +000094
Tom Rini4b020fe2012-07-30 14:13:56 -070095 /* Program EMIF instance */
Matt Porter65991ec2013-03-15 10:07:03 +000096 config_ddr_phy(regs, nr);
97 set_sdram_timings(regs, nr);
98 config_sdram(regs, nr);
Chandan Nath98b036e2011-10-14 02:58:24 +000099}
100#endif