blob: bdb64bab1d9fce664d94660567cb5932127a0a58 [file] [log] [blame]
Reinhard Arlt46911792009-07-25 06:19:12 +02001/*
2 * esd vme8349 U-Boot configuration file
3 * Copyright (c) 2008, 2009 esd gmbh Hannover Germany
4 *
Wolfgang Denk291ba1b2010-10-06 09:05:45 +02005 * (C) Copyright 2006-2010
Reinhard Arlt46911792009-07-25 06:19:12 +02006 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 *
8 * reinhard.arlt@esd-electronics.de
9 * Based on the MPC8349EMDS config.
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30/*
31 * vme8349 board configuration file.
32 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/*
Reinhard Arlt63881352009-12-08 09:13:08 +010038 * Top level Makefile configuration choices
39 */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020040#ifdef CONFIG_CADDY2
Reinhard Arlt63881352009-12-08 09:13:08 +010041#define VME_CADDY2
42#endif
43
44/*
Reinhard Arlt46911792009-07-25 06:19:12 +020045 * High Level Configuration Options
46 */
47#define CONFIG_E300 1 /* E300 Family */
48#define CONFIG_MPC83xx 1 /* MPC83xx family */
49#define CONFIG_MPC834x 1 /* MPC834x family */
50#define CONFIG_MPC8349 1 /* MPC8349 specific */
51#define CONFIG_VME8349 1 /* ESD VME8349 board specific */
52
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020053#define CONFIG_SYS_TEXT_BASE 0xFFF00000
54
Reinhard Arlt63881352009-12-08 09:13:08 +010055#define CONFIG_MISC_INIT_R
56
Reinhard Arlt46911792009-07-25 06:19:12 +020057#define CONFIG_PCI
58/* Don't enable PCI2 on vme834x - it doesn't exist physically. */
59#undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
60
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020061#define CONFIG_PCI_66M
62#ifdef CONFIG_PCI_66M
Reinhard Arlt46911792009-07-25 06:19:12 +020063#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
64#else
65#define CONFIG_83XX_CLKIN 33000000 /* in Hz */
66#endif
67
68#ifndef CONFIG_SYS_CLK_FREQ
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020069#ifdef CONFIG_PCI_66M
Reinhard Arlt46911792009-07-25 06:19:12 +020070#define CONFIG_SYS_CLK_FREQ 66000000
71#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
72#else
73#define CONFIG_SYS_CLK_FREQ 33000000
74#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
75#endif
76#endif
77
78#define CONFIG_SYS_IMMR 0xE0000000
79
80#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
81#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
82#define CONFIG_SYS_MEMTEST_END 0x00100000
83
84/*
85 * DDR Setup
86 */
87#define CONFIG_DDR_ECC /* only for ECC DDR module */
88#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
Reinhard Arlt63881352009-12-08 09:13:08 +010089#define CONFIG_SPD_EEPROM
90#define SPD_EEPROM_ADDRESS 0x54
91#define CONFIG_SYS_READ_SPD vme8349_read_spd
Reinhard Arlt46911792009-07-25 06:19:12 +020092#define CONFIG_SYS_83XX_DDR_USES_CS0 /* esd; Fsl board uses CS2/CS3 */
93
94/*
95 * 32-bit data path mode.
96 *
97 * Please note that using this mode for devices with the real density of 64-bit
98 * effectively reduces the amount of available memory due to the effect of
99 * wrapping around while translating address to row/columns, for example in the
100 * 256MB module the upper 128MB get aliased with contents of the lower
101 * 128MB); normally this define should be used for devices with real 32-bit
102 * data path.
103 */
104#undef CONFIG_DDR_32BIT
105
106#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is sys memory*/
107#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
108#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
109#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
110 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
111#define CONFIG_DDR_2T_TIMING
Reinhard Arlt63881352009-12-08 09:13:08 +0100112#define CONFIG_SYS_DDRCDR 0x80080001
Reinhard Arlt46911792009-07-25 06:19:12 +0200113
114/*
Reinhard Arlt46911792009-07-25 06:19:12 +0200115 * FLASH on the Local Bus
116 */
117#define CONFIG_SYS_FLASH_CFI
118#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Reinhard Arlt63881352009-12-08 09:13:08 +0100119#ifdef VME_CADDY2
120#define CONFIG_SYS_FLASH_BASE 0xffc00000 /* start of FLASH */
121#define CONFIG_SYS_FLASH_SIZE 4 /* flash size in MB */
122#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
Kim Phillipsce704a12010-02-22 19:39:16 -0600123 (2 << BR_PS_SHIFT) | /* 16bit */ \
Reinhard Arlt63881352009-12-08 09:13:08 +0100124 BR_V) /* valid */
Reinhard Arlt46911792009-07-25 06:19:12 +0200125
Reinhard Arlt63881352009-12-08 09:13:08 +0100126#define CONFIG_SYS_OR0_PRELIM 0xffc06ff7 /* 4 MB flash size */
127#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
128#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000015 /* 4 MB window size */
129#else
130#define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH */
131#define CONFIG_SYS_FLASH_SIZE 128 /* flash size in MB */
Reinhard Arlt46911792009-07-25 06:19:12 +0200132#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
Kim Phillipsce704a12010-02-22 19:39:16 -0600133 (2 << BR_PS_SHIFT) | /* 16bit */ \
Reinhard Arlt46911792009-07-25 06:19:12 +0200134 BR_V) /* valid */
135
Reinhard Arlt63881352009-12-08 09:13:08 +0100136#define CONFIG_SYS_OR0_PRELIM 0xf8006ff7 /* 128 MB flash size */
Reinhard Arlt46911792009-07-25 06:19:12 +0200137#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Reinhard Arlt63881352009-12-08 09:13:08 +0100138#define CONFIG_SYS_LBLAWAR0_PRELIM 0x8000001a /* 128 MB window size */
139#endif
140/* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Reinhard Arlt46911792009-07-25 06:19:12 +0200141
142#define CONFIG_SYS_BR1_PRELIM (0xf0000000 | 0x00001801)
Reinhard Arlt63881352009-12-08 09:13:08 +0100143#define CONFIG_SYS_OR1_PRELIM (0xfffc0008 | 0x00000200)
Reinhard Arlt46911792009-07-25 06:19:12 +0200144#define CONFIG_SYS_LBLAWBAR1_PRELIM 0xf0000000
Reinhard Arlt63881352009-12-08 09:13:08 +0100145#define CONFIG_SYS_LBLAWAR1_PRELIM (0x80000000 | 0x00000011)
Reinhard Arlt46911792009-07-25 06:19:12 +0200146
147#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
148#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device*/
149
150#undef CONFIG_SYS_FLASH_CHECKSUM
151#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase TO (ms) */
152#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write TO (ms) */
153
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200154#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Reinhard Arlt46911792009-07-25 06:19:12 +0200155
156#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
157#define CONFIG_SYS_RAMBOOT
158#else
Reinhard Arlt63881352009-12-08 09:13:08 +0100159#undef CONFIG_SYS_RAMBOOT
Reinhard Arlt46911792009-07-25 06:19:12 +0200160#endif
161
162#define CONFIG_SYS_INIT_RAM_LOCK 1
163#define CONFIG_SYS_INIT_RAM_ADDR 0xF7000000 /* Initial RAM addr */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200164#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* size */
Reinhard Arlt46911792009-07-25 06:19:12 +0200165
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200166#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200167 GENERATED_GBL_DATA_SIZE)
Reinhard Arlt46911792009-07-25 06:19:12 +0200168#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
169
170#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB */
171#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Malloc size */
172
173/*
174 * Local Bus LCRR and LBCR regs
Reinhard Arlt63881352009-12-08 09:13:08 +0100175 * LCRR: no DLL bypass, Clock divider is 4
Reinhard Arlt46911792009-07-25 06:19:12 +0200176 * External Local Bus rate is
177 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
178 */
Kim Phillips328040a2009-09-25 18:19:44 -0500179#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Reinhard Arlt46911792009-07-25 06:19:12 +0200180#define CONFIG_SYS_LBC_LBCR 0x00000000
181
182#undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
183
184/*
185 * Serial Port
186 */
187#define CONFIG_CONS_INDEX 1
Reinhard Arlt46911792009-07-25 06:19:12 +0200188#define CONFIG_SYS_NS16550
189#define CONFIG_SYS_NS16550_SERIAL
190#define CONFIG_SYS_NS16550_REG_SIZE 1
191#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
192
193#define CONFIG_SYS_BAUDRATE_TABLE \
194 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
195
196#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
197#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
198
199#define CONFIG_CMDLINE_EDITING /* add command line history */
Kim Phillips26c16d82010-04-15 17:36:05 -0500200#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Reinhard Arlt46911792009-07-25 06:19:12 +0200201/* Use the HUSH parser */
202#define CONFIG_SYS_HUSH_PARSER
203#ifdef CONFIG_SYS_HUSH_PARSER
204#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
205#endif
206
207/* pass open firmware flat tree */
208#define CONFIG_OF_LIBFDT
209#define CONFIG_OF_BOARD_SETUP
210#define CONFIG_OF_STDOUT_VIA_ALIAS
211
212/* I2C */
213#define CONFIG_I2C_MULTI_BUS
214#define CONFIG_HARD_I2C /* I2C with hardware support*/
215#undef CONFIG_SOFT_I2C /* I2C bit-banged */
216#define CONFIG_FSL_I2C
217#define CONFIG_I2C_CMD_TREE
218#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
219#define CONFIG_SYS_I2C_SLAVE 0x7F
220#define CONFIG_SYS_I2C_NOPROBES {{0, 0x69}} /* Don't probe these addrs */
221#define CONFIG_SYS_I2C1_OFFSET 0x3000
222#define CONFIG_SYS_I2C2_OFFSET 0x3100
223#define CONFIG_SYS_I2C_OFFSET CONFIG_SYS_I2C1_OFFSET
Paul Gortmaker04684f72009-10-02 18:54:20 -0400224/* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
Reinhard Arlt46911792009-07-25 06:19:12 +0200225
226#define CONFIG_SYS_I2C_8574_ADDR2 0x20 /* I2C1, PCF8574 */
227
228/* TSEC */
229#define CONFIG_SYS_TSEC1_OFFSET 0x24000
230#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
231#define CONFIG_SYS_TSEC2_OFFSET 0x25000
232#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
233
234/*
235 * General PCI
236 * Addresses are mapped 1-1.
237 */
238#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
239#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
240#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
241#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
242#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
243#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
244#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
245#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
246#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
247
248#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
249#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
250#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
251#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
252#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
253#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
254#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
255#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
256#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
257
258#if defined(CONFIG_PCI)
259
260#define PCI_64BIT
261#define PCI_ONE_PCI1
262#if defined(PCI_64BIT)
263#undef PCI_ALL_PCI1
264#undef PCI_TWO_PCI1
265#undef PCI_ONE_PCI1
266#endif
267
Reinhard Arlt63881352009-12-08 09:13:08 +0100268#ifndef VME_CADDY2
Reinhard Arlt63881352009-12-08 09:13:08 +0100269#endif
270#define CONFIG_PCI_PNP /* do pci plug-and-play */
Reinhard Arlt46911792009-07-25 06:19:12 +0200271
272#undef CONFIG_EEPRO100
273#undef CONFIG_TULIP
274
275#if !defined(CONFIG_PCI_PNP)
276 #define PCI_ENET0_IOADDR 0xFIXME
277 #define PCI_ENET0_MEMADDR 0xFIXME
278 #define PCI_IDSEL_NUMBER 0xFIXME
279#endif
280
Reinhard Arlt63881352009-12-08 09:13:08 +0100281#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
282#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
283
Reinhard Arlt46911792009-07-25 06:19:12 +0200284#endif /* CONFIG_PCI */
285
286/*
287 * TSEC configuration
288 */
Reinhard Arlt63881352009-12-08 09:13:08 +0100289#ifdef VME_CADDY2
290#define CONFIG_E1000
291#else
Reinhard Arlt46911792009-07-25 06:19:12 +0200292#define CONFIG_TSEC_ENET /* TSEC ethernet support */
Reinhard Arlt63881352009-12-08 09:13:08 +0100293#endif
Reinhard Arlt46911792009-07-25 06:19:12 +0200294
295#if defined(CONFIG_TSEC_ENET)
Reinhard Arlt46911792009-07-25 06:19:12 +0200296
Reinhard Arlt63881352009-12-08 09:13:08 +0100297#define CONFIG_GMII /* MII PHY management */
Reinhard Arlt46911792009-07-25 06:19:12 +0200298#define CONFIG_TSEC1
299#define CONFIG_TSEC1_NAME "TSEC0"
300#define CONFIG_TSEC2
301#define CONFIG_TSEC2_NAME "TSEC1"
302#define CONFIG_PHY_M88E1111
303#define TSEC1_PHY_ADDR 0x08
304#define TSEC2_PHY_ADDR 0x10
305#define TSEC1_PHYIDX 0
306#define TSEC2_PHYIDX 0
307#define TSEC1_FLAGS TSEC_GIGABIT
308#define TSEC2_FLAGS TSEC_GIGABIT
309
310/* Options are: TSEC[0-1] */
311#define CONFIG_ETHPRIME "TSEC0"
312
313#endif /* CONFIG_TSEC_ENET */
314
315/*
316 * Environment
317 */
318#ifndef CONFIG_SYS_RAMBOOT
319 #define CONFIG_ENV_IS_IN_FLASH
320 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0xc0000)
321 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
322 #define CONFIG_ENV_SIZE 0x2000
323
324/* Address and size of Redundant Environment Sector */
325#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
326#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
327
328#else
329 #define CONFIG_SYS_NO_FLASH /* Flash is not usable now */
330 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
331 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
332 #define CONFIG_ENV_SIZE 0x2000
333#endif
334
335#define CONFIG_LOADS_ECHO /* echo on for serial download */
336#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
337
338/*
339 * BOOTP options
340 */
341#define CONFIG_BOOTP_BOOTFILESIZE
342#define CONFIG_BOOTP_BOOTPATH
343#define CONFIG_BOOTP_GATEWAY
344#define CONFIG_BOOTP_HOSTNAME
345
346/*
347 * Command line configuration.
348 */
349#include <config_cmd_default.h>
350
351#define CONFIG_CMD_I2C
352#define CONFIG_CMD_MII
353#define CONFIG_CMD_PING
354#define CONFIG_CMD_DATE
355#define CONFIG_SYS_RTC_BUS_NUM 0x01
356#define CONFIG_SYS_I2C_RTC_ADDR 0x32
357#define CONFIG_RTC_RX8025
358#define CONFIG_CMD_TSI148
359
360#if defined(CONFIG_PCI)
361 #define CONFIG_CMD_PCI
362#endif
363
364#if defined(CONFIG_SYS_RAMBOOT)
365 #undef CONFIG_CMD_ENV
366 #undef CONFIG_CMD_LOADS
367#endif
368
369#define CONFIG_CMD_ELF
370/* Pass Ethernet MAC to VxWorks */
371#define CONFIG_SYS_VXWORKS_MAC_PTR 0x000043f0
372
373#undef CONFIG_WATCHDOG /* watchdog disabled */
374
375/*
376 * Miscellaneous configurable options
377 */
378#define CONFIG_SYS_LONGHELP /* undef to save memory */
379#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
380#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
381
382#if defined(CONFIG_CMD_KGDB)
383 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
384#else
385 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
386#endif
387
388#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
389#define CONFIG_SYS_MAXARGS 16 /* max num of command args */
390#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buf Size */
391#define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */
392
393/*
394 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700395 * have to be in the first 256 MB of memory, since this is
Reinhard Arlt46911792009-07-25 06:19:12 +0200396 * the maximum mapped by the Linux kernel during initialization.
397 */
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700398#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Init Memory map for Linux*/
Reinhard Arlt46911792009-07-25 06:19:12 +0200399
400#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
401
402#define CONFIG_SYS_HRCW_LOW (\
403 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
404 HRCWL_DDR_TO_SCB_CLK_1X1 |\
405 HRCWL_CSB_TO_CLKIN |\
406 HRCWL_VCO_1X2 |\
407 HRCWL_CORE_TO_CSB_2X1)
408
409#if defined(PCI_64BIT)
410#define CONFIG_SYS_HRCW_HIGH (\
411 HRCWH_PCI_HOST |\
412 HRCWH_64_BIT_PCI |\
413 HRCWH_PCI1_ARBITER_ENABLE |\
414 HRCWH_PCI2_ARBITER_DISABLE |\
415 HRCWH_CORE_ENABLE |\
416 HRCWH_FROM_0X00000100 |\
417 HRCWH_BOOTSEQ_DISABLE |\
418 HRCWH_SW_WATCHDOG_DISABLE |\
419 HRCWH_ROM_LOC_LOCAL_16BIT |\
420 HRCWH_TSEC1M_IN_GMII |\
421 HRCWH_TSEC2M_IN_GMII)
422#else
423#define CONFIG_SYS_HRCW_HIGH (\
424 HRCWH_PCI_HOST |\
425 HRCWH_32_BIT_PCI |\
426 HRCWH_PCI1_ARBITER_ENABLE |\
427 HRCWH_PCI2_ARBITER_ENABLE |\
428 HRCWH_CORE_ENABLE |\
429 HRCWH_FROM_0X00000100 |\
430 HRCWH_BOOTSEQ_DISABLE |\
431 HRCWH_SW_WATCHDOG_DISABLE |\
432 HRCWH_ROM_LOC_LOCAL_16BIT |\
433 HRCWH_TSEC1M_IN_GMII |\
434 HRCWH_TSEC2M_IN_GMII)
435#endif
436
437/* System IO Config */
438#define CONFIG_SYS_SICRH 0
439#define CONFIG_SYS_SICRL SICRL_LDP_A
440
441#define CONFIG_SYS_HID0_INIT 0x000000000
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500442#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
443 HID0_ENABLE_INSTRUCTION_CACHE)
Reinhard Arlt46911792009-07-25 06:19:12 +0200444
445#define CONFIG_SYS_HID2 HID2_HBE
446
447#define CONFIG_SYS_GPIO1_PRELIM
448#define CONFIG_SYS_GPIO1_DIR 0x00100000
449#define CONFIG_SYS_GPIO1_DAT 0x00100000
450
451#define CONFIG_SYS_GPIO2_PRELIM
452#define CONFIG_SYS_GPIO2_DIR 0x78900000
453#define CONFIG_SYS_GPIO2_DAT 0x70100000
454
455#define CONFIG_HIGH_BATS /* High BATs supported */
456
457/* DDR @ 0x00000000 */
458#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | \
459 BATL_MEMCOHERENCE)
460#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | \
461 BATU_VS | BATU_VP)
462
463/* PCI @ 0x80000000 */
464#ifdef CONFIG_PCI
465#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | \
466 BATL_MEMCOHERENCE)
467#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | \
468 BATU_VS | BATU_VP)
469#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | \
470 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
471#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | \
472 BATU_VS | BATU_VP)
473#else
474#define CONFIG_SYS_IBAT1L (0)
475#define CONFIG_SYS_IBAT1U (0)
476#define CONFIG_SYS_IBAT2L (0)
477#define CONFIG_SYS_IBAT2U (0)
478#endif
479
480#ifdef CONFIG_MPC83XX_PCI2
481#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | \
482 BATL_MEMCOHERENCE)
483#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | \
484 BATU_VS | BATU_VP)
485#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | \
486 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
487#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | \
488 BATU_VS | BATU_VP)
489#else
490#define CONFIG_SYS_IBAT3L (0)
491#define CONFIG_SYS_IBAT3U (0)
492#define CONFIG_SYS_IBAT4L (0)
493#define CONFIG_SYS_IBAT4U (0)
494#endif
495
496/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
497#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | \
498 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
499#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | \
500 BATU_VS | BATU_VP)
501
502#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
503#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
504
505#if (CONFIG_SYS_DDR_SIZE == 512)
506#define CONFIG_SYS_IBAT7L (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
507 BATL_PP_10 | BATL_MEMCOHERENCE)
508#define CONFIG_SYS_IBAT7U (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
509 BATU_BL_256M | BATU_VS | BATU_VP)
510#else
511#define CONFIG_SYS_IBAT7L (0)
512#define CONFIG_SYS_IBAT7U (0)
513#endif
514
515#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
516#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
517#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
518#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
519#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
520#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
521#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
522#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
523#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
524#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
525#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
526#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
527#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
528#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
529#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
530#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
531
Reinhard Arlt46911792009-07-25 06:19:12 +0200532#if defined(CONFIG_CMD_KGDB)
533#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
534#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
535#endif
536
537/*
538 * Environment Configuration
539 */
540#define CONFIG_ENV_OVERWRITE
541
542#if defined(CONFIG_TSEC_ENET)
543#define CONFIG_HAS_ETH0
544#define CONFIG_HAS_ETH1
545#endif
546
547#define CONFIG_HOSTNAME VME8349
Joe Hershberger257ff782011-10-13 13:03:47 +0000548#define CONFIG_ROOTPATH "/tftpboot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000549#define CONFIG_BOOTFILE "uImage"
Reinhard Arlt46911792009-07-25 06:19:12 +0200550
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500551#define CONFIG_LOADADDR 800000 /* def location for tftp and bootm */
Reinhard Arlt46911792009-07-25 06:19:12 +0200552
553#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
554#undef CONFIG_BOOTARGS /* boot command will set bootargs */
555
Reinhard Arlt63881352009-12-08 09:13:08 +0100556#define CONFIG_BAUDRATE 9600
Reinhard Arlt46911792009-07-25 06:19:12 +0200557
558#define CONFIG_EXTRA_ENV_SETTINGS \
559 "netdev=eth0\0" \
560 "hostname=vme8349\0" \
561 "nfsargs=setenv bootargs root=/dev/nfs rw " \
562 "nfsroot=${serverip}:${rootpath}\0" \
563 "ramargs=setenv bootargs root=/dev/ram rw\0" \
564 "addip=setenv bootargs ${bootargs} " \
565 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
566 ":${hostname}:${netdev}:off panic=1\0" \
567 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
568 "flash_nfs=run nfsargs addip addtty;" \
569 "bootm ${kernel_addr}\0" \
570 "flash_self=run ramargs addip addtty;" \
571 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
572 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
573 "bootm\0" \
574 "load=tftp 100000 /tftpboot/bdi2000/vme8349.bin\0" \
575 "update=protect off fff00000 fff3ffff; " \
576 "era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \
577 "upd=run load update\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500578 "fdtaddr=780000\0" \
Reinhard Arlt46911792009-07-25 06:19:12 +0200579 "fdtfile=vme8349.dtb\0" \
580 ""
581
582#define CONFIG_NFSBOOTCOMMAND \
583 "setenv bootargs root=/dev/nfs rw " \
584 "nfsroot=$serverip:$rootpath " \
585 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
586 "console=$consoledev,$baudrate $othbootargs;" \
587 "tftp $loadaddr $bootfile;" \
588 "tftp $fdtaddr $fdtfile;" \
589 "bootm $loadaddr - $fdtaddr"
590
591#define CONFIG_RAMBOOTCOMMAND \
592 "setenv bootargs root=/dev/ram rw " \
593 "console=$consoledev,$baudrate $othbootargs;" \
594 "tftp $ramdiskaddr $ramdiskfile;" \
595 "tftp $loadaddr $bootfile;" \
596 "tftp $fdtaddr $fdtfile;" \
597 "bootm $loadaddr $ramdiskaddr $fdtaddr"
598
599#define CONFIG_BOOTCOMMAND "run flash_self"
600
Reinhard Arlt63881352009-12-08 09:13:08 +0100601#ifndef __ASSEMBLY__
602int vme8349_read_spd(unsigned char chip, unsigned int addr, int alen,
603 unsigned char *buffer, int len);
604#endif
605
Reinhard Arlt46911792009-07-25 06:19:12 +0200606#endif /* __CONFIG_H */