blob: b369624a2c79f4a5d23202a79f92e758daf642dc [file] [log] [blame]
Stelian Pop61e69d72008-05-08 20:52:22 +02001/*
2 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Stelian Pop61e69d72008-05-08 20:52:22 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9261EK board.
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Stelian Pop61e69d72008-05-08 20:52:22 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/* ARM asynchronous clock */
Xu, Hong0a614942011-07-31 22:49:00 +000015#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
Achim Ehrlich443873d2010-02-24 10:29:16 +010016#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* 18.432 MHz crystal */
Stelian Pop61e69d72008-05-08 20:52:22 +020017
Xu, Hong0a614942011-07-31 22:49:00 +000018#ifdef CONFIG_AT91SAM9G10
19#define CONFIG_AT91SAM9G10EK /* It's an Atmel AT91SAM9G10 EK*/
Sedji Gaouaou97a031b2009-06-25 17:04:15 +020020#else
Xu, Hong0a614942011-07-31 22:49:00 +000021#define CONFIG_AT91SAM9261EK /* It's an Atmel AT91SAM9261 EK*/
Sedji Gaouaou97a031b2009-06-25 17:04:15 +020022#endif
Xu, Hong0a614942011-07-31 22:49:00 +000023
24#include <asm/hardware.h>
25
Xu, Hong0a614942011-07-31 22:49:00 +000026#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
27#define CONFIG_SETUP_MEMORY_TAGS
28#define CONFIG_INITRD_TAG
Stelian Pop61e69d72008-05-08 20:52:22 +020029
30#define CONFIG_SKIP_LOWLEVEL_INIT
Stelian Pop61e69d72008-05-08 20:52:22 +020031
Xu, Hong0a614942011-07-31 22:49:00 +000032#define CONFIG_DISPLAY_CPUINFO
33
34#define CONFIG_ATMEL_LEGACY
35#define CONFIG_SYS_TEXT_BASE 0x21f00000
36
Stelian Pop61e69d72008-05-08 20:52:22 +020037/*
38 * Hardware drivers
39 */
Xu, Hong0a614942011-07-31 22:49:00 +000040
41/* gpio */
42#define CONFIG_AT91_GPIO
43#define CONFIG_AT91_GPIO_PULLUP 1
44
45/* serial console */
46#define CONFIG_ATMEL_USART
47#define CONFIG_USART_BASE ATMEL_BASE_DBGU
48#define CONFIG_USART_ID ATMEL_ID_SYS
49#define CONFIG_BAUDRATE 115200
Stelian Pop61e69d72008-05-08 20:52:22 +020050
Stelian Pop905ed222008-05-08 14:52:30 +020051/* LCD */
Xu, Hong0a614942011-07-31 22:49:00 +000052#define CONFIG_LCD
Stelian Pop905ed222008-05-08 14:52:30 +020053#define LCD_BPP LCD_COLOR8
Xu, Hong0a614942011-07-31 22:49:00 +000054#define CONFIG_LCD_LOGO
Stelian Pop905ed222008-05-08 14:52:30 +020055#undef LCD_TEST_PATTERN
Xu, Hong0a614942011-07-31 22:49:00 +000056#define CONFIG_LCD_INFO
57#define CONFIG_LCD_INFO_BELOW_LOGO
58#define CONFIG_SYS_WHITE_ON_BLACK
59#define CONFIG_ATMEL_LCD
Sedji Gaouaou97a031b2009-06-25 17:04:15 +020060#ifdef CONFIG_AT91SAM9261EK
Xu, Hong0a614942011-07-31 22:49:00 +000061#define CONFIG_ATMEL_LCD_BGR555
Sedji Gaouaou97a031b2009-06-25 17:04:15 +020062#endif
Xu, Hong0a614942011-07-31 22:49:00 +000063
64#define CONFIG_SYS_CONSOLE_IS_IN_ENV
Stelian Pop905ed222008-05-08 14:52:30 +020065
Jean-Christophe PLAGNIOL-VILLARD476d10e2009-03-21 21:08:00 +010066/* LED */
67#define CONFIG_AT91_LED
68#define CONFIG_RED_LED AT91_PIN_PA23 /* this is the power led */
69#define CONFIG_GREEN_LED AT91_PIN_PA13 /* this is the user1 led */
70#define CONFIG_YELLOW_LED AT91_PIN_PA14 /* this is the user2 led */
71
Stelian Pop61e69d72008-05-08 20:52:22 +020072#define CONFIG_BOOTDELAY 3
73
Stelian Pop61e69d72008-05-08 20:52:22 +020074/*
75 * BOOTP options
76 */
Xu, Hong0a614942011-07-31 22:49:00 +000077#define CONFIG_BOOTP_BOOTFILESIZE
78#define CONFIG_BOOTP_BOOTPATH
79#define CONFIG_BOOTP_GATEWAY
80#define CONFIG_BOOTP_HOSTNAME
Stelian Pop61e69d72008-05-08 20:52:22 +020081
82/*
83 * Command line configuration.
84 */
Xu, Hong0a614942011-07-31 22:49:00 +000085#define CONFIG_CMD_NAND
Stelian Pop61e69d72008-05-08 20:52:22 +020086
87/* SDRAM */
88#define CONFIG_NR_DRAM_BANKS 1
Xu, Hong0a614942011-07-31 22:49:00 +000089#define CONFIG_SYS_SDRAM_BASE 0x20000000
90#define CONFIG_SYS_SDRAM_SIZE 0x04000000
91#define CONFIG_SYS_INIT_SP_ADDR \
92 (ATMEL_BASE_SRAM + 0x1000 - GENERATED_GBL_DATA_SIZE)
Stelian Pop61e69d72008-05-08 20:52:22 +020093
94/* DataFlash */
Jean-Christophe PLAGNIOL-VILLARDe5437ac2009-03-27 23:26:44 +010095#define CONFIG_ATMEL_DATAFLASH_SPI
Xu, Hong0a614942011-07-31 22:49:00 +000096#define CONFIG_HAS_DATAFLASH
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_MAX_DATAFLASH_BANKS 2
98#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
99#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* CS3 */
Xu, Hong0a614942011-07-31 22:49:00 +0000100#define AT91_SPI_CLK 15000000
101#define DATAFLASH_TCSS (0x1a << 16)
102#define DATAFLASH_TCHS (0x1 << 24)
Stelian Pop61e69d72008-05-08 20:52:22 +0200103
104/* NAND flash */
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +0100105#ifdef CONFIG_CMD_NAND
106#define CONFIG_NAND_ATMEL
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_MAX_NAND_DEVICE 1
108#define CONFIG_SYS_NAND_BASE 0x40000000
Xu, Hong0a614942011-07-31 22:49:00 +0000109#define CONFIG_SYS_NAND_DBW_8
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +0100110/* our ALE is AD22 */
111#define CONFIG_SYS_NAND_MASK_ALE (1 << 22)
112/* our CLE is AD21 */
113#define CONFIG_SYS_NAND_MASK_CLE (1 << 21)
114#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
115#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC15
Wolfgang Denk1f797742009-07-18 21:52:24 +0200116
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +0100117#endif
Stelian Pop61e69d72008-05-08 20:52:22 +0200118
119/* NOR flash - no real flash on this board */
Xu, Hong0a614942011-07-31 22:49:00 +0000120#define CONFIG_SYS_NO_FLASH
Stelian Pop61e69d72008-05-08 20:52:22 +0200121
122/* Ethernet */
Xu, Hong0a614942011-07-31 22:49:00 +0000123#define CONFIG_DRIVER_DM9000
Stelian Pop61e69d72008-05-08 20:52:22 +0200124#define CONFIG_DM9000_BASE 0x30000000
125#define DM9000_IO CONFIG_DM9000_BASE
126#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
Xu, Hong0a614942011-07-31 22:49:00 +0000127#define CONFIG_DM9000_USE_16BIT
128#define CONFIG_DM9000_NO_SROM
Stelian Pop61e69d72008-05-08 20:52:22 +0200129#define CONFIG_NET_RETRY_COUNT 20
Xu, Hong0a614942011-07-31 22:49:00 +0000130#define CONFIG_RESET_PHY_R
Stelian Pop61e69d72008-05-08 20:52:22 +0200131
132/* USB */
Jean-Christophe PLAGNIOL-VILLARDd42643f2009-03-27 23:26:44 +0100133#define CONFIG_USB_ATMEL
Bo Shen4a985df2013-10-21 16:14:00 +0800134#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Xu, Hong0a614942011-07-31 22:49:00 +0000135#define CONFIG_USB_OHCI_NEW
136#define CONFIG_DOS_PARTITION
137#define CONFIG_SYS_USB_OHCI_CPU_INIT
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000 /* AT91SAM9261_UHP_BASE */
Sedji Gaouaou97a031b2009-06-25 17:04:15 +0200139#ifdef CONFIG_AT91SAM9G10EK
140#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9g10"
141#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9261"
Sedji Gaouaou97a031b2009-06-25 17:04:15 +0200143#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Xu, Hong0a614942011-07-31 22:49:00 +0000145#define CONFIG_USB_STORAGE
Stelian Pop61e69d72008-05-08 20:52:22 +0200146
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
Stelian Pop61e69d72008-05-08 20:52:22 +0200148
Xu, Hong0a614942011-07-31 22:49:00 +0000149#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_MEMTEST_END 0x23e00000
Stelian Pop61e69d72008-05-08 20:52:22 +0200151
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#ifdef CONFIG_SYS_USE_DATAFLASH_CS0
Stelian Pop61e69d72008-05-08 20:52:22 +0200153
154/* bootstrap + u-boot + env + linux in dataflash on CS0 */
Xu, Hong0a614942011-07-31 22:49:00 +0000155#define CONFIG_ENV_IS_IN_DATAFLASH
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
Nicolas Ferre09e10902008-12-06 13:11:14 +0100157#define CONFIG_ENV_OFFSET 0x4200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200159#define CONFIG_ENV_SIZE 0x4200
Alexandre Belloni9ef19ba2012-07-02 04:26:58 +0000160#define CONFIG_BOOTCOMMAND "cp.b 0xC0084000 0x22000000 0x210000; bootm"
Stelian Pop61e69d72008-05-08 20:52:22 +0200161#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
162 "root=/dev/mtdblock0 " \
Albin Tonnerreeaa6db22009-07-22 18:30:03 +0200163 "mtdparts=atmel_nand:-(root) " \
Stelian Pop61e69d72008-05-08 20:52:22 +0200164 "rw rootfstype=jffs2"
165
Nicolas Ferre09e10902008-12-06 13:11:14 +0100166#elif CONFIG_SYS_USE_DATAFLASH_CS3
167
168/* bootstrap + u-boot + env + linux in dataflash on CS3 */
Xu, Hong0a614942011-07-31 22:49:00 +0000169#define CONFIG_ENV_IS_IN_DATAFLASH
Nicolas Ferre09e10902008-12-06 13:11:14 +0100170#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 + 0x8400)
171#define CONFIG_ENV_OFFSET 0x4200
172#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 + CONFIG_ENV_OFFSET)
173#define CONFIG_ENV_SIZE 0x4200
Alexandre Belloni9ef19ba2012-07-02 04:26:58 +0000174#define CONFIG_BOOTCOMMAND "cp.b 0xD0084000 0x22000000 0x210000; bootm"
Nicolas Ferre09e10902008-12-06 13:11:14 +0100175#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
176 "root=/dev/mtdblock0 " \
Albin Tonnerreeaa6db22009-07-22 18:30:03 +0200177 "mtdparts=atmel_nand:-(root) " \
Nicolas Ferre09e10902008-12-06 13:11:14 +0100178 "rw rootfstype=jffs2"
179
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#else /* CONFIG_SYS_USE_NANDFLASH */
Stelian Pop61e69d72008-05-08 20:52:22 +0200181
182/* bootstrap + u-boot + env + linux in nandflash */
Xu, Hong0a614942011-07-31 22:49:00 +0000183#define CONFIG_ENV_IS_IN_NAND
Bo Shena8fd0632013-02-20 00:16:25 +0000184#define CONFIG_ENV_OFFSET 0xc0000
185#define CONFIG_ENV_OFFSET_REDUND 0x100000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200186#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
Bo Shena8fd0632013-02-20 00:16:25 +0000187#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x300000; bootm"
188#define CONFIG_BOOTARGS \
189 "console=ttyS0,115200 earlyprintk " \
190 "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \
191 "256k(env),256k(env_redundant),256k(spare)," \
192 "512k(dtb),6M(kernel)ro,-(rootfs) " \
193 "root=/dev/mtdblock7 rw rootfstype=jffs2"
Stelian Pop61e69d72008-05-08 20:52:22 +0200194#endif
195
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_CBSIZE 256
197#define CONFIG_SYS_MAXARGS 16
Xu, Hong0a614942011-07-31 22:49:00 +0000198#define CONFIG_SYS_LONGHELP
199#define CONFIG_CMDLINE_EDITING
Alexandre Belloni9ef19ba2012-07-02 04:26:58 +0000200#define CONFIG_AUTO_COMPLETE
Stelian Pop61e69d72008-05-08 20:52:22 +0200201
Stelian Pop61e69d72008-05-08 20:52:22 +0200202/*
203 * Size of malloc() pool
204 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
Stelian Pop61e69d72008-05-08 20:52:22 +0200206
Stelian Pop61e69d72008-05-08 20:52:22 +0200207#endif