blob: c5b04daffa65cc9b8d698b4d4a7ffa8c1710d05c [file] [log] [blame]
Thierry Reding412c7582014-12-09 22:25:12 -07001/*
2 * Copyright (c) 2010, CompuLab, Ltd.
3 * Author: Mike Rapoport <mike@compulab.co.il>
4 *
5 * Based on NVIDIA PCIe driver
6 * Copyright (c) 2008-2009, NVIDIA Corporation.
7 *
8 * Copyright (c) 2013-2014, NVIDIA Corporation.
9 *
10 * SPDX-License-Identifier: GPL-2.0
11 */
12
Thierry Reding412c7582014-12-09 22:25:12 -070013#define pr_fmt(fmt) "tegra-pcie: " fmt
14
15#include <common.h>
Simon Glass46fcfc12015-11-19 20:27:02 -070016#include <dm.h>
Thierry Reding412c7582014-12-09 22:25:12 -070017#include <errno.h>
18#include <fdtdec.h>
19#include <malloc.h>
20#include <pci.h>
21
22#include <asm/io.h>
23#include <asm/gpio.h>
24
25#include <asm/arch/clock.h>
26#include <asm/arch/powergate.h>
27#include <asm/arch-tegra/xusb-padctl.h>
28
29#include <linux/list.h>
30
31#include <dt-bindings/pinctrl/pinctrl-tegra-xusb.h>
32
33DECLARE_GLOBAL_DATA_PTR;
34
35#define AFI_AXI_BAR0_SZ 0x00
36#define AFI_AXI_BAR1_SZ 0x04
37#define AFI_AXI_BAR2_SZ 0x08
38#define AFI_AXI_BAR3_SZ 0x0c
39#define AFI_AXI_BAR4_SZ 0x10
40#define AFI_AXI_BAR5_SZ 0x14
41
42#define AFI_AXI_BAR0_START 0x18
43#define AFI_AXI_BAR1_START 0x1c
44#define AFI_AXI_BAR2_START 0x20
45#define AFI_AXI_BAR3_START 0x24
46#define AFI_AXI_BAR4_START 0x28
47#define AFI_AXI_BAR5_START 0x2c
48
49#define AFI_FPCI_BAR0 0x30
50#define AFI_FPCI_BAR1 0x34
51#define AFI_FPCI_BAR2 0x38
52#define AFI_FPCI_BAR3 0x3c
53#define AFI_FPCI_BAR4 0x40
54#define AFI_FPCI_BAR5 0x44
55
56#define AFI_CACHE_BAR0_SZ 0x48
57#define AFI_CACHE_BAR0_ST 0x4c
58#define AFI_CACHE_BAR1_SZ 0x50
59#define AFI_CACHE_BAR1_ST 0x54
60
61#define AFI_MSI_BAR_SZ 0x60
62#define AFI_MSI_FPCI_BAR_ST 0x64
63#define AFI_MSI_AXI_BAR_ST 0x68
64
65#define AFI_CONFIGURATION 0xac
66#define AFI_CONFIGURATION_EN_FPCI (1 << 0)
67
68#define AFI_FPCI_ERROR_MASKS 0xb0
69
70#define AFI_INTR_MASK 0xb4
71#define AFI_INTR_MASK_INT_MASK (1 << 0)
72#define AFI_INTR_MASK_MSI_MASK (1 << 8)
73
74#define AFI_SM_INTR_ENABLE 0xc4
75#define AFI_SM_INTR_INTA_ASSERT (1 << 0)
76#define AFI_SM_INTR_INTB_ASSERT (1 << 1)
77#define AFI_SM_INTR_INTC_ASSERT (1 << 2)
78#define AFI_SM_INTR_INTD_ASSERT (1 << 3)
79#define AFI_SM_INTR_INTA_DEASSERT (1 << 4)
80#define AFI_SM_INTR_INTB_DEASSERT (1 << 5)
81#define AFI_SM_INTR_INTC_DEASSERT (1 << 6)
82#define AFI_SM_INTR_INTD_DEASSERT (1 << 7)
83
84#define AFI_AFI_INTR_ENABLE 0xc8
85#define AFI_INTR_EN_INI_SLVERR (1 << 0)
86#define AFI_INTR_EN_INI_DECERR (1 << 1)
87#define AFI_INTR_EN_TGT_SLVERR (1 << 2)
88#define AFI_INTR_EN_TGT_DECERR (1 << 3)
89#define AFI_INTR_EN_TGT_WRERR (1 << 4)
90#define AFI_INTR_EN_DFPCI_DECERR (1 << 5)
91#define AFI_INTR_EN_AXI_DECERR (1 << 6)
92#define AFI_INTR_EN_FPCI_TIMEOUT (1 << 7)
93#define AFI_INTR_EN_PRSNT_SENSE (1 << 8)
94
95#define AFI_PCIE_CONFIG 0x0f8
96#define AFI_PCIE_CONFIG_PCIE_DISABLE(x) (1 << ((x) + 1))
97#define AFI_PCIE_CONFIG_PCIE_DISABLE_ALL 0xe
98#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_MASK (0xf << 20)
99#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_SINGLE (0x0 << 20)
100#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_420 (0x0 << 20)
101#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_X2_X1 (0x0 << 20)
102#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_DUAL (0x1 << 20)
103#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_222 (0x1 << 20)
104#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_X4_X1 (0x1 << 20)
105#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_411 (0x2 << 20)
106
107#define AFI_FUSE 0x104
108#define AFI_FUSE_PCIE_T0_GEN2_DIS (1 << 2)
109
110#define AFI_PEX0_CTRL 0x110
111#define AFI_PEX1_CTRL 0x118
112#define AFI_PEX2_CTRL 0x128
113#define AFI_PEX_CTRL_RST (1 << 0)
114#define AFI_PEX_CTRL_CLKREQ_EN (1 << 1)
115#define AFI_PEX_CTRL_REFCLK_EN (1 << 3)
116#define AFI_PEX_CTRL_OVERRIDE_EN (1 << 4)
117
118#define AFI_PLLE_CONTROL 0x160
119#define AFI_PLLE_CONTROL_BYPASS_PADS2PLLE_CONTROL (1 << 9)
120#define AFI_PLLE_CONTROL_PADS2PLLE_CONTROL_EN (1 << 1)
121
122#define AFI_PEXBIAS_CTRL_0 0x168
123
124#define PADS_CTL_SEL 0x0000009C
125
126#define PADS_CTL 0x000000A0
127#define PADS_CTL_IDDQ_1L (1 << 0)
128#define PADS_CTL_TX_DATA_EN_1L (1 << 6)
129#define PADS_CTL_RX_DATA_EN_1L (1 << 10)
130
131#define PADS_PLL_CTL_TEGRA20 0x000000B8
132#define PADS_PLL_CTL_TEGRA30 0x000000B4
133#define PADS_PLL_CTL_RST_B4SM (0x1 << 1)
134#define PADS_PLL_CTL_LOCKDET (0x1 << 8)
135#define PADS_PLL_CTL_REFCLK_MASK (0x3 << 16)
136#define PADS_PLL_CTL_REFCLK_INTERNAL_CML (0x0 << 16)
137#define PADS_PLL_CTL_REFCLK_INTERNAL_CMOS (0x1 << 16)
138#define PADS_PLL_CTL_REFCLK_EXTERNAL (0x2 << 16)
139#define PADS_PLL_CTL_TXCLKREF_MASK (0x1 << 20)
140#define PADS_PLL_CTL_TXCLKREF_DIV10 (0x0 << 20)
141#define PADS_PLL_CTL_TXCLKREF_DIV5 (0x1 << 20)
142#define PADS_PLL_CTL_TXCLKREF_BUF_EN (0x1 << 22)
143
144#define PADS_REFCLK_CFG0 0x000000C8
145#define PADS_REFCLK_CFG1 0x000000CC
146
147/*
148 * Fields in PADS_REFCLK_CFG*. Those registers form an array of 16-bit
149 * entries, one entry per PCIe port. These field definitions and desired
150 * values aren't in the TRM, but do come from NVIDIA.
151 */
152#define PADS_REFCLK_CFG_TERM_SHIFT 2 /* 6:2 */
153#define PADS_REFCLK_CFG_E_TERM_SHIFT 7
154#define PADS_REFCLK_CFG_PREDI_SHIFT 8 /* 11:8 */
155#define PADS_REFCLK_CFG_DRVI_SHIFT 12 /* 15:12 */
156
157/* Default value provided by HW engineering is 0xfa5c */
158#define PADS_REFCLK_CFG_VALUE \
159 ( \
160 (0x17 << PADS_REFCLK_CFG_TERM_SHIFT) | \
161 (0 << PADS_REFCLK_CFG_E_TERM_SHIFT) | \
162 (0xa << PADS_REFCLK_CFG_PREDI_SHIFT) | \
163 (0xf << PADS_REFCLK_CFG_DRVI_SHIFT) \
164 )
165
166#define RP_VEND_XP 0x00000F00
167#define RP_VEND_XP_DL_UP (1 << 30)
168
Stephen Warrene3553be2015-10-05 17:00:42 -0600169#define RP_VEND_CTL2 0x00000FA8
170#define RP_VEND_CTL2_PCA_ENABLE (1 << 7)
171
Thierry Reding412c7582014-12-09 22:25:12 -0700172#define RP_PRIV_MISC 0x00000FE0
173#define RP_PRIV_MISC_PRSNT_MAP_EP_PRSNT (0xE << 0)
174#define RP_PRIV_MISC_PRSNT_MAP_EP_ABSNT (0xF << 0)
175
176#define RP_LINK_CONTROL_STATUS 0x00000090
177#define RP_LINK_CONTROL_STATUS_DL_LINK_ACTIVE 0x20000000
178#define RP_LINK_CONTROL_STATUS_LINKSTAT_MASK 0x3fff0000
179
Simon Glass46fcfc12015-11-19 20:27:02 -0700180enum tegra_pci_id {
181 TEGRA20_PCIE,
182 TEGRA30_PCIE,
183 TEGRA124_PCIE,
184 TEGRA210_PCIE,
185};
Thierry Reding412c7582014-12-09 22:25:12 -0700186
187struct tegra_pcie_port {
188 struct tegra_pcie *pcie;
189
190 struct fdt_resource regs;
191 unsigned int num_lanes;
192 unsigned int index;
193
194 struct list_head list;
195};
196
197struct tegra_pcie_soc {
198 unsigned int num_ports;
199 unsigned long pads_pll_ctl;
200 unsigned long tx_ref_sel;
201 bool has_pex_clkreq_en;
202 bool has_pex_bias_ctrl;
203 bool has_cml_clk;
204 bool has_gen2;
Stephen Warrene3553be2015-10-05 17:00:42 -0600205 bool force_pca_enable;
Thierry Reding412c7582014-12-09 22:25:12 -0700206};
207
208struct tegra_pcie {
209 struct pci_controller hose;
210
211 struct fdt_resource pads;
212 struct fdt_resource afi;
213 struct fdt_resource cs;
214
Thierry Reding412c7582014-12-09 22:25:12 -0700215 struct list_head ports;
216 unsigned long xbar;
217
218 const struct tegra_pcie_soc *soc;
219 struct tegra_xusb_phy *phy;
220};
221
Thierry Reding412c7582014-12-09 22:25:12 -0700222static void afi_writel(struct tegra_pcie *pcie, unsigned long value,
223 unsigned long offset)
224{
225 writel(value, pcie->afi.start + offset);
226}
227
228static unsigned long afi_readl(struct tegra_pcie *pcie, unsigned long offset)
229{
230 return readl(pcie->afi.start + offset);
231}
232
233static void pads_writel(struct tegra_pcie *pcie, unsigned long value,
234 unsigned long offset)
235{
236 writel(value, pcie->pads.start + offset);
237}
238
239static unsigned long pads_readl(struct tegra_pcie *pcie, unsigned long offset)
240{
241 return readl(pcie->pads.start + offset);
242}
243
244static unsigned long rp_readl(struct tegra_pcie_port *port,
245 unsigned long offset)
246{
247 return readl(port->regs.start + offset);
248}
249
250static void rp_writel(struct tegra_pcie_port *port, unsigned long value,
251 unsigned long offset)
252{
253 writel(value, port->regs.start + offset);
254}
255
256static unsigned long tegra_pcie_conf_offset(pci_dev_t bdf, int where)
257{
258 return ((where & 0xf00) << 16) | (PCI_BUS(bdf) << 16) |
259 (PCI_DEV(bdf) << 11) | (PCI_FUNC(bdf) << 8) |
260 (where & 0xfc);
261}
262
263static int tegra_pcie_conf_address(struct tegra_pcie *pcie, pci_dev_t bdf,
264 int where, unsigned long *address)
265{
266 unsigned int bus = PCI_BUS(bdf);
267
268 if (bus == 0) {
269 unsigned int dev = PCI_DEV(bdf);
270 struct tegra_pcie_port *port;
271
272 list_for_each_entry(port, &pcie->ports, list) {
273 if (port->index + 1 == dev) {
274 *address = port->regs.start + (where & ~3);
275 return 0;
276 }
277 }
Stephen Warrenbbe71b22016-04-20 15:46:50 -0600278 return -EFAULT;
Thierry Reding412c7582014-12-09 22:25:12 -0700279 } else {
Stephen Warrenbbe71b22016-04-20 15:46:50 -0600280#ifdef CONFIG_TEGRA20
281 unsigned int dev = PCI_DEV(bdf);
282 if (dev != 0)
283 return -EFAULT;
284#endif
285
Thierry Reding412c7582014-12-09 22:25:12 -0700286 *address = pcie->cs.start + tegra_pcie_conf_offset(bdf, where);
287 return 0;
288 }
Thierry Reding412c7582014-12-09 22:25:12 -0700289}
290
Simon Glass46fcfc12015-11-19 20:27:02 -0700291static int pci_tegra_read_config(struct udevice *bus, pci_dev_t bdf,
292 uint offset, ulong *valuep,
293 enum pci_size_t size)
Thierry Reding412c7582014-12-09 22:25:12 -0700294{
Simon Glass46fcfc12015-11-19 20:27:02 -0700295 struct tegra_pcie *pcie = dev_get_priv(bus);
296 unsigned long address, value;
Thierry Reding412c7582014-12-09 22:25:12 -0700297 int err;
298
Simon Glass46fcfc12015-11-19 20:27:02 -0700299 err = tegra_pcie_conf_address(pcie, bdf, offset, &address);
Thierry Reding412c7582014-12-09 22:25:12 -0700300 if (err < 0) {
Simon Glass46fcfc12015-11-19 20:27:02 -0700301 value = 0xffffffff;
302 goto done;
Thierry Reding412c7582014-12-09 22:25:12 -0700303 }
304
Simon Glass46fcfc12015-11-19 20:27:02 -0700305 value = readl(address);
Thierry Reding412c7582014-12-09 22:25:12 -0700306
Stephen Warrenbbe71b22016-04-20 15:46:50 -0600307#ifdef CONFIG_TEGRA20
Thierry Reding412c7582014-12-09 22:25:12 -0700308 /* fixup root port class */
309 if (PCI_BUS(bdf) == 0) {
Stephen Warrenbbe71b22016-04-20 15:46:50 -0600310 if ((offset & ~3) == PCI_CLASS_REVISION) {
Simon Glass46fcfc12015-11-19 20:27:02 -0700311 value &= ~0x00ff0000;
312 value |= PCI_CLASS_BRIDGE_PCI << 16;
Thierry Reding412c7582014-12-09 22:25:12 -0700313 }
314 }
Stephen Warrenbbe71b22016-04-20 15:46:50 -0600315#endif
Thierry Reding412c7582014-12-09 22:25:12 -0700316
Simon Glass46fcfc12015-11-19 20:27:02 -0700317done:
318 *valuep = pci_conv_32_to_size(value, offset, size);
319
Thierry Reding412c7582014-12-09 22:25:12 -0700320 return 0;
321}
322
Simon Glass46fcfc12015-11-19 20:27:02 -0700323static int pci_tegra_write_config(struct udevice *bus, pci_dev_t bdf,
324 uint offset, ulong value,
325 enum pci_size_t size)
Thierry Reding412c7582014-12-09 22:25:12 -0700326{
Simon Glass46fcfc12015-11-19 20:27:02 -0700327 struct tegra_pcie *pcie = dev_get_priv(bus);
Thierry Reding412c7582014-12-09 22:25:12 -0700328 unsigned long address;
Simon Glass46fcfc12015-11-19 20:27:02 -0700329 ulong old;
Thierry Reding412c7582014-12-09 22:25:12 -0700330 int err;
331
Simon Glass46fcfc12015-11-19 20:27:02 -0700332 err = tegra_pcie_conf_address(pcie, bdf, offset, &address);
Thierry Reding412c7582014-12-09 22:25:12 -0700333 if (err < 0)
Simon Glass46fcfc12015-11-19 20:27:02 -0700334 return 0;
Thierry Reding412c7582014-12-09 22:25:12 -0700335
Simon Glass46fcfc12015-11-19 20:27:02 -0700336 old = readl(address);
337 value = pci_conv_size_to_32(old, value, offset, size);
Thierry Reding412c7582014-12-09 22:25:12 -0700338 writel(value, address);
339
340 return 0;
341}
342
343static int tegra_pcie_port_parse_dt(const void *fdt, int node,
344 struct tegra_pcie_port *port)
345{
346 const u32 *addr;
347 int len;
348
349 addr = fdt_getprop(fdt, node, "assigned-addresses", &len);
350 if (!addr) {
351 error("property \"assigned-addresses\" not found");
352 return -FDT_ERR_NOTFOUND;
353 }
354
355 port->regs.start = fdt32_to_cpu(addr[2]);
356 port->regs.end = port->regs.start + fdt32_to_cpu(addr[4]);
357
358 return 0;
359}
360
361static int tegra_pcie_get_xbar_config(const void *fdt, int node, u32 lanes,
Simon Glass46fcfc12015-11-19 20:27:02 -0700362 enum tegra_pci_id id, unsigned long *xbar)
Thierry Reding412c7582014-12-09 22:25:12 -0700363{
Thierry Reding412c7582014-12-09 22:25:12 -0700364 switch (id) {
Simon Glass46fcfc12015-11-19 20:27:02 -0700365 case TEGRA20_PCIE:
Thierry Reding412c7582014-12-09 22:25:12 -0700366 switch (lanes) {
367 case 0x00000004:
368 debug("single-mode configuration\n");
369 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_SINGLE;
370 return 0;
371
372 case 0x00000202:
373 debug("dual-mode configuration\n");
374 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_DUAL;
375 return 0;
376 }
377 break;
Simon Glass46fcfc12015-11-19 20:27:02 -0700378 case TEGRA30_PCIE:
Thierry Reding412c7582014-12-09 22:25:12 -0700379 switch (lanes) {
380 case 0x00000204:
381 debug("4x1, 2x1 configuration\n");
382 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_420;
383 return 0;
384
385 case 0x00020202:
386 debug("2x3 configuration\n");
387 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_222;
388 return 0;
389
390 case 0x00010104:
391 debug("4x1, 1x2 configuration\n");
392 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_411;
393 return 0;
394 }
395 break;
Simon Glass46fcfc12015-11-19 20:27:02 -0700396 case TEGRA124_PCIE:
397 case TEGRA210_PCIE:
Thierry Reding412c7582014-12-09 22:25:12 -0700398 switch (lanes) {
399 case 0x0000104:
400 debug("4x1, 1x1 configuration\n");
401 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_X4_X1;
402 return 0;
403
404 case 0x0000102:
405 debug("2x1, 1x1 configuration\n");
406 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_X2_X1;
407 return 0;
408 }
409 break;
Thierry Reding412c7582014-12-09 22:25:12 -0700410 default:
411 break;
412 }
413
414 return -FDT_ERR_NOTFOUND;
415}
416
Thierry Reding412c7582014-12-09 22:25:12 -0700417static int tegra_pcie_parse_port_info(const void *fdt, int node,
418 unsigned int *index,
419 unsigned int *lanes)
420{
Bin Meng779847e2014-12-31 16:05:11 +0800421 struct fdt_pci_addr addr;
Thierry Reding412c7582014-12-09 22:25:12 -0700422 int err;
423
424 err = fdtdec_get_int(fdt, node, "nvidia,num-lanes", 0);
425 if (err < 0) {
426 error("failed to parse \"nvidia,num-lanes\" property");
427 return err;
428 }
429
430 *lanes = err;
431
Sjoerd Simonse3c64172015-01-20 18:06:53 +0100432 err = fdtdec_get_pci_addr(fdt, node, 0, "reg", &addr);
Thierry Reding412c7582014-12-09 22:25:12 -0700433 if (err < 0) {
434 error("failed to parse \"reg\" property");
435 return err;
436 }
437
Sjoerd Simonse3c64172015-01-20 18:06:53 +0100438 *index = PCI_DEV(addr.phys_hi) - 1;
Thierry Reding412c7582014-12-09 22:25:12 -0700439
440 return 0;
441}
442
Simon Glass46fcfc12015-11-19 20:27:02 -0700443int __weak tegra_pcie_board_init(void)
444{
445 return 0;
446}
447
448static int tegra_pcie_parse_dt(const void *fdt, int node, enum tegra_pci_id id,
Thierry Reding412c7582014-12-09 22:25:12 -0700449 struct tegra_pcie *pcie)
450{
451 int err, subnode;
452 u32 lanes = 0;
453
454 err = fdt_get_named_resource(fdt, node, "reg", "reg-names", "pads",
455 &pcie->pads);
456 if (err < 0) {
457 error("resource \"pads\" not found");
458 return err;
459 }
460
461 err = fdt_get_named_resource(fdt, node, "reg", "reg-names", "afi",
462 &pcie->afi);
463 if (err < 0) {
464 error("resource \"afi\" not found");
465 return err;
466 }
467
468 err = fdt_get_named_resource(fdt, node, "reg", "reg-names", "cs",
469 &pcie->cs);
470 if (err < 0) {
471 error("resource \"cs\" not found");
472 return err;
473 }
474
Simon Glasse49f4952016-01-17 14:51:55 -0700475 err = tegra_pcie_board_init();
476 if (err < 0) {
477 error("tegra_pcie_board_init() failed: err=%d", err);
478 return err;
479 }
Simon Glass46fcfc12015-11-19 20:27:02 -0700480
Thierry Reding412c7582014-12-09 22:25:12 -0700481 pcie->phy = tegra_xusb_phy_get(TEGRA_XUSB_PADCTL_PCIE);
482 if (pcie->phy) {
483 err = tegra_xusb_phy_prepare(pcie->phy);
484 if (err < 0) {
485 error("failed to prepare PHY: %d", err);
486 return err;
487 }
488 }
489
Thierry Reding412c7582014-12-09 22:25:12 -0700490 fdt_for_each_subnode(fdt, subnode, node) {
491 unsigned int index = 0, num_lanes = 0;
492 struct tegra_pcie_port *port;
493
494 err = tegra_pcie_parse_port_info(fdt, subnode, &index,
495 &num_lanes);
496 if (err < 0) {
497 error("failed to obtain root port info");
498 continue;
499 }
500
501 lanes |= num_lanes << (index << 3);
502
503 if (!fdtdec_get_is_enabled(fdt, subnode))
504 continue;
505
506 port = malloc(sizeof(*port));
507 if (!port)
508 continue;
509
510 memset(port, 0, sizeof(*port));
511 port->num_lanes = num_lanes;
512 port->index = index;
513
514 err = tegra_pcie_port_parse_dt(fdt, subnode, port);
515 if (err < 0) {
516 free(port);
517 continue;
518 }
519
520 list_add_tail(&port->list, &pcie->ports);
521 port->pcie = pcie;
522 }
523
Simon Glass46fcfc12015-11-19 20:27:02 -0700524 err = tegra_pcie_get_xbar_config(fdt, node, lanes, id, &pcie->xbar);
Thierry Reding412c7582014-12-09 22:25:12 -0700525 if (err < 0) {
526 error("invalid lane configuration");
527 return err;
528 }
529
Thierry Reding412c7582014-12-09 22:25:12 -0700530 return 0;
531}
532
533static int tegra_pcie_power_on(struct tegra_pcie *pcie)
534{
535 const struct tegra_pcie_soc *soc = pcie->soc;
536 unsigned long value;
537 int err;
538
539 /* reset PCIEXCLK logic, AFI controller and PCIe controller */
540 reset_set_enable(PERIPH_ID_PCIEXCLK, 1);
541 reset_set_enable(PERIPH_ID_AFI, 1);
542 reset_set_enable(PERIPH_ID_PCIE, 1);
543
544 err = tegra_powergate_power_off(TEGRA_POWERGATE_PCIE);
545 if (err < 0) {
546 error("failed to power off PCIe partition: %d", err);
547 return err;
548 }
549
Thierry Reding412c7582014-12-09 22:25:12 -0700550 err = tegra_powergate_sequence_power_up(TEGRA_POWERGATE_PCIE,
551 PERIPH_ID_PCIE);
552 if (err < 0) {
553 error("failed to power up PCIe partition: %d", err);
554 return err;
555 }
556
557 /* take AFI controller out of reset */
558 reset_set_enable(PERIPH_ID_AFI, 0);
559
560 /* enable AFI clock */
561 clock_enable(PERIPH_ID_AFI);
562
563 if (soc->has_cml_clk) {
564 /* enable CML clock */
565 value = readl(NV_PA_CLK_RST_BASE + 0x48c);
566 value |= (1 << 0);
567 value &= ~(1 << 1);
568 writel(value, NV_PA_CLK_RST_BASE + 0x48c);
569 }
570
571 err = tegra_plle_enable();
572 if (err < 0) {
573 error("failed to enable PLLE: %d\n", err);
574 return err;
575 }
576
577 return 0;
578}
579
580static int tegra_pcie_pll_wait(struct tegra_pcie *pcie, unsigned long timeout)
581{
582 const struct tegra_pcie_soc *soc = pcie->soc;
583 unsigned long start = get_timer(0);
584 u32 value;
585
586 while (get_timer(start) < timeout) {
587 value = pads_readl(pcie, soc->pads_pll_ctl);
588 if (value & PADS_PLL_CTL_LOCKDET)
589 return 0;
590 }
591
592 return -ETIMEDOUT;
593}
594
595static int tegra_pcie_phy_enable(struct tegra_pcie *pcie)
596{
597 const struct tegra_pcie_soc *soc = pcie->soc;
598 u32 value;
599 int err;
600
601 /* initialize internal PHY, enable up to 16 PCIe lanes */
602 pads_writel(pcie, 0, PADS_CTL_SEL);
603
604 /* override IDDQ to 1 on all 4 lanes */
605 value = pads_readl(pcie, PADS_CTL);
606 value |= PADS_CTL_IDDQ_1L;
607 pads_writel(pcie, value, PADS_CTL);
608
609 /*
610 * Set up PHY PLL inputs select PLLE output as refclock, set TX
611 * ref sel to div10 (not div5).
612 */
613 value = pads_readl(pcie, soc->pads_pll_ctl);
614 value &= ~(PADS_PLL_CTL_REFCLK_MASK | PADS_PLL_CTL_TXCLKREF_MASK);
615 value |= PADS_PLL_CTL_REFCLK_INTERNAL_CML | soc->tx_ref_sel;
616 pads_writel(pcie, value, soc->pads_pll_ctl);
617
618 /* reset PLL */
619 value = pads_readl(pcie, soc->pads_pll_ctl);
620 value &= ~PADS_PLL_CTL_RST_B4SM;
621 pads_writel(pcie, value, soc->pads_pll_ctl);
622
623 udelay(20);
624
625 /* take PLL out of reset */
626 value = pads_readl(pcie, soc->pads_pll_ctl);
627 value |= PADS_PLL_CTL_RST_B4SM;
628 pads_writel(pcie, value, soc->pads_pll_ctl);
629
630 /* configure the reference clock driver */
631 value = PADS_REFCLK_CFG_VALUE | (PADS_REFCLK_CFG_VALUE << 16);
632 pads_writel(pcie, value, PADS_REFCLK_CFG0);
633
634 if (soc->num_ports > 2)
635 pads_writel(pcie, PADS_REFCLK_CFG_VALUE, PADS_REFCLK_CFG1);
636
637 /* wait for the PLL to lock */
638 err = tegra_pcie_pll_wait(pcie, 500);
639 if (err < 0) {
640 error("PLL failed to lock: %d", err);
641 return err;
642 }
643
644 /* turn off IDDQ override */
645 value = pads_readl(pcie, PADS_CTL);
646 value &= ~PADS_CTL_IDDQ_1L;
647 pads_writel(pcie, value, PADS_CTL);
648
649 /* enable TX/RX data */
650 value = pads_readl(pcie, PADS_CTL);
651 value |= PADS_CTL_TX_DATA_EN_1L | PADS_CTL_RX_DATA_EN_1L;
652 pads_writel(pcie, value, PADS_CTL);
653
654 return 0;
655}
656
657static int tegra_pcie_enable_controller(struct tegra_pcie *pcie)
658{
659 const struct tegra_pcie_soc *soc = pcie->soc;
660 struct tegra_pcie_port *port;
661 u32 value;
662 int err;
663
664 if (pcie->phy) {
665 value = afi_readl(pcie, AFI_PLLE_CONTROL);
666 value &= ~AFI_PLLE_CONTROL_BYPASS_PADS2PLLE_CONTROL;
667 value |= AFI_PLLE_CONTROL_PADS2PLLE_CONTROL_EN;
668 afi_writel(pcie, value, AFI_PLLE_CONTROL);
669 }
670
671 if (soc->has_pex_bias_ctrl)
672 afi_writel(pcie, 0, AFI_PEXBIAS_CTRL_0);
673
674 value = afi_readl(pcie, AFI_PCIE_CONFIG);
675 value &= ~AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_MASK;
676 value |= AFI_PCIE_CONFIG_PCIE_DISABLE_ALL | pcie->xbar;
677
678 list_for_each_entry(port, &pcie->ports, list)
679 value &= ~AFI_PCIE_CONFIG_PCIE_DISABLE(port->index);
680
681 afi_writel(pcie, value, AFI_PCIE_CONFIG);
682
683 value = afi_readl(pcie, AFI_FUSE);
684
685 if (soc->has_gen2)
686 value &= ~AFI_FUSE_PCIE_T0_GEN2_DIS;
687 else
688 value |= AFI_FUSE_PCIE_T0_GEN2_DIS;
689
690 afi_writel(pcie, value, AFI_FUSE);
691
692 if (pcie->phy)
693 err = tegra_xusb_phy_enable(pcie->phy);
694 else
695 err = tegra_pcie_phy_enable(pcie);
696
697 if (err < 0) {
698 error("failed to power on PHY: %d\n", err);
699 return err;
700 }
701
702 /* take the PCIEXCLK logic out of reset */
703 reset_set_enable(PERIPH_ID_PCIEXCLK, 0);
704
705 /* finally enable PCIe */
706 value = afi_readl(pcie, AFI_CONFIGURATION);
707 value |= AFI_CONFIGURATION_EN_FPCI;
708 afi_writel(pcie, value, AFI_CONFIGURATION);
709
710 /* disable all interrupts */
711 afi_writel(pcie, 0, AFI_AFI_INTR_ENABLE);
712 afi_writel(pcie, 0, AFI_SM_INTR_ENABLE);
713 afi_writel(pcie, 0, AFI_INTR_MASK);
714 afi_writel(pcie, 0, AFI_FPCI_ERROR_MASKS);
715
716 return 0;
717}
718
Simon Glass46fcfc12015-11-19 20:27:02 -0700719static int tegra_pcie_setup_translations(struct udevice *bus)
Thierry Reding412c7582014-12-09 22:25:12 -0700720{
Simon Glass46fcfc12015-11-19 20:27:02 -0700721 struct tegra_pcie *pcie = dev_get_priv(bus);
Thierry Reding412c7582014-12-09 22:25:12 -0700722 unsigned long fpci, axi, size;
Simon Glass46fcfc12015-11-19 20:27:02 -0700723 struct pci_region *io, *mem, *pref;
724 int count;
Thierry Reding412c7582014-12-09 22:25:12 -0700725
726 /* BAR 0: type 1 extended configuration space */
727 fpci = 0xfe100000;
728 size = fdt_resource_size(&pcie->cs);
729 axi = pcie->cs.start;
730
731 afi_writel(pcie, axi, AFI_AXI_BAR0_START);
732 afi_writel(pcie, size >> 12, AFI_AXI_BAR0_SZ);
733 afi_writel(pcie, fpci, AFI_FPCI_BAR0);
734
Simon Glass46fcfc12015-11-19 20:27:02 -0700735 count = pci_get_regions(bus, &io, &mem, &pref);
736 if (count != 3)
737 return -EINVAL;
738
Thierry Reding412c7582014-12-09 22:25:12 -0700739 /* BAR 1: downstream I/O */
740 fpci = 0xfdfc0000;
Simon Glass46fcfc12015-11-19 20:27:02 -0700741 size = io->size;
742 axi = io->phys_start;
Thierry Reding412c7582014-12-09 22:25:12 -0700743
744 afi_writel(pcie, axi, AFI_AXI_BAR1_START);
745 afi_writel(pcie, size >> 12, AFI_AXI_BAR1_SZ);
746 afi_writel(pcie, fpci, AFI_FPCI_BAR1);
747
748 /* BAR 2: prefetchable memory */
Simon Glass46fcfc12015-11-19 20:27:02 -0700749 fpci = (((pref->phys_start >> 12) & 0x0fffffff) << 4) | 0x1;
750 size = pref->size;
751 axi = pref->phys_start;
Thierry Reding412c7582014-12-09 22:25:12 -0700752
753 afi_writel(pcie, axi, AFI_AXI_BAR2_START);
754 afi_writel(pcie, size >> 12, AFI_AXI_BAR2_SZ);
755 afi_writel(pcie, fpci, AFI_FPCI_BAR2);
756
757 /* BAR 3: non-prefetchable memory */
Simon Glass46fcfc12015-11-19 20:27:02 -0700758 fpci = (((mem->phys_start >> 12) & 0x0fffffff) << 4) | 0x1;
759 size = mem->size;
760 axi = mem->phys_start;
Thierry Reding412c7582014-12-09 22:25:12 -0700761
762 afi_writel(pcie, axi, AFI_AXI_BAR3_START);
763 afi_writel(pcie, size >> 12, AFI_AXI_BAR3_SZ);
764 afi_writel(pcie, fpci, AFI_FPCI_BAR3);
765
766 /* NULL out the remaining BARs as they are not used */
767 afi_writel(pcie, 0, AFI_AXI_BAR4_START);
768 afi_writel(pcie, 0, AFI_AXI_BAR4_SZ);
769 afi_writel(pcie, 0, AFI_FPCI_BAR4);
770
771 afi_writel(pcie, 0, AFI_AXI_BAR5_START);
772 afi_writel(pcie, 0, AFI_AXI_BAR5_SZ);
773 afi_writel(pcie, 0, AFI_FPCI_BAR5);
774
775 /* map all upstream transactions as uncached */
776 afi_writel(pcie, NV_PA_SDRAM_BASE, AFI_CACHE_BAR0_ST);
777 afi_writel(pcie, 0, AFI_CACHE_BAR0_SZ);
778 afi_writel(pcie, 0, AFI_CACHE_BAR1_ST);
779 afi_writel(pcie, 0, AFI_CACHE_BAR1_SZ);
780
781 /* MSI translations are setup only when needed */
782 afi_writel(pcie, 0, AFI_MSI_FPCI_BAR_ST);
783 afi_writel(pcie, 0, AFI_MSI_BAR_SZ);
784 afi_writel(pcie, 0, AFI_MSI_AXI_BAR_ST);
785 afi_writel(pcie, 0, AFI_MSI_BAR_SZ);
Simon Glass46fcfc12015-11-19 20:27:02 -0700786
787 return 0;
Thierry Reding412c7582014-12-09 22:25:12 -0700788}
789
790static unsigned long tegra_pcie_port_get_pex_ctrl(struct tegra_pcie_port *port)
791{
792 unsigned long ret = 0;
793
794 switch (port->index) {
795 case 0:
796 ret = AFI_PEX0_CTRL;
797 break;
798
799 case 1:
800 ret = AFI_PEX1_CTRL;
801 break;
802
803 case 2:
804 ret = AFI_PEX2_CTRL;
805 break;
806 }
807
808 return ret;
809}
810
811static void tegra_pcie_port_reset(struct tegra_pcie_port *port)
812{
813 unsigned long ctrl = tegra_pcie_port_get_pex_ctrl(port);
814 unsigned long value;
815
816 /* pulse reset signel */
817 value = afi_readl(port->pcie, ctrl);
818 value &= ~AFI_PEX_CTRL_RST;
819 afi_writel(port->pcie, value, ctrl);
820
821 udelay(2000);
822
823 value = afi_readl(port->pcie, ctrl);
824 value |= AFI_PEX_CTRL_RST;
825 afi_writel(port->pcie, value, ctrl);
826}
827
828static void tegra_pcie_port_enable(struct tegra_pcie_port *port)
829{
Stephen Warrene3553be2015-10-05 17:00:42 -0600830 const struct tegra_pcie_soc *soc = port->pcie->soc;
Thierry Reding412c7582014-12-09 22:25:12 -0700831 unsigned long ctrl = tegra_pcie_port_get_pex_ctrl(port);
832 unsigned long value;
833
834 /* enable reference clock */
835 value = afi_readl(port->pcie, ctrl);
836 value |= AFI_PEX_CTRL_REFCLK_EN;
837
838 if (port->pcie->soc->has_pex_clkreq_en)
839 value |= AFI_PEX_CTRL_CLKREQ_EN;
840
841 value |= AFI_PEX_CTRL_OVERRIDE_EN;
842
843 afi_writel(port->pcie, value, ctrl);
844
845 tegra_pcie_port_reset(port);
Stephen Warrene3553be2015-10-05 17:00:42 -0600846
847 if (soc->force_pca_enable) {
848 value = rp_readl(port, RP_VEND_CTL2);
849 value |= RP_VEND_CTL2_PCA_ENABLE;
850 rp_writel(port, value, RP_VEND_CTL2);
851 }
Thierry Reding412c7582014-12-09 22:25:12 -0700852}
853
854static bool tegra_pcie_port_check_link(struct tegra_pcie_port *port)
855{
856 unsigned int retries = 3;
857 unsigned long value;
858
859 value = rp_readl(port, RP_PRIV_MISC);
860 value &= ~RP_PRIV_MISC_PRSNT_MAP_EP_ABSNT;
861 value |= RP_PRIV_MISC_PRSNT_MAP_EP_PRSNT;
862 rp_writel(port, value, RP_PRIV_MISC);
863
864 do {
865 unsigned int timeout = 200;
866
867 do {
868 value = rp_readl(port, RP_VEND_XP);
869 if (value & RP_VEND_XP_DL_UP)
870 break;
871
872 udelay(2000);
873 } while (--timeout);
874
875 if (!timeout) {
876 debug("link %u down, retrying\n", port->index);
877 goto retry;
878 }
879
880 timeout = 200;
881
882 do {
883 value = rp_readl(port, RP_LINK_CONTROL_STATUS);
884 if (value & RP_LINK_CONTROL_STATUS_DL_LINK_ACTIVE)
885 return true;
886
887 udelay(2000);
888 } while (--timeout);
889
890retry:
891 tegra_pcie_port_reset(port);
892 } while (--retries);
893
894 return false;
895}
896
897static void tegra_pcie_port_disable(struct tegra_pcie_port *port)
898{
899 unsigned long ctrl = tegra_pcie_port_get_pex_ctrl(port);
900 unsigned long value;
901
902 /* assert port reset */
903 value = afi_readl(port->pcie, ctrl);
904 value &= ~AFI_PEX_CTRL_RST;
905 afi_writel(port->pcie, value, ctrl);
906
907 /* disable reference clock */
908 value = afi_readl(port->pcie, ctrl);
909 value &= ~AFI_PEX_CTRL_REFCLK_EN;
910 afi_writel(port->pcie, value, ctrl);
911}
912
913static void tegra_pcie_port_free(struct tegra_pcie_port *port)
914{
915 list_del(&port->list);
916 free(port);
917}
918
919static int tegra_pcie_enable(struct tegra_pcie *pcie)
920{
921 struct tegra_pcie_port *port, *tmp;
922
923 list_for_each_entry_safe(port, tmp, &pcie->ports, list) {
924 debug("probing port %u, using %u lanes\n", port->index,
925 port->num_lanes);
926
927 tegra_pcie_port_enable(port);
928
929 if (tegra_pcie_port_check_link(port))
930 continue;
931
932 debug("link %u down, ignoring\n", port->index);
933
934 tegra_pcie_port_disable(port);
935 tegra_pcie_port_free(port);
936 }
937
938 return 0;
939}
940
Simon Glass46fcfc12015-11-19 20:27:02 -0700941static const struct tegra_pcie_soc pci_tegra_soc[] = {
942 [TEGRA20_PCIE] = {
943 .num_ports = 2,
944 .pads_pll_ctl = PADS_PLL_CTL_TEGRA20,
945 .tx_ref_sel = PADS_PLL_CTL_TXCLKREF_DIV10,
946 .has_pex_clkreq_en = false,
947 .has_pex_bias_ctrl = false,
948 .has_cml_clk = false,
949 .has_gen2 = false,
950 },
951 [TEGRA30_PCIE] = {
952 .num_ports = 3,
953 .pads_pll_ctl = PADS_PLL_CTL_TEGRA30,
954 .tx_ref_sel = PADS_PLL_CTL_TXCLKREF_BUF_EN,
955 .has_pex_clkreq_en = true,
956 .has_pex_bias_ctrl = true,
957 .has_cml_clk = true,
958 .has_gen2 = false,
959 },
960 [TEGRA124_PCIE] = {
961 .num_ports = 2,
962 .pads_pll_ctl = PADS_PLL_CTL_TEGRA30,
963 .tx_ref_sel = PADS_PLL_CTL_TXCLKREF_BUF_EN,
964 .has_pex_clkreq_en = true,
965 .has_pex_bias_ctrl = true,
966 .has_cml_clk = true,
967 .has_gen2 = true,
968 },
969 [TEGRA210_PCIE] = {
970 .num_ports = 2,
971 .pads_pll_ctl = PADS_PLL_CTL_TEGRA30,
972 .tx_ref_sel = PADS_PLL_CTL_TXCLKREF_BUF_EN,
973 .has_pex_clkreq_en = true,
974 .has_pex_bias_ctrl = true,
975 .has_cml_clk = true,
976 .has_gen2 = true,
977 .force_pca_enable = true,
978 }
Stephen Warren5e44dce2015-10-05 17:00:44 -0600979};
980
Simon Glass46fcfc12015-11-19 20:27:02 -0700981static int pci_tegra_ofdata_to_platdata(struct udevice *dev)
Thierry Reding412c7582014-12-09 22:25:12 -0700982{
Simon Glass46fcfc12015-11-19 20:27:02 -0700983 struct tegra_pcie *pcie = dev_get_priv(dev);
984 enum tegra_pci_id id;
Thierry Reding412c7582014-12-09 22:25:12 -0700985
Simon Glass46fcfc12015-11-19 20:27:02 -0700986 id = dev_get_driver_data(dev);
987 pcie->soc = &pci_tegra_soc[id];
Thierry Reding412c7582014-12-09 22:25:12 -0700988
Simon Glass46fcfc12015-11-19 20:27:02 -0700989 INIT_LIST_HEAD(&pcie->ports);
Thierry Reding412c7582014-12-09 22:25:12 -0700990
Simon Glass46fcfc12015-11-19 20:27:02 -0700991 if (tegra_pcie_parse_dt(gd->fdt_blob, dev->of_offset, id, pcie))
992 return -EINVAL;
Thierry Reding412c7582014-12-09 22:25:12 -0700993
Simon Glass46fcfc12015-11-19 20:27:02 -0700994 return 0;
995}
Thierry Reding412c7582014-12-09 22:25:12 -0700996
Simon Glass46fcfc12015-11-19 20:27:02 -0700997static int pci_tegra_probe(struct udevice *dev)
998{
999 struct tegra_pcie *pcie = dev_get_priv(dev);
1000 int err;
Thierry Reding412c7582014-12-09 22:25:12 -07001001
Simon Glass46fcfc12015-11-19 20:27:02 -07001002 err = tegra_pcie_power_on(pcie);
1003 if (err < 0) {
1004 error("failed to power on");
1005 return err;
1006 }
Thierry Reding412c7582014-12-09 22:25:12 -07001007
Simon Glass46fcfc12015-11-19 20:27:02 -07001008 err = tegra_pcie_enable_controller(pcie);
1009 if (err < 0) {
1010 error("failed to enable controller");
1011 return err;
1012 }
Thierry Reding412c7582014-12-09 22:25:12 -07001013
Simon Glass46fcfc12015-11-19 20:27:02 -07001014 err = tegra_pcie_setup_translations(dev);
1015 if (err < 0) {
1016 error("failed to decode ranges");
1017 return err;
1018 }
Thierry Reding412c7582014-12-09 22:25:12 -07001019
Simon Glass46fcfc12015-11-19 20:27:02 -07001020 err = tegra_pcie_enable(pcie);
1021 if (err < 0) {
1022 error("failed to enable PCIe");
1023 return err;
Thierry Reding412c7582014-12-09 22:25:12 -07001024 }
1025
1026 return 0;
1027}
1028
Simon Glass46fcfc12015-11-19 20:27:02 -07001029static const struct dm_pci_ops pci_tegra_ops = {
1030 .read_config = pci_tegra_read_config,
1031 .write_config = pci_tegra_write_config,
1032};
Thierry Reding412c7582014-12-09 22:25:12 -07001033
Simon Glass46fcfc12015-11-19 20:27:02 -07001034static const struct udevice_id pci_tegra_ids[] = {
1035 { .compatible = "nvidia,tegra20-pcie", .data = TEGRA20_PCIE },
1036 { .compatible = "nvidia,tegra30-pcie", .data = TEGRA30_PCIE },
1037 { .compatible = "nvidia,tegra124-pcie", .data = TEGRA124_PCIE },
1038 { .compatible = "nvidia,tegra210-pcie", .data = TEGRA210_PCIE },
1039 { }
1040};
Thierry Reding412c7582014-12-09 22:25:12 -07001041
Simon Glass46fcfc12015-11-19 20:27:02 -07001042U_BOOT_DRIVER(pci_tegra) = {
1043 .name = "pci_tegra",
1044 .id = UCLASS_PCI,
1045 .of_match = pci_tegra_ids,
1046 .ops = &pci_tegra_ops,
1047 .ofdata_to_platdata = pci_tegra_ofdata_to_platdata,
1048 .probe = pci_tegra_probe,
1049 .priv_auto_alloc_size = sizeof(struct tegra_pcie),
1050};