blob: 2a17dfc6de40927b4ea7ed791e0f6f379012649f [file] [log] [blame]
Minkyu Kangb1b24682011-01-24 15:22:23 +09001/*
2 * (C) Copyright 2010 Samsung Electronics
3 * Minkyu Kang <mk7.kang@samsung.com>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Minkyu Kangb1b24682011-01-24 15:22:23 +09006 */
7
8#ifndef __ASM_ARM_ARCH_CLK_H_
9#define __ASM_ARM_ARCH_CLK_H_
10
11#define APLL 0
12#define MPLL 1
13#define EPLL 2
14#define HPLL 3
15#define VPLL 4
Rajeshwari Shinde84112862012-07-03 20:02:58 +000016#define BPLL 5
Rajeshwari Birjeac892d02013-12-26 09:44:21 +053017#define RPLL 6
Ajay Kumar914af872014-09-05 16:53:32 +053018#define SPLL 7
Minkyu Kangb1b24682011-01-24 15:22:23 +090019
Jaehoon Chungd2c83242014-05-16 13:59:50 +090020#define MASK_PRE_RATIO(x) (0xff << ((x << 4) + 8))
21#define MASK_RATIO(x) (0xf << (x << 4))
22#define SET_PRE_RATIO(x, y) ((y & 0xff) << ((x << 4) + 8))
23#define SET_RATIO(x, y) ((y & 0xf) << (x << 4))
24
Padmavathi Venna37feb7b2013-03-28 04:32:21 +000025enum pll_src_bit {
26 EXYNOS_SRC_MPLL = 6,
27 EXYNOS_SRC_EPLL,
28 EXYNOS_SRC_VPLL,
Akshay Saraswatd5072262015-02-04 16:00:01 +053029 EXYNOS542X_SRC_MPLL = 3,
30 EXYNOS542X_SRC_SPLL,
31 EXYNOS542X_SRC_EPLL = 6,
32 EXYNOS542X_SRC_RPLL,
Padmavathi Venna37feb7b2013-03-28 04:32:21 +000033};
34
Minkyu Kangb1b24682011-01-24 15:22:23 +090035unsigned long get_pll_clk(int pllreg);
36unsigned long get_arm_clk(void);
Rajeshwari Shinde1c9412a2012-07-23 21:23:48 +000037unsigned long get_i2c_clk(void);
Minkyu Kangb1b24682011-01-24 15:22:23 +090038unsigned long get_pwm_clk(void);
39unsigned long get_uart_clk(int dev_index);
Jaehoon Chung8788e062012-12-27 22:30:32 +000040unsigned long get_mmc_clk(int dev_index);
Jaehoon Chung9a772212011-05-17 21:19:17 +000041void set_mmc_clk(int dev_index, unsigned int div);
Donghwa Lee77ba1912012-04-05 19:36:12 +000042unsigned long get_lcd_clk(void);
43void set_lcd_clk(void);
44void set_mipi_clk(void);
Dani Krishna Mohan65c7ee62013-09-11 16:38:48 +053045int set_i2s_clk_source(unsigned int i2s_id);
46int set_i2s_clk_prescaler(unsigned int src_frq, unsigned int dst_frq,
47 unsigned int i2s_id);
Rajeshwari Shinde392a73a2012-10-25 19:49:29 +000048int set_epll_clk(unsigned long rate);
Hatim RVe6365b62012-11-02 01:15:34 +000049int set_spi_clk(int periph_id, unsigned int rate);
Minkyu Kangb1b24682011-01-24 15:22:23 +090050
Padmavathi Venna37feb7b2013-03-28 04:32:21 +000051/**
52 * get the clk frequency of the required peripheral
53 *
54 * @param peripheral Peripheral id
55 *
56 * @return frequency of the peripheral clk
57 */
58unsigned long clock_get_periph_rate(int peripheral);
59
Minkyu Kangb1b24682011-01-24 15:22:23 +090060#endif