blob: c6d761bb378d94185b5b74543784591aebadb490 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Marek Vasut06ef9e82018-01-17 17:14:45 +01002/*
3 * r8a7791/r8a7743 processor support - PFC hardware block.
4 *
5 * Copyright (C) 2013 Renesas Electronics Corporation
6 * Copyright (C) 2014-2017 Cogent Embedded, Inc.
Marek Vasut06ef9e82018-01-17 17:14:45 +01007 */
8
Marek Vasut06ef9e82018-01-17 17:14:45 +01009#include <dm.h>
10#include <errno.h>
11#include <dm/pinctrl.h>
12#include <linux/kernel.h>
13
14#include "sh_pfc.h"
15
16/*
17 * Pins 0-23 assigned to GPIO bank 6 can be used for SD interfaces in
18 * which case they support both 3.3V and 1.8V signalling.
19 */
Marek Vasut0e8e9892021-04-26 22:04:11 +020020#define CPU_ALL_GP(fn, sfx) \
Marek Vasut0b9053d2023-01-26 21:01:37 +010021 PORT_GP_CFG_32(0, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
22 PORT_GP_CFG_26(1, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
23 PORT_GP_CFG_32(2, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
24 PORT_GP_CFG_32(3, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
25 PORT_GP_CFG_32(4, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
26 PORT_GP_CFG_32(5, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
Marek Vasut3ccfcea2023-09-17 16:08:37 +020027 PORT_GP_CFG_24(6, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE_18_33 | SH_PFC_PIN_CFG_PULL_UP), \
Marek Vasut0b9053d2023-01-26 21:01:37 +010028 PORT_GP_CFG_1(6, 24, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
29 PORT_GP_CFG_1(6, 25, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
30 PORT_GP_CFG_1(6, 26, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
31 PORT_GP_CFG_1(6, 27, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
32 PORT_GP_CFG_1(6, 28, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
33 PORT_GP_CFG_1(6, 29, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
34 PORT_GP_CFG_1(6, 30, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
35 PORT_GP_CFG_1(6, 31, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
36 PORT_GP_CFG_7(7, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
37 PORT_GP_1(7, 7, fn, sfx), \
38 PORT_GP_1(7, 8, fn, sfx), \
39 PORT_GP_1(7, 9, fn, sfx), \
40 PORT_GP_CFG_1(7, 10, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
41 PORT_GP_CFG_1(7, 11, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
42 PORT_GP_CFG_1(7, 12, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
43 PORT_GP_CFG_1(7, 13, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
44 PORT_GP_CFG_1(7, 14, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
45 PORT_GP_CFG_1(7, 15, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
46 PORT_GP_CFG_1(7, 16, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
47 PORT_GP_CFG_1(7, 17, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
48 PORT_GP_CFG_1(7, 18, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
49 PORT_GP_CFG_1(7, 19, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
50 PORT_GP_CFG_1(7, 20, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
51 PORT_GP_CFG_1(7, 21, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
52 PORT_GP_CFG_1(7, 22, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
53 PORT_GP_CFG_1(7, 23, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
54 PORT_GP_CFG_1(7, 24, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
55 PORT_GP_CFG_1(7, 25, fn, sfx, SH_PFC_PIN_CFG_PULL_UP)
56
57#define CPU_ALL_NOGP(fn) \
58 PIN_NOGP_CFG(ASEBRK_N_ACK, "ASEBRK#/ACK", fn, SH_PFC_PIN_CFG_PULL_DOWN), \
59 PIN_NOGP_CFG(AVS1, "AVS1", fn, SH_PFC_PIN_CFG_PULL_UP), \
60 PIN_NOGP_CFG(AVS2, "AVS2", fn, SH_PFC_PIN_CFG_PULL_UP), \
61 PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP), \
62 PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP), \
63 PIN_NOGP_CFG(TMS, "TMS", fn, SH_PFC_PIN_CFG_PULL_UP), \
64 PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP)
Marek Vasut06ef9e82018-01-17 17:14:45 +010065
66enum {
67 PINMUX_RESERVED = 0,
68
69 PINMUX_DATA_BEGIN,
70 GP_ALL(DATA),
71 PINMUX_DATA_END,
72
73 PINMUX_FUNCTION_BEGIN,
74 GP_ALL(FN),
75
76 /* GPSR0 */
77 FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
78 FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
79 FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_18_16, FN_IP0_20_19,
80 FN_IP0_22_21, FN_IP0_24_23, FN_IP0_26_25, FN_IP0_28_27, FN_IP0_30_29,
81 FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6, FN_IP1_10_8,
82 FN_IP1_13_11, FN_IP1_16_14, FN_IP1_19_17, FN_IP1_22_20,
83
84 /* GPSR1 */
85 FN_IP1_25_23, FN_IP1_28_26, FN_IP1_31_29, FN_IP2_2_0, FN_IP2_4_3,
86 FN_IP2_6_5, FN_IP2_9_7, FN_IP2_12_10, FN_IP2_15_13, FN_IP2_18_16,
87 FN_IP2_20_19, FN_IP2_22_21, FN_EX_CS0_N, FN_IP2_24_23, FN_IP2_26_25,
88 FN_IP2_29_27, FN_IP3_2_0, FN_IP3_5_3, FN_IP3_8_6, FN_RD_N,
89 FN_IP3_11_9, FN_IP3_13_12, FN_IP3_15_14 , FN_IP3_17_16 , FN_IP3_19_18,
90 FN_IP3_21_20,
91
92 /* GPSR2 */
93 FN_IP3_27_25, FN_IP3_30_28, FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5,
94 FN_IP4_9_8, FN_IP4_12_10, FN_IP4_15_13, FN_IP4_18_16, FN_IP4_19,
95 FN_IP4_20, FN_IP4_21, FN_IP4_23_22, FN_IP4_25_24, FN_IP4_27_26,
96 FN_IP4_30_28, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_8_6, FN_IP5_11_9,
97 FN_IP5_14_12, FN_IP5_16_15, FN_IP5_19_17, FN_IP5_21_20, FN_IP5_23_22,
98 FN_IP5_25_24, FN_IP5_28_26, FN_IP5_31_29, FN_AUDIO_CLKA, FN_IP6_2_0,
99 FN_IP6_5_3, FN_IP6_7_6,
100
101 /* GPSR3 */
102 FN_IP7_5_3, FN_IP7_8_6, FN_IP7_10_9, FN_IP7_12_11, FN_IP7_14_13,
103 FN_IP7_16_15, FN_IP7_18_17, FN_IP7_20_19, FN_IP7_23_21, FN_IP7_26_24,
104 FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3, FN_IP8_8_6, FN_IP8_11_9,
105 FN_IP8_14_12, FN_IP8_17_15, FN_IP8_20_18, FN_IP8_23_21, FN_IP8_25_24,
106 FN_IP8_27_26, FN_IP8_30_28, FN_IP9_2_0, FN_IP9_5_3, FN_IP9_6, FN_IP9_7,
107 FN_IP9_10_8, FN_IP9_11, FN_IP9_12, FN_IP9_15_13, FN_IP9_16,
108 FN_IP9_18_17,
109
110 /* GPSR4 */
111 FN_VI0_CLK, FN_IP9_20_19, FN_IP9_22_21, FN_IP9_24_23, FN_IP9_26_25,
112 FN_VI0_DATA0_VI0_B0, FN_VI0_DATA1_VI0_B1, FN_VI0_DATA2_VI0_B2,
113 FN_IP9_28_27, FN_VI0_DATA4_VI0_B4, FN_VI0_DATA5_VI0_B5,
114 FN_VI0_DATA6_VI0_B6, FN_VI0_DATA7_VI0_B7, FN_IP9_31_29, FN_IP10_2_0,
115 FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_16_15,
116 FN_IP10_18_17, FN_IP10_21_19, FN_IP10_24_22, FN_IP10_26_25,
117 FN_IP10_28_27, FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
118 FN_IP15_1_0, FN_IP15_3_2, FN_IP15_5_4,
119
120 /* GPSR5 */
121 FN_IP11_11_9, FN_IP11_14_12, FN_IP11_16_15, FN_IP11_18_17, FN_IP11_19,
122 FN_IP11_20, FN_IP11_21, FN_IP11_22, FN_IP11_23, FN_IP11_24,
123 FN_IP11_25, FN_IP11_26, FN_IP11_27, FN_IP11_29_28, FN_IP11_31_30,
124 FN_IP12_1_0, FN_IP12_3_2, FN_IP12_6_4, FN_IP12_9_7, FN_IP12_12_10,
125 FN_IP12_15_13, FN_IP12_17_16, FN_IP12_19_18, FN_IP12_21_20,
126 FN_IP12_23_22, FN_IP12_26_24, FN_IP12_29_27, FN_IP13_2_0, FN_IP13_4_3,
127 FN_IP13_6_5, FN_IP13_9_7, FN_IP3_24_22,
128
129 /* GPSR6 */
130 FN_IP13_10, FN_IP13_11, FN_IP13_12, FN_IP13_13, FN_IP13_14,
131 FN_IP13_15, FN_IP13_18_16, FN_IP13_21_19,
132 FN_IP13_22, FN_IP13_24_23, FN_SD1_CLK,
133 FN_IP13_25, FN_IP13_26, FN_IP13_27, FN_IP13_30_28, FN_IP14_1_0,
134 FN_IP14_2, FN_IP14_3, FN_IP14_4, FN_IP14_5, FN_IP14_6, FN_IP14_7,
135 FN_IP14_10_8, FN_IP14_13_11, FN_IP14_16_14, FN_IP14_19_17,
136 FN_IP14_22_20, FN_IP14_25_23, FN_IP14_28_26, FN_IP14_31_29,
137 FN_USB1_OVC, FN_DU0_DOTCLKIN,
138
139 /* GPSR7 */
140 FN_IP15_17_15, FN_IP15_20_18, FN_IP15_23_21, FN_IP15_26_24,
141 FN_IP15_29_27, FN_IP16_2_0, FN_IP16_5_3, FN_IP16_7_6, FN_IP16_9_8,
142 FN_IP16_11_10, FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14,
143 FN_IP6_18_16, FN_IP6_20_19, FN_IP6_23_21, FN_IP6_26_24, FN_IP6_29_27,
144 FN_IP7_2_0, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_14_12,
145 FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN,
146
147 /* IPSR0 */
148 FN_D0, FN_D1, FN_D2, FN_D3, FN_D4, FN_D5, FN_D6, FN_D7, FN_D8,
149 FN_D9, FN_D10, FN_D11, FN_D12, FN_D13, FN_D14, FN_D15,
150 FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_I2C0_SCL_C, FN_PWM2_B,
151 FN_A1, FN_MSIOF0_SYNC_B, FN_A2, FN_MSIOF0_SS1_B,
152 FN_A3, FN_MSIOF0_SS2_B, FN_A4, FN_MSIOF0_TXD_B,
153 FN_A5, FN_MSIOF0_RXD_B, FN_A6, FN_MSIOF1_SCK,
154
155 /* IPSR1 */
156 FN_A7, FN_MSIOF1_SYNC, FN_A8, FN_MSIOF1_SS1, FN_I2C0_SCL,
157 FN_A9, FN_MSIOF1_SS2, FN_I2C0_SDA,
158 FN_A10, FN_MSIOF1_TXD, FN_MSIOF1_TXD_D,
159 FN_A11, FN_MSIOF1_RXD, FN_I2C3_SCL_D, FN_MSIOF1_RXD_D,
160 FN_A12, FN_FMCLK, FN_I2C3_SDA_D, FN_MSIOF1_SCK_D,
161 FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
162 FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
163 FN_A15, FN_BPFCLK_C,
164 FN_A16, FN_DREQ2_B, FN_FMCLK_C, FN_SCIFA1_SCK_B,
165 FN_A17, FN_DACK2_B, FN_I2C0_SDA_C,
166 FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, FN_SCIFB1_RXD_C,
167
168 /* IPSR2 */
169 FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, FN_SCIFB1_TXD_C, FN_SCIFB1_SCK_B,
170 FN_A20, FN_SPCLK,
171 FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0,
172 FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
173 FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
174 FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
175 FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
176 FN_CS0_N, FN_ATAG0_N_B, FN_I2C1_SCL,
177 FN_CS1_N_A26, FN_ATADIR0_N_B, FN_I2C1_SDA,
178 FN_EX_CS1_N, FN_MSIOF2_SCK,
179 FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC,
180 FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD, FN_ATAG0_N, FN_EX_WAIT1,
181
182 /* IPSR3 */
183 FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, FN_EX_WAIT2,
184 FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
185 FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1,
186 FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
187 FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2,
188 FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
189 FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B,
190 FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
191 FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B,
192 FN_DREQ0, FN_PWM3, FN_TPU_TO3,
193 FN_DACK0, FN_DRACK0, FN_REMOCON,
194 FN_SPEEDIN, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
195 FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
196 FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C, FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
197 FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C, FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
198
199 /* IPSR4 */
200 FN_SSI_SDATA0, FN_I2C0_SCL_B, FN_IIC0_SCL_B, FN_MSIOF2_SCK_C,
201 FN_SSI_SCK1, FN_I2C0_SDA_B, FN_IIC0_SDA_B, FN_MSIOF2_SYNC_C,
202 FN_GLO_I0_D,
203 FN_SSI_WS1, FN_I2C1_SCL_B, FN_IIC1_SCL_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
204 FN_SSI_SDATA1, FN_I2C1_SDA_B, FN_IIC1_SDA_B, FN_MSIOF2_RXD_C,
205 FN_SSI_SCK2, FN_I2C2_SCL, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
206 FN_SSI_WS2, FN_I2C2_SDA, FN_GPS_SIGN_B, FN_RX2_E,
207 FN_GLO_Q1_D, FN_HCTS1_N_E,
208 FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
209 FN_SSI_SCK34, FN_SSI_WS34, FN_SSI_SDATA3,
210 FN_SSI_SCK4, FN_GLO_SS_D,
211 FN_SSI_WS4, FN_GLO_RFON_D,
212 FN_SSI_SDATA4, FN_MSIOF2_SCK_D,
213 FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
214 FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
215
216 /* IPSR5 */
217 FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
218 FN_MSIOF2_TXD_D, FN_VI1_R3_B,
219 FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
220 FN_MSIOF2_SS1_D, FN_VI1_R4_B,
221 FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
222 FN_MSIOF2_RXD_D, FN_VI1_R5_B,
223 FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
224 FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
225 FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS,
226 FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
227 FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B,
228 FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B,
229 FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D,
230 FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
231 FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
232
233 /* IPSR6 */
234 FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
235 FN_SCIF_CLK, FN_DVC_MUTE, FN_BPFCLK_E,
236 FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
237 FN_SCIFA2_RXD, FN_FMIN_E,
238 FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
Marek Vasut0b9053d2023-01-26 21:01:37 +0100239 FN_IRQ0, FN_SCIFB1_RXD_D,
240 FN_IRQ1, FN_SCIFB1_SCK_C,
241 FN_IRQ2, FN_SCIFB1_TXD_D,
242 FN_IRQ3, FN_I2C4_SCL_C, FN_MSIOF2_TXD_E,
243 FN_IRQ4, FN_HRX1_C, FN_I2C4_SDA_C, FN_MSIOF2_RXD_E,
Marek Vasut06ef9e82018-01-17 17:14:45 +0100244 FN_IRQ5, FN_HTX1_C, FN_I2C1_SCL_E, FN_MSIOF2_SCK_E,
245 FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B, FN_I2C1_SDA_E, FN_MSIOF2_SYNC_E,
246 FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B, FN_GPS_CLK_C, FN_GPS_CLK_D,
247 FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B, FN_GPS_SIGN_C, FN_GPS_SIGN_D,
248
249 /* IPSR7 */
250 FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
251 FN_SCIF_CLK_B, FN_GPS_MAG_D,
252 FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
253 FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
254 FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
255 FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
256 FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B,
257 FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B,
258 FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B,
259 FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B,
260 FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B,
261 FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B,
262 FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
263 FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
264 FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
265 FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
266 FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
267 FN_SCIFA1_SCK, FN_SSI_SCK78_B,
268
269 /* IPSR8 */
270 FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, FN_SSI_WS78_B,
271 FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
272 FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
273 FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
274 FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
275 FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
276 FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
277 FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B, FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
278 FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
279 FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
280 FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
281 FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
282 FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
283 FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
284 FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B,
285 FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
286 FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
287
288 /* IPSR9 */
289 FN_DU1_DB6, FN_LCDOUT22, FN_I2C3_SCL_C, FN_RX3, FN_SCIFA3_RXD,
290 FN_DU1_DB7, FN_LCDOUT23, FN_I2C3_SDA_C, FN_SCIF3_SCK, FN_SCIFA3_SCK,
291 FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
292 FN_DU1_DOTCLKOUT0, FN_QCLK,
293 FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
294 FN_TX3_B, FN_I2C2_SCL_B, FN_PWM4,
295 FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
296 FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
297 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
298 FN_CAN0_RX, FN_RX3_B, FN_I2C2_SDA_B,
299 FN_DU1_DISP, FN_QPOLA,
300 FN_DU1_CDE, FN_QPOLB, FN_PWM4_B,
301 FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
302 FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
303 FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
304 FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
305 FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B,
306 FN_VI0_G0, FN_IIC1_SCL, FN_STP_IVCXO27_0_C, FN_I2C4_SCL,
307 FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N,
308
309 /* IPSR10 */
310 FN_VI0_G1, FN_IIC1_SDA, FN_STP_ISCLK_0_C, FN_I2C4_SDA,
311 FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N,
312 FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_I2C3_SCL_B,
313 FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N,
314 FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_I2C3_SDA_B,
315 FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N,
316 FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
317 FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
318 FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
319 FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D,
320 FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D,
321 FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D,
322 FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
323 FN_TS_SDATA0_C, FN_ATACS11_N,
324 FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B,
325 FN_TS_SCK0_C, FN_ATAG1_N,
326 FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
327 FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
328 FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_I2C1_SCL_D,
329
330 /* IPSR11 */
331 FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_I2C1_SDA_D,
332 FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_I2C4_SCL_B,
333 FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
334 FN_I2C4_SDA_B, FN_HRX1_D, FN_SCIFB0_RXD_D,
335 FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B, FN_TX4_B, FN_SCIFA4_TXD_B,
336 FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B, FN_RX4_B, FN_SCIFA4_RXD_B,
337 FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B,
338 FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B,
339 FN_VI1_CLK, FN_AVB_RXD4, FN_VI1_DATA0, FN_AVB_RXD5,
340 FN_VI1_DATA1, FN_AVB_RXD6, FN_VI1_DATA2, FN_AVB_RXD7,
341 FN_VI1_DATA3, FN_AVB_RX_ER, FN_VI1_DATA4, FN_AVB_MDIO,
342 FN_VI1_DATA5, FN_AVB_RX_DV, FN_VI1_DATA6, FN_AVB_MAGIC,
343 FN_VI1_DATA7, FN_AVB_MDC,
344 FN_ETH_MDIO, FN_AVB_RX_CLK, FN_I2C2_SCL_C,
345 FN_ETH_CRS_DV, FN_AVB_LINK, FN_I2C2_SDA_C,
346
347 /* IPSR12 */
348 FN_ETH_RX_ER, FN_AVB_CRS, FN_I2C3_SCL, FN_IIC0_SCL,
349 FN_ETH_RXD0, FN_AVB_PHY_INT, FN_I2C3_SDA, FN_IIC0_SDA,
350 FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
351 FN_I2C2_SCL_D, FN_MSIOF1_RXD_E,
352 FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C, FN_I2C2_SDA_D, FN_MSIOF1_SCK_E,
353 FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
354 FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
355 FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
356 FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
357 FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
358 FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C,
359 FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C,
360 FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C,
361 FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
362 FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
363 FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
364 FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
365
366 /* IPSR13 */
367 FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
368 FN_ADICLK_B, FN_MSIOF0_SS1_C,
369 FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
370 FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
371 FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
372 FN_ADICHS2_B, FN_MSIOF0_TXD_C,
373 FN_SD0_CLK, FN_SPCLK_B, FN_SD0_CMD, FN_MOSI_IO0_B,
374 FN_SD0_DATA0, FN_MISO_IO1_B, FN_SD0_DATA1, FN_IO2_B,
375 FN_SD0_DATA2, FN_IO3_B, FN_SD0_DATA3, FN_SSL_B,
376 FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
377 FN_SCIFA5_TXD_B, FN_TX3_C,
378 FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
379 FN_SCIFA5_RXD_B, FN_RX3_C,
380 FN_SD1_CMD, FN_REMOCON_B, FN_SD1_DATA0, FN_SPEEDIN_B,
381 FN_SD1_DATA1, FN_IETX_B, FN_SD1_DATA2, FN_IECLK_B,
382 FN_SD1_DATA3, FN_IERX_B,
383 FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_I2C1_SCL_C,
384
385 /* IPSR14 */
386 FN_SD1_WP, FN_PWM1_B, FN_I2C1_SDA_C,
387 FN_SD2_CLK, FN_MMC_CLK, FN_SD2_CMD, FN_MMC_CMD,
388 FN_SD2_DATA0, FN_MMC_D0, FN_SD2_DATA1, FN_MMC_D1,
389 FN_SD2_DATA2, FN_MMC_D2, FN_SD2_DATA3, FN_MMC_D3,
390 FN_SD2_CD, FN_MMC_D4, FN_IIC1_SCL_C, FN_TX5_B, FN_SCIFA5_TXD_C,
391 FN_SD2_WP, FN_MMC_D5, FN_IIC1_SDA_C, FN_RX5_B, FN_SCIFA5_RXD_C,
392 FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, FN_VI1_CLK_C, FN_VI1_G0_B,
393 FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, FN_VI1_CLKENB_C, FN_VI1_G1_B,
394 FN_MSIOF0_TXD, FN_ADICLK, FN_VI1_FIELD_C, FN_VI1_G2_B,
395 FN_MSIOF0_RXD, FN_ADICHS0, FN_VI1_DATA0_C, FN_VI1_G3_B,
396 FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
397 FN_VI1_HSYNC_N_C, FN_IIC0_SCL_C, FN_VI1_G4_B,
398 FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
399 FN_VI1_VSYNC_N_C, FN_IIC0_SDA_C, FN_VI1_G5_B,
400
401 /* IPSR15 */
402 FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D,
403 FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C,
404 FN_SIM0_D, FN_IERX, FN_CAN1_RX_D,
405 FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
406 FN_PWM5_B, FN_SCIFA3_TXD_C,
407 FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
408 FN_VI1_G6_B, FN_SCIFA3_RXD_C,
409 FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
410 FN_VI1_G7_B, FN_SCIFA3_SCK_C,
411 FN_HCTS0_N, FN_SCIFB0_CTS_N, FN_GLO_I0_C, FN_TCLK1, FN_VI1_DATA1_C,
412 FN_HRTS0_N, FN_SCIFB0_RTS_N, FN_GLO_I1_C, FN_VI1_DATA2_C,
413 FN_HSCK0, FN_SCIFB0_SCK, FN_GLO_Q0_C, FN_CAN_CLK,
414 FN_TCLK2, FN_VI1_DATA3_C,
415 FN_HRX0, FN_SCIFB0_RXD, FN_GLO_Q1_C, FN_CAN0_RX_B, FN_VI1_DATA4_C,
416 FN_HTX0, FN_SCIFB0_TXD, FN_GLO_SCLK_C, FN_CAN0_TX_B, FN_VI1_DATA5_C,
417
418 /* IPSR16 */
419 FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B, FN_GLO_SDATA_C, FN_VI1_DATA6_C,
420 FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B, FN_GLO_SS_C, FN_VI1_DATA7_C,
421 FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
422 FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
423 FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
424
425 /* MOD_SEL */
426 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
427 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
428 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
429 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
430 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
431 FN_SEL_SSI9_0, FN_SEL_SSI9_1,
432 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
433 FN_SEL_QSP_0, FN_SEL_QSP_1,
434 FN_SEL_SSI7_0, FN_SEL_SSI7_1,
435 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, FN_SEL_HSCIF1_3,
436 FN_SEL_HSCIF1_4,
437 FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2,
438 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
439 FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
440 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
441 FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2,
442
443 /* MOD_SEL2 */
444 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
445 FN_SEL_SCIF0_4,
446 FN_SEL_SCIF_0, FN_SEL_SCIF_1,
447 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
448 FN_SEL_CAN0_4, FN_SEL_CAN0_5,
449 FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
450 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
451 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2,
452 FN_SEL_ADG_0, FN_SEL_ADG_1,
453 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3, FN_SEL_FM_4,
454 FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
455 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
456 FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
457 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2,
458 FN_SEL_SIM_0, FN_SEL_SIM_1,
459 FN_SEL_SSI8_0, FN_SEL_SSI8_1,
460
461 /* MOD_SEL3 */
462 FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1, FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
463 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
464 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2,
465 FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2,
466 FN_SEL_I2C4_0, FN_SEL_I2C4_1, FN_SEL_I2C4_2,
467 FN_SEL_I2C3_0, FN_SEL_I2C3_1, FN_SEL_I2C3_2, FN_SEL_I2C3_3,
468 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
469 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
470 FN_SEL_MMC_0, FN_SEL_MMC_1,
471 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
472 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
473 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
474 FN_SEL_I2C1_4,
475 FN_SEL_I2C0_0, FN_SEL_I2C0_1, FN_SEL_I2C0_2,
476
477 /* MOD_SEL4 */
478 FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
479 FN_SEL_SOF1_4,
480 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
481 FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2,
482 FN_SEL_RAD_0, FN_SEL_RAD_1,
483 FN_SEL_RCN_0, FN_SEL_RCN_1,
484 FN_SEL_RSP_0, FN_SEL_RSP_1,
485 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
486 FN_SEL_SCIF2_4,
487 FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2, FN_SEL_SOF2_3,
488 FN_SEL_SOF2_4,
489 FN_SEL_SSI1_0, FN_SEL_SSI1_1,
490 FN_SEL_SSI0_0, FN_SEL_SSI0_1,
491 FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2,
492 PINMUX_FUNCTION_END,
493
494 PINMUX_MARK_BEGIN,
495
496 EX_CS0_N_MARK, RD_N_MARK,
497
498 AUDIO_CLKA_MARK,
499
500 VI0_CLK_MARK, VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
501 VI0_DATA2_VI0_B2_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
502 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
503
504 SD1_CLK_MARK,
505
506 USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
507 DU0_DOTCLKIN_MARK,
508
509 /* IPSR0 */
510 D0_MARK, D1_MARK, D2_MARK, D3_MARK, D4_MARK, D5_MARK,
511 D6_MARK, D7_MARK, D8_MARK,
512 D9_MARK, D10_MARK, D11_MARK, D12_MARK, D13_MARK, D14_MARK, D15_MARK,
513 A0_MARK, ATAWR0_N_C_MARK, MSIOF0_SCK_B_MARK, I2C0_SCL_C_MARK,
514 PWM2_B_MARK,
515 A1_MARK, MSIOF0_SYNC_B_MARK, A2_MARK, MSIOF0_SS1_B_MARK,
516 A3_MARK, MSIOF0_SS2_B_MARK, A4_MARK, MSIOF0_TXD_B_MARK,
517 A5_MARK, MSIOF0_RXD_B_MARK, A6_MARK, MSIOF1_SCK_MARK,
518
519 /* IPSR1 */
520 A7_MARK, MSIOF1_SYNC_MARK, A8_MARK, MSIOF1_SS1_MARK, I2C0_SCL_MARK,
521 A9_MARK, MSIOF1_SS2_MARK, I2C0_SDA_MARK,
522 A10_MARK, MSIOF1_TXD_MARK, MSIOF1_TXD_D_MARK,
523 A11_MARK, MSIOF1_RXD_MARK, I2C3_SCL_D_MARK, MSIOF1_RXD_D_MARK,
524 A12_MARK, FMCLK_MARK, I2C3_SDA_D_MARK, MSIOF1_SCK_D_MARK,
525 A13_MARK, ATAG0_N_C_MARK, BPFCLK_MARK, MSIOF1_SS1_D_MARK,
526 A14_MARK, ATADIR0_N_C_MARK, FMIN_MARK, FMIN_C_MARK, MSIOF1_SYNC_D_MARK,
527 A15_MARK, BPFCLK_C_MARK,
528 A16_MARK, DREQ2_B_MARK, FMCLK_C_MARK, SCIFA1_SCK_B_MARK,
529 A17_MARK, DACK2_B_MARK, I2C0_SDA_C_MARK,
530 A18_MARK, DREQ1_MARK, SCIFA1_RXD_C_MARK, SCIFB1_RXD_C_MARK,
531
532 /* IPSR2 */
533 A19_MARK, DACK1_MARK, SCIFA1_TXD_C_MARK,
534 SCIFB1_TXD_C_MARK, SCIFB1_SCK_B_MARK,
535 A20_MARK, SPCLK_MARK,
536 A21_MARK, ATAWR0_N_B_MARK, MOSI_IO0_MARK,
537 A22_MARK, MISO_IO1_MARK, FMCLK_B_MARK, TX0_MARK, SCIFA0_TXD_MARK,
538 A23_MARK, IO2_MARK, BPFCLK_B_MARK, RX0_MARK, SCIFA0_RXD_MARK,
539 A24_MARK, DREQ2_MARK, IO3_MARK, TX1_MARK, SCIFA1_TXD_MARK,
540 A25_MARK, DACK2_MARK, SSL_MARK, DREQ1_C_MARK,
541 RX1_MARK, SCIFA1_RXD_MARK,
542 CS0_N_MARK, ATAG0_N_B_MARK, I2C1_SCL_MARK,
543 CS1_N_A26_MARK, ATADIR0_N_B_MARK, I2C1_SDA_MARK,
544 EX_CS1_N_MARK, MSIOF2_SCK_MARK,
545 EX_CS2_N_MARK, ATAWR0_N_MARK, MSIOF2_SYNC_MARK,
546 EX_CS3_N_MARK, ATADIR0_N_MARK, MSIOF2_TXD_MARK,
547 ATAG0_N_MARK, EX_WAIT1_MARK,
548
549 /* IPSR3 */
550 EX_CS4_N_MARK, ATARD0_N_MARK, MSIOF2_RXD_MARK, EX_WAIT2_MARK,
551 EX_CS5_N_MARK, ATACS00_N_MARK, MSIOF2_SS1_MARK, HRX1_B_MARK,
552 SCIFB1_RXD_B_MARK, PWM1_MARK, TPU_TO1_MARK,
553 BS_N_MARK, ATACS10_N_MARK, MSIOF2_SS2_MARK, HTX1_B_MARK,
554 SCIFB1_TXD_B_MARK, PWM2_MARK, TPU_TO2_MARK,
555 RD_WR_N_MARK, HRX2_B_MARK, FMIN_B_MARK,
556 SCIFB0_RXD_B_MARK, DREQ1_D_MARK,
557 WE0_N_MARK, HCTS2_N_B_MARK, SCIFB0_TXD_B_MARK,
558 WE1_N_MARK, ATARD0_N_B_MARK, HTX2_B_MARK, SCIFB0_RTS_N_B_MARK,
559 EX_WAIT0_MARK, HRTS2_N_B_MARK, SCIFB0_CTS_N_B_MARK,
560 DREQ0_MARK, PWM3_MARK, TPU_TO3_MARK,
561 DACK0_MARK, DRACK0_MARK, REMOCON_MARK,
562 SPEEDIN_MARK, HSCK0_C_MARK, HSCK2_C_MARK, SCIFB0_SCK_B_MARK,
563 SCIFB2_SCK_B_MARK, DREQ2_C_MARK, HTX2_D_MARK,
564 SSI_SCK0129_MARK, HRX0_C_MARK, HRX2_C_MARK,
565 SCIFB0_RXD_C_MARK, SCIFB2_RXD_C_MARK,
566 SSI_WS0129_MARK, HTX0_C_MARK, HTX2_C_MARK,
567 SCIFB0_TXD_C_MARK, SCIFB2_TXD_C_MARK,
568
569 /* IPSR4 */
570 SSI_SDATA0_MARK, I2C0_SCL_B_MARK, IIC0_SCL_B_MARK, MSIOF2_SCK_C_MARK,
571 SSI_SCK1_MARK, I2C0_SDA_B_MARK, IIC0_SDA_B_MARK,
572 MSIOF2_SYNC_C_MARK, GLO_I0_D_MARK,
573 SSI_WS1_MARK, I2C1_SCL_B_MARK, IIC1_SCL_B_MARK,
574 MSIOF2_TXD_C_MARK, GLO_I1_D_MARK,
575 SSI_SDATA1_MARK, I2C1_SDA_B_MARK, IIC1_SDA_B_MARK, MSIOF2_RXD_C_MARK,
576 SSI_SCK2_MARK, I2C2_SCL_MARK, GPS_CLK_B_MARK, GLO_Q0_D_MARK,
577 HSCK1_E_MARK,
578 SSI_WS2_MARK, I2C2_SDA_MARK, GPS_SIGN_B_MARK, RX2_E_MARK,
579 GLO_Q1_D_MARK, HCTS1_N_E_MARK,
580 SSI_SDATA2_MARK, GPS_MAG_B_MARK, TX2_E_MARK, HRTS1_N_E_MARK,
581 SSI_SCK34_MARK, SSI_WS34_MARK, SSI_SDATA3_MARK,
582 SSI_SCK4_MARK, GLO_SS_D_MARK,
583 SSI_WS4_MARK, GLO_RFON_D_MARK,
584 SSI_SDATA4_MARK, MSIOF2_SCK_D_MARK,
585 SSI_SCK5_MARK, MSIOF1_SCK_C_MARK, TS_SDATA0_MARK, GLO_I0_MARK,
586 MSIOF2_SYNC_D_MARK, VI1_R2_B_MARK,
587
588 /* IPSR5 */
589 SSI_WS5_MARK, MSIOF1_SYNC_C_MARK, TS_SCK0_MARK, GLO_I1_MARK,
590 MSIOF2_TXD_D_MARK, VI1_R3_B_MARK,
591 SSI_SDATA5_MARK, MSIOF1_TXD_C_MARK, TS_SDEN0_MARK, GLO_Q0_MARK,
592 MSIOF2_SS1_D_MARK, VI1_R4_B_MARK,
593 SSI_SCK6_MARK, MSIOF1_RXD_C_MARK, TS_SPSYNC0_MARK, GLO_Q1_MARK,
594 MSIOF2_RXD_D_MARK, VI1_R5_B_MARK,
595 SSI_WS6_MARK, GLO_SCLK_MARK, MSIOF2_SS2_D_MARK, VI1_R6_B_MARK,
596 SSI_SDATA6_MARK, STP_IVCXO27_0_B_MARK, GLO_SDATA_MARK, VI1_R7_B_MARK,
597 SSI_SCK78_MARK, STP_ISCLK_0_B_MARK, GLO_SS_MARK,
598 SSI_WS78_MARK, TX0_D_MARK, STP_ISD_0_B_MARK, GLO_RFON_MARK,
599 SSI_SDATA7_MARK, RX0_D_MARK, STP_ISEN_0_B_MARK,
600 SSI_SDATA8_MARK, TX1_D_MARK, STP_ISSYNC_0_B_MARK,
601 SSI_SCK9_MARK, RX1_D_MARK, GLO_SCLK_D_MARK,
602 SSI_WS9_MARK, TX3_D_MARK, CAN0_TX_D_MARK, GLO_SDATA_D_MARK,
603 SSI_SDATA9_MARK, RX3_D_MARK, CAN0_RX_D_MARK,
604
605 /* IPSR6 */
606 AUDIO_CLKB_MARK, STP_OPWM_0_B_MARK, MSIOF1_SCK_B_MARK,
607 SCIF_CLK_MARK, DVC_MUTE_MARK, BPFCLK_E_MARK,
608 AUDIO_CLKC_MARK, SCIFB0_SCK_C_MARK, MSIOF1_SYNC_B_MARK, RX2_MARK,
609 SCIFA2_RXD_MARK, FMIN_E_MARK,
610 AUDIO_CLKOUT_MARK, MSIOF1_SS1_B_MARK, TX2_MARK, SCIFA2_TXD_MARK,
Marek Vasut0b9053d2023-01-26 21:01:37 +0100611 IRQ0_MARK, SCIFB1_RXD_D_MARK,
612 IRQ1_MARK, SCIFB1_SCK_C_MARK,
613 IRQ2_MARK, SCIFB1_TXD_D_MARK,
614 IRQ3_MARK, I2C4_SCL_C_MARK, MSIOF2_TXD_E_MARK,
Marek Vasut06ef9e82018-01-17 17:14:45 +0100615 IRQ4_MARK, HRX1_C_MARK, I2C4_SDA_C_MARK,
Marek Vasut0b9053d2023-01-26 21:01:37 +0100616 MSIOF2_RXD_E_MARK,
Marek Vasut06ef9e82018-01-17 17:14:45 +0100617 IRQ5_MARK, HTX1_C_MARK, I2C1_SCL_E_MARK, MSIOF2_SCK_E_MARK,
618 IRQ6_MARK, HSCK1_C_MARK, MSIOF1_SS2_B_MARK,
619 I2C1_SDA_E_MARK, MSIOF2_SYNC_E_MARK,
620 IRQ7_MARK, HCTS1_N_C_MARK, MSIOF1_TXD_B_MARK,
621 GPS_CLK_C_MARK, GPS_CLK_D_MARK,
622 IRQ8_MARK, HRTS1_N_C_MARK, MSIOF1_RXD_B_MARK,
623 GPS_SIGN_C_MARK, GPS_SIGN_D_MARK,
624
625 /* IPSR7 */
626 IRQ9_MARK, DU1_DOTCLKIN_B_MARK, CAN_CLK_D_MARK, GPS_MAG_C_MARK,
627 SCIF_CLK_B_MARK, GPS_MAG_D_MARK,
628 DU1_DR0_MARK, LCDOUT0_MARK, VI1_DATA0_B_MARK, TX0_B_MARK,
629 SCIFA0_TXD_B_MARK, MSIOF2_SCK_B_MARK,
630 DU1_DR1_MARK, LCDOUT1_MARK, VI1_DATA1_B_MARK, RX0_B_MARK,
631 SCIFA0_RXD_B_MARK, MSIOF2_SYNC_B_MARK,
632 DU1_DR2_MARK, LCDOUT2_MARK, SSI_SCK0129_B_MARK,
633 DU1_DR3_MARK, LCDOUT3_MARK, SSI_WS0129_B_MARK,
634 DU1_DR4_MARK, LCDOUT4_MARK, SSI_SDATA0_B_MARK,
635 DU1_DR5_MARK, LCDOUT5_MARK, SSI_SCK1_B_MARK,
636 DU1_DR6_MARK, LCDOUT6_MARK, SSI_WS1_B_MARK,
637 DU1_DR7_MARK, LCDOUT7_MARK, SSI_SDATA1_B_MARK,
638 DU1_DG0_MARK, LCDOUT8_MARK, VI1_DATA2_B_MARK, TX1_B_MARK,
639 SCIFA1_TXD_B_MARK, MSIOF2_SS1_B_MARK,
640 DU1_DG1_MARK, LCDOUT9_MARK, VI1_DATA3_B_MARK, RX1_B_MARK,
641 SCIFA1_RXD_B_MARK, MSIOF2_SS2_B_MARK,
642 DU1_DG2_MARK, LCDOUT10_MARK, VI1_DATA4_B_MARK, SCIF1_SCK_B_MARK,
643 SCIFA1_SCK_MARK, SSI_SCK78_B_MARK,
644
645 /* IPSR8 */
646 DU1_DG3_MARK, LCDOUT11_MARK, VI1_DATA5_B_MARK, SSI_WS78_B_MARK,
647 DU1_DG4_MARK, LCDOUT12_MARK, VI1_DATA6_B_MARK, HRX0_B_MARK,
648 SCIFB2_RXD_B_MARK, SSI_SDATA7_B_MARK,
649 DU1_DG5_MARK, LCDOUT13_MARK, VI1_DATA7_B_MARK, HCTS0_N_B_MARK,
650 SCIFB2_TXD_B_MARK, SSI_SDATA8_B_MARK,
651 DU1_DG6_MARK, LCDOUT14_MARK, HRTS0_N_B_MARK,
652 SCIFB2_CTS_N_B_MARK, SSI_SCK9_B_MARK,
653 DU1_DG7_MARK, LCDOUT15_MARK, HTX0_B_MARK,
654 SCIFB2_RTS_N_B_MARK, SSI_WS9_B_MARK,
655 DU1_DB0_MARK, LCDOUT16_MARK, VI1_CLK_B_MARK, TX2_B_MARK,
656 SCIFA2_TXD_B_MARK, MSIOF2_TXD_B_MARK,
657 DU1_DB1_MARK, LCDOUT17_MARK, VI1_HSYNC_N_B_MARK, RX2_B_MARK,
658 SCIFA2_RXD_B_MARK, MSIOF2_RXD_B_MARK,
659 DU1_DB2_MARK, LCDOUT18_MARK, VI1_VSYNC_N_B_MARK, SCIF2_SCK_B_MARK,
660 SCIFA2_SCK_MARK, SSI_SDATA9_B_MARK,
661 DU1_DB3_MARK, LCDOUT19_MARK, VI1_CLKENB_B_MARK,
662 DU1_DB4_MARK, LCDOUT20_MARK, VI1_FIELD_B_MARK, CAN1_RX_MARK,
663 DU1_DB5_MARK, LCDOUT21_MARK, TX3_MARK, SCIFA3_TXD_MARK, CAN1_TX_MARK,
664
665 /* IPSR9 */
666 DU1_DB6_MARK, LCDOUT22_MARK, I2C3_SCL_C_MARK, RX3_MARK, SCIFA3_RXD_MARK,
667 DU1_DB7_MARK, LCDOUT23_MARK, I2C3_SDA_C_MARK,
668 SCIF3_SCK_MARK, SCIFA3_SCK_MARK,
669 DU1_DOTCLKIN_MARK, QSTVA_QVS_MARK,
670 DU1_DOTCLKOUT0_MARK, QCLK_MARK,
671 DU1_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, CAN0_TX_MARK,
672 TX3_B_MARK, I2C2_SCL_B_MARK, PWM4_MARK,
673 DU1_EXHSYNC_DU1_HSYNC_MARK, QSTH_QHS_MARK,
674 DU1_EXVSYNC_DU1_VSYNC_MARK, QSTB_QHE_MARK,
675 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
676 CAN0_RX_MARK, RX3_B_MARK, I2C2_SDA_B_MARK,
677 DU1_DISP_MARK, QPOLA_MARK,
678 DU1_CDE_MARK, QPOLB_MARK, PWM4_B_MARK,
679 VI0_CLKENB_MARK, TX4_MARK, SCIFA4_TXD_MARK, TS_SDATA0_D_MARK,
680 VI0_FIELD_MARK, RX4_MARK, SCIFA4_RXD_MARK, TS_SCK0_D_MARK,
681 VI0_HSYNC_N_MARK, TX5_MARK, SCIFA5_TXD_MARK, TS_SDEN0_D_MARK,
682 VI0_VSYNC_N_MARK, RX5_MARK, SCIFA5_RXD_MARK, TS_SPSYNC0_D_MARK,
683 VI0_DATA3_VI0_B3_MARK, SCIF3_SCK_B_MARK, SCIFA3_SCK_B_MARK,
684 VI0_G0_MARK, IIC1_SCL_MARK, STP_IVCXO27_0_C_MARK, I2C4_SCL_MARK,
685 HCTS2_N_MARK, SCIFB2_CTS_N_MARK, ATAWR1_N_MARK,
686
687 /* IPSR10 */
688 VI0_G1_MARK, IIC1_SDA_MARK, STP_ISCLK_0_C_MARK, I2C4_SDA_MARK,
689 HRTS2_N_MARK, SCIFB2_RTS_N_MARK, ATADIR1_N_MARK,
690 VI0_G2_MARK, VI2_HSYNC_N_MARK, STP_ISD_0_C_MARK, I2C3_SCL_B_MARK,
691 HSCK2_MARK, SCIFB2_SCK_MARK, ATARD1_N_MARK,
692 VI0_G3_MARK, VI2_VSYNC_N_MARK, STP_ISEN_0_C_MARK, I2C3_SDA_B_MARK,
693 HRX2_MARK, SCIFB2_RXD_MARK, ATACS01_N_MARK,
694 VI0_G4_MARK, VI2_CLKENB_MARK, STP_ISSYNC_0_C_MARK,
695 HTX2_MARK, SCIFB2_TXD_MARK, SCIFB0_SCK_D_MARK,
696 VI0_G5_MARK, VI2_FIELD_MARK, STP_OPWM_0_C_MARK, FMCLK_D_MARK,
697 CAN0_TX_E_MARK, HTX1_D_MARK, SCIFB0_TXD_D_MARK,
698 VI0_G6_MARK, VI2_CLK_MARK, BPFCLK_D_MARK,
699 VI0_G7_MARK, VI2_DATA0_MARK, FMIN_D_MARK,
700 VI0_R0_MARK, VI2_DATA1_MARK, GLO_I0_B_MARK,
701 TS_SDATA0_C_MARK, ATACS11_N_MARK,
702 VI0_R1_MARK, VI2_DATA2_MARK, GLO_I1_B_MARK,
703 TS_SCK0_C_MARK, ATAG1_N_MARK,
704 VI0_R2_MARK, VI2_DATA3_MARK, GLO_Q0_B_MARK, TS_SDEN0_C_MARK,
705 VI0_R3_MARK, VI2_DATA4_MARK, GLO_Q1_B_MARK, TS_SPSYNC0_C_MARK,
706 VI0_R4_MARK, VI2_DATA5_MARK, GLO_SCLK_B_MARK, TX0_C_MARK,
707 I2C1_SCL_D_MARK,
708
709 /* IPSR11 */
710 VI0_R5_MARK, VI2_DATA6_MARK, GLO_SDATA_B_MARK, RX0_C_MARK,
711 I2C1_SDA_D_MARK,
712 VI0_R6_MARK, VI2_DATA7_MARK, GLO_SS_B_MARK, TX1_C_MARK, I2C4_SCL_B_MARK,
713 VI0_R7_MARK, GLO_RFON_B_MARK, RX1_C_MARK, CAN0_RX_E_MARK,
714 I2C4_SDA_B_MARK, HRX1_D_MARK, SCIFB0_RXD_D_MARK,
715 VI1_HSYNC_N_MARK, AVB_RXD0_MARK, TS_SDATA0_B_MARK,
716 TX4_B_MARK, SCIFA4_TXD_B_MARK,
717 VI1_VSYNC_N_MARK, AVB_RXD1_MARK, TS_SCK0_B_MARK,
718 RX4_B_MARK, SCIFA4_RXD_B_MARK,
719 VI1_CLKENB_MARK, AVB_RXD2_MARK, TS_SDEN0_B_MARK,
720 VI1_FIELD_MARK, AVB_RXD3_MARK, TS_SPSYNC0_B_MARK,
721 VI1_CLK_MARK, AVB_RXD4_MARK, VI1_DATA0_MARK, AVB_RXD5_MARK,
722 VI1_DATA1_MARK, AVB_RXD6_MARK, VI1_DATA2_MARK, AVB_RXD7_MARK,
723 VI1_DATA3_MARK, AVB_RX_ER_MARK, VI1_DATA4_MARK, AVB_MDIO_MARK,
724 VI1_DATA5_MARK, AVB_RX_DV_MARK, VI1_DATA6_MARK, AVB_MAGIC_MARK,
725 VI1_DATA7_MARK, AVB_MDC_MARK,
726 ETH_MDIO_MARK, AVB_RX_CLK_MARK, I2C2_SCL_C_MARK,
727 ETH_CRS_DV_MARK, AVB_LINK_MARK, I2C2_SDA_C_MARK,
728
729 /* IPSR12 */
730 ETH_RX_ER_MARK, AVB_CRS_MARK, I2C3_SCL_MARK, IIC0_SCL_MARK,
731 ETH_RXD0_MARK, AVB_PHY_INT_MARK, I2C3_SDA_MARK, IIC0_SDA_MARK,
732 ETH_RXD1_MARK, AVB_GTXREFCLK_MARK, CAN0_TX_C_MARK,
733 I2C2_SCL_D_MARK, MSIOF1_RXD_E_MARK,
734 ETH_LINK_MARK, AVB_TXD0_MARK, CAN0_RX_C_MARK,
735 I2C2_SDA_D_MARK, MSIOF1_SCK_E_MARK,
736 ETH_REFCLK_MARK, AVB_TXD1_MARK, SCIFA3_RXD_B_MARK,
737 CAN1_RX_C_MARK, MSIOF1_SYNC_E_MARK,
738 ETH_TXD1_MARK, AVB_TXD2_MARK, SCIFA3_TXD_B_MARK,
739 CAN1_TX_C_MARK, MSIOF1_TXD_E_MARK,
740 ETH_TX_EN_MARK, AVB_TXD3_MARK, TCLK1_B_MARK, CAN_CLK_B_MARK,
741 ETH_MAGIC_MARK, AVB_TXD4_MARK, IETX_C_MARK,
742 ETH_TXD0_MARK, AVB_TXD5_MARK, IECLK_C_MARK,
743 ETH_MDC_MARK, AVB_TXD6_MARK, IERX_C_MARK,
744 STP_IVCXO27_0_MARK, AVB_TXD7_MARK, SCIFB2_TXD_D_MARK,
745 ADIDATA_B_MARK, MSIOF0_SYNC_C_MARK,
746 STP_ISCLK_0_MARK, AVB_TX_EN_MARK, SCIFB2_RXD_D_MARK,
747 ADICS_SAMP_B_MARK, MSIOF0_SCK_C_MARK,
748
749 /* IPSR13 */
750 STP_ISD_0_MARK, AVB_TX_ER_MARK, SCIFB2_SCK_C_MARK,
751 ADICLK_B_MARK, MSIOF0_SS1_C_MARK,
752 STP_ISEN_0_MARK, AVB_TX_CLK_MARK, ADICHS0_B_MARK, MSIOF0_SS2_C_MARK,
753 STP_ISSYNC_0_MARK, AVB_COL_MARK, ADICHS1_B_MARK, MSIOF0_RXD_C_MARK,
754 STP_OPWM_0_MARK, AVB_GTX_CLK_MARK, PWM0_B_MARK,
755 ADICHS2_B_MARK, MSIOF0_TXD_C_MARK,
756 SD0_CLK_MARK, SPCLK_B_MARK, SD0_CMD_MARK, MOSI_IO0_B_MARK,
757 SD0_DATA0_MARK, MISO_IO1_B_MARK, SD0_DATA1_MARK, IO2_B_MARK,
758 SD0_DATA2_MARK, IO3_B_MARK, SD0_DATA3_MARK, SSL_B_MARK,
759 SD0_CD_MARK, MMC_D6_B_MARK, SIM0_RST_B_MARK, CAN0_RX_F_MARK,
760 SCIFA5_TXD_B_MARK, TX3_C_MARK,
761 SD0_WP_MARK, MMC_D7_B_MARK, SIM0_D_B_MARK, CAN0_TX_F_MARK,
762 SCIFA5_RXD_B_MARK, RX3_C_MARK,
763 SD1_CMD_MARK, REMOCON_B_MARK, SD1_DATA0_MARK, SPEEDIN_B_MARK,
764 SD1_DATA1_MARK, IETX_B_MARK, SD1_DATA2_MARK, IECLK_B_MARK,
765 SD1_DATA3_MARK, IERX_B_MARK,
766 SD1_CD_MARK, PWM0_MARK, TPU_TO0_MARK, I2C1_SCL_C_MARK,
767
768 /* IPSR14 */
769 SD1_WP_MARK, PWM1_B_MARK, I2C1_SDA_C_MARK,
770 SD2_CLK_MARK, MMC_CLK_MARK, SD2_CMD_MARK, MMC_CMD_MARK,
771 SD2_DATA0_MARK, MMC_D0_MARK, SD2_DATA1_MARK, MMC_D1_MARK,
772 SD2_DATA2_MARK, MMC_D2_MARK, SD2_DATA3_MARK, MMC_D3_MARK,
773 SD2_CD_MARK, MMC_D4_MARK, IIC1_SCL_C_MARK, TX5_B_MARK,
774 SCIFA5_TXD_C_MARK,
775 SD2_WP_MARK, MMC_D5_MARK, IIC1_SDA_C_MARK, RX5_B_MARK,
776 SCIFA5_RXD_C_MARK,
777 MSIOF0_SCK_MARK, RX2_C_MARK, ADIDATA_MARK,
778 VI1_CLK_C_MARK, VI1_G0_B_MARK,
779 MSIOF0_SYNC_MARK, TX2_C_MARK, ADICS_SAMP_MARK,
780 VI1_CLKENB_C_MARK, VI1_G1_B_MARK,
781 MSIOF0_TXD_MARK, ADICLK_MARK, VI1_FIELD_C_MARK, VI1_G2_B_MARK,
782 MSIOF0_RXD_MARK, ADICHS0_MARK, VI1_DATA0_C_MARK, VI1_G3_B_MARK,
783 MSIOF0_SS1_MARK, MMC_D6_MARK, ADICHS1_MARK, TX0_E_MARK,
784 VI1_HSYNC_N_C_MARK, IIC0_SCL_C_MARK, VI1_G4_B_MARK,
785 MSIOF0_SS2_MARK, MMC_D7_MARK, ADICHS2_MARK, RX0_E_MARK,
786 VI1_VSYNC_N_C_MARK, IIC0_SDA_C_MARK, VI1_G5_B_MARK,
787
788 /* IPSR15 */
789 SIM0_RST_MARK, IETX_MARK, CAN1_TX_D_MARK,
790 SIM0_CLK_MARK, IECLK_MARK, CAN_CLK_C_MARK,
791 SIM0_D_MARK, IERX_MARK, CAN1_RX_D_MARK,
792 GPS_CLK_MARK, DU1_DOTCLKIN_C_MARK, AUDIO_CLKB_B_MARK,
793 PWM5_B_MARK, SCIFA3_TXD_C_MARK,
794 GPS_SIGN_MARK, TX4_C_MARK, SCIFA4_TXD_C_MARK, PWM5_MARK,
795 VI1_G6_B_MARK, SCIFA3_RXD_C_MARK,
796 GPS_MAG_MARK, RX4_C_MARK, SCIFA4_RXD_C_MARK, PWM6_MARK,
797 VI1_G7_B_MARK, SCIFA3_SCK_C_MARK,
798 HCTS0_N_MARK, SCIFB0_CTS_N_MARK, GLO_I0_C_MARK,
799 TCLK1_MARK, VI1_DATA1_C_MARK,
800 HRTS0_N_MARK, SCIFB0_RTS_N_MARK, GLO_I1_C_MARK, VI1_DATA2_C_MARK,
801 HSCK0_MARK, SCIFB0_SCK_MARK, GLO_Q0_C_MARK, CAN_CLK_MARK,
802 TCLK2_MARK, VI1_DATA3_C_MARK,
803 HRX0_MARK, SCIFB0_RXD_MARK, GLO_Q1_C_MARK,
804 CAN0_RX_B_MARK, VI1_DATA4_C_MARK,
805 HTX0_MARK, SCIFB0_TXD_MARK, GLO_SCLK_C_MARK,
806 CAN0_TX_B_MARK, VI1_DATA5_C_MARK,
807
808 /* IPSR16 */
809 HRX1_MARK, SCIFB1_RXD_MARK, VI1_R0_B_MARK,
810 GLO_SDATA_C_MARK, VI1_DATA6_C_MARK,
811 HTX1_MARK, SCIFB1_TXD_MARK, VI1_R1_B_MARK,
812 GLO_SS_C_MARK, VI1_DATA7_C_MARK,
813 HSCK1_MARK, SCIFB1_SCK_MARK, MLB_CLK_MARK, GLO_RFON_C_MARK,
814 HCTS1_N_MARK, SCIFB1_CTS_N_MARK, MLB_SIG_MARK, CAN1_TX_B_MARK,
815 HRTS1_N_MARK, SCIFB1_RTS_N_MARK, MLB_DAT_MARK, CAN1_RX_B_MARK,
816 PINMUX_MARK_END,
817};
818
819static const u16 pinmux_data[] = {
820 PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
821
822 PINMUX_SINGLE(EX_CS0_N),
823 PINMUX_SINGLE(RD_N),
824 PINMUX_SINGLE(AUDIO_CLKA),
825 PINMUX_SINGLE(VI0_CLK),
826 PINMUX_SINGLE(VI0_DATA0_VI0_B0),
827 PINMUX_SINGLE(VI0_DATA1_VI0_B1),
828 PINMUX_SINGLE(VI0_DATA2_VI0_B2),
829 PINMUX_SINGLE(VI0_DATA4_VI0_B4),
830 PINMUX_SINGLE(VI0_DATA5_VI0_B5),
831 PINMUX_SINGLE(VI0_DATA6_VI0_B6),
832 PINMUX_SINGLE(VI0_DATA7_VI0_B7),
833 PINMUX_SINGLE(USB0_PWEN),
834 PINMUX_SINGLE(USB0_OVC),
835 PINMUX_SINGLE(USB1_PWEN),
836 PINMUX_SINGLE(USB1_OVC),
837 PINMUX_SINGLE(DU0_DOTCLKIN),
838 PINMUX_SINGLE(SD1_CLK),
839
840 /* IPSR0 */
841 PINMUX_IPSR_GPSR(IP0_0, D0),
842 PINMUX_IPSR_GPSR(IP0_1, D1),
843 PINMUX_IPSR_GPSR(IP0_2, D2),
844 PINMUX_IPSR_GPSR(IP0_3, D3),
845 PINMUX_IPSR_GPSR(IP0_4, D4),
846 PINMUX_IPSR_GPSR(IP0_5, D5),
847 PINMUX_IPSR_GPSR(IP0_6, D6),
848 PINMUX_IPSR_GPSR(IP0_7, D7),
849 PINMUX_IPSR_GPSR(IP0_8, D8),
850 PINMUX_IPSR_GPSR(IP0_9, D9),
851 PINMUX_IPSR_GPSR(IP0_10, D10),
852 PINMUX_IPSR_GPSR(IP0_11, D11),
853 PINMUX_IPSR_GPSR(IP0_12, D12),
854 PINMUX_IPSR_GPSR(IP0_13, D13),
855 PINMUX_IPSR_GPSR(IP0_14, D14),
856 PINMUX_IPSR_GPSR(IP0_15, D15),
857 PINMUX_IPSR_GPSR(IP0_18_16, A0),
858 PINMUX_IPSR_MSEL(IP0_18_16, ATAWR0_N_C, SEL_LBS_2),
859 PINMUX_IPSR_MSEL(IP0_18_16, MSIOF0_SCK_B, SEL_SOF0_1),
860 PINMUX_IPSR_MSEL(IP0_18_16, I2C0_SCL_C, SEL_I2C0_2),
861 PINMUX_IPSR_GPSR(IP0_18_16, PWM2_B),
862 PINMUX_IPSR_GPSR(IP0_20_19, A1),
863 PINMUX_IPSR_MSEL(IP0_20_19, MSIOF0_SYNC_B, SEL_SOF0_1),
864 PINMUX_IPSR_GPSR(IP0_22_21, A2),
865 PINMUX_IPSR_MSEL(IP0_22_21, MSIOF0_SS1_B, SEL_SOF0_1),
866 PINMUX_IPSR_GPSR(IP0_24_23, A3),
867 PINMUX_IPSR_MSEL(IP0_24_23, MSIOF0_SS2_B, SEL_SOF0_1),
868 PINMUX_IPSR_GPSR(IP0_26_25, A4),
869 PINMUX_IPSR_MSEL(IP0_26_25, MSIOF0_TXD_B, SEL_SOF0_1),
870 PINMUX_IPSR_GPSR(IP0_28_27, A5),
871 PINMUX_IPSR_MSEL(IP0_28_27, MSIOF0_RXD_B, SEL_SOF0_1),
872 PINMUX_IPSR_GPSR(IP0_30_29, A6),
873 PINMUX_IPSR_MSEL(IP0_30_29, MSIOF1_SCK, SEL_SOF1_0),
874
875 /* IPSR1 */
876 PINMUX_IPSR_GPSR(IP1_1_0, A7),
877 PINMUX_IPSR_MSEL(IP1_1_0, MSIOF1_SYNC, SEL_SOF1_0),
878 PINMUX_IPSR_GPSR(IP1_3_2, A8),
879 PINMUX_IPSR_MSEL(IP1_3_2, MSIOF1_SS1, SEL_SOF1_0),
880 PINMUX_IPSR_MSEL(IP1_3_2, I2C0_SCL, SEL_I2C0_0),
881 PINMUX_IPSR_GPSR(IP1_5_4, A9),
882 PINMUX_IPSR_MSEL(IP1_5_4, MSIOF1_SS2, SEL_SOF1_0),
883 PINMUX_IPSR_MSEL(IP1_5_4, I2C0_SDA, SEL_I2C0_0),
884 PINMUX_IPSR_GPSR(IP1_7_6, A10),
885 PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD, SEL_SOF1_0),
886 PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD_D, SEL_SOF1_3),
887 PINMUX_IPSR_GPSR(IP1_10_8, A11),
888 PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD, SEL_SOF1_0),
889 PINMUX_IPSR_MSEL(IP1_10_8, I2C3_SCL_D, SEL_I2C3_3),
890 PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD_D, SEL_SOF1_3),
891 PINMUX_IPSR_GPSR(IP1_13_11, A12),
892 PINMUX_IPSR_MSEL(IP1_13_11, FMCLK, SEL_FM_0),
893 PINMUX_IPSR_MSEL(IP1_13_11, I2C3_SDA_D, SEL_I2C3_3),
894 PINMUX_IPSR_MSEL(IP1_13_11, MSIOF1_SCK_D, SEL_SOF1_3),
895 PINMUX_IPSR_GPSR(IP1_16_14, A13),
896 PINMUX_IPSR_MSEL(IP1_16_14, ATAG0_N_C, SEL_LBS_2),
897 PINMUX_IPSR_MSEL(IP1_16_14, BPFCLK, SEL_FM_0),
898 PINMUX_IPSR_MSEL(IP1_16_14, MSIOF1_SS1_D, SEL_SOF1_3),
899 PINMUX_IPSR_GPSR(IP1_19_17, A14),
900 PINMUX_IPSR_MSEL(IP1_19_17, ATADIR0_N_C, SEL_LBS_2),
901 PINMUX_IPSR_MSEL(IP1_19_17, FMIN, SEL_FM_0),
902 PINMUX_IPSR_MSEL(IP1_19_17, FMIN_C, SEL_FM_2),
903 PINMUX_IPSR_MSEL(IP1_19_17, MSIOF1_SYNC_D, SEL_SOF1_3),
904 PINMUX_IPSR_GPSR(IP1_22_20, A15),
905 PINMUX_IPSR_MSEL(IP1_22_20, BPFCLK_C, SEL_FM_2),
906 PINMUX_IPSR_GPSR(IP1_25_23, A16),
907 PINMUX_IPSR_MSEL(IP1_25_23, DREQ2_B, SEL_LBS_1),
908 PINMUX_IPSR_MSEL(IP1_25_23, FMCLK_C, SEL_FM_2),
909 PINMUX_IPSR_MSEL(IP1_25_23, SCIFA1_SCK_B, SEL_SCIFA1_1),
910 PINMUX_IPSR_GPSR(IP1_28_26, A17),
911 PINMUX_IPSR_MSEL(IP1_28_26, DACK2_B, SEL_LBS_1),
912 PINMUX_IPSR_MSEL(IP1_28_26, I2C0_SDA_C, SEL_I2C0_2),
913 PINMUX_IPSR_GPSR(IP1_31_29, A18),
914 PINMUX_IPSR_MSEL(IP1_31_29, DREQ1, SEL_LBS_0),
915 PINMUX_IPSR_MSEL(IP1_31_29, SCIFA1_RXD_C, SEL_SCIFA1_2),
916 PINMUX_IPSR_MSEL(IP1_31_29, SCIFB1_RXD_C, SEL_SCIFB1_2),
917
918 /* IPSR2 */
919 PINMUX_IPSR_GPSR(IP2_2_0, A19),
920 PINMUX_IPSR_GPSR(IP2_2_0, DACK1),
921 PINMUX_IPSR_MSEL(IP2_2_0, SCIFA1_TXD_C, SEL_SCIFA1_2),
922 PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_TXD_C, SEL_SCIFB1_2),
923 PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_SCK_B, SEL_SCIFB1_1),
924 PINMUX_IPSR_GPSR(IP2_2_0, A20),
925 PINMUX_IPSR_MSEL(IP2_4_3, SPCLK, SEL_QSP_0),
926 PINMUX_IPSR_GPSR(IP2_6_5, A21),
927 PINMUX_IPSR_MSEL(IP2_6_5, ATAWR0_N_B, SEL_LBS_1),
928 PINMUX_IPSR_MSEL(IP2_6_5, MOSI_IO0, SEL_QSP_0),
929 PINMUX_IPSR_GPSR(IP2_9_7, A22),
930 PINMUX_IPSR_MSEL(IP2_9_7, MISO_IO1, SEL_QSP_0),
931 PINMUX_IPSR_MSEL(IP2_9_7, FMCLK_B, SEL_FM_1),
932 PINMUX_IPSR_MSEL(IP2_9_7, TX0, SEL_SCIF0_0),
933 PINMUX_IPSR_MSEL(IP2_9_7, SCIFA0_TXD, SEL_SCFA_0),
934 PINMUX_IPSR_GPSR(IP2_12_10, A23),
935 PINMUX_IPSR_MSEL(IP2_12_10, IO2, SEL_QSP_0),
936 PINMUX_IPSR_MSEL(IP2_12_10, BPFCLK_B, SEL_FM_1),
937 PINMUX_IPSR_MSEL(IP2_12_10, RX0, SEL_SCIF0_0),
938 PINMUX_IPSR_MSEL(IP2_12_10, SCIFA0_RXD, SEL_SCFA_0),
939 PINMUX_IPSR_GPSR(IP2_15_13, A24),
940 PINMUX_IPSR_MSEL(IP2_15_13, DREQ2, SEL_LBS_0),
941 PINMUX_IPSR_MSEL(IP2_15_13, IO3, SEL_QSP_0),
942 PINMUX_IPSR_MSEL(IP2_15_13, TX1, SEL_SCIF1_0),
943 PINMUX_IPSR_MSEL(IP2_15_13, SCIFA1_TXD, SEL_SCIFA1_0),
944 PINMUX_IPSR_GPSR(IP2_18_16, A25),
945 PINMUX_IPSR_MSEL(IP2_18_16, DACK2, SEL_LBS_0),
946 PINMUX_IPSR_MSEL(IP2_18_16, SSL, SEL_QSP_0),
947 PINMUX_IPSR_MSEL(IP2_18_16, DREQ1_C, SEL_LBS_2),
948 PINMUX_IPSR_MSEL(IP2_18_16, RX1, SEL_SCIF1_0),
949 PINMUX_IPSR_MSEL(IP2_18_16, SCIFA1_RXD, SEL_SCIFA1_0),
950 PINMUX_IPSR_GPSR(IP2_20_19, CS0_N),
951 PINMUX_IPSR_MSEL(IP2_20_19, ATAG0_N_B, SEL_LBS_1),
952 PINMUX_IPSR_MSEL(IP2_20_19, I2C1_SCL, SEL_I2C1_0),
953 PINMUX_IPSR_GPSR(IP2_22_21, CS1_N_A26),
954 PINMUX_IPSR_MSEL(IP2_22_21, ATADIR0_N_B, SEL_LBS_1),
955 PINMUX_IPSR_MSEL(IP2_22_21, I2C1_SDA, SEL_I2C1_0),
956 PINMUX_IPSR_GPSR(IP2_24_23, EX_CS1_N),
957 PINMUX_IPSR_MSEL(IP2_24_23, MSIOF2_SCK, SEL_SOF2_0),
958 PINMUX_IPSR_GPSR(IP2_26_25, EX_CS2_N),
959 PINMUX_IPSR_MSEL(IP2_26_25, ATAWR0_N, SEL_LBS_0),
960 PINMUX_IPSR_MSEL(IP2_26_25, MSIOF2_SYNC, SEL_SOF2_0),
961 PINMUX_IPSR_GPSR(IP2_29_27, EX_CS3_N),
962 PINMUX_IPSR_MSEL(IP2_29_27, ATADIR0_N, SEL_LBS_0),
963 PINMUX_IPSR_MSEL(IP2_29_27, MSIOF2_TXD, SEL_SOF2_0),
964 PINMUX_IPSR_MSEL(IP2_29_27, ATAG0_N, SEL_LBS_0),
965 PINMUX_IPSR_GPSR(IP2_29_27, EX_WAIT1),
966
967 /* IPSR3 */
968 PINMUX_IPSR_GPSR(IP3_2_0, EX_CS4_N),
969 PINMUX_IPSR_MSEL(IP3_2_0, ATARD0_N, SEL_LBS_0),
970 PINMUX_IPSR_MSEL(IP3_2_0, MSIOF2_RXD, SEL_SOF2_0),
971 PINMUX_IPSR_GPSR(IP3_2_0, EX_WAIT2),
972 PINMUX_IPSR_GPSR(IP3_5_3, EX_CS5_N),
973 PINMUX_IPSR_GPSR(IP3_5_3, ATACS00_N),
974 PINMUX_IPSR_MSEL(IP3_5_3, MSIOF2_SS1, SEL_SOF2_0),
975 PINMUX_IPSR_MSEL(IP3_5_3, HRX1_B, SEL_HSCIF1_1),
976 PINMUX_IPSR_MSEL(IP3_5_3, SCIFB1_RXD_B, SEL_SCIFB1_1),
977 PINMUX_IPSR_GPSR(IP3_5_3, PWM1),
978 PINMUX_IPSR_GPSR(IP3_5_3, TPU_TO1),
979 PINMUX_IPSR_GPSR(IP3_8_6, BS_N),
980 PINMUX_IPSR_GPSR(IP3_8_6, ATACS10_N),
981 PINMUX_IPSR_MSEL(IP3_8_6, MSIOF2_SS2, SEL_SOF2_0),
982 PINMUX_IPSR_MSEL(IP3_8_6, HTX1_B, SEL_HSCIF1_1),
983 PINMUX_IPSR_MSEL(IP3_8_6, SCIFB1_TXD_B, SEL_SCIFB1_1),
984 PINMUX_IPSR_GPSR(IP3_8_6, PWM2),
985 PINMUX_IPSR_GPSR(IP3_8_6, TPU_TO2),
986 PINMUX_IPSR_GPSR(IP3_11_9, RD_WR_N),
987 PINMUX_IPSR_MSEL(IP3_11_9, HRX2_B, SEL_HSCIF2_1),
988 PINMUX_IPSR_MSEL(IP3_11_9, FMIN_B, SEL_FM_1),
989 PINMUX_IPSR_MSEL(IP3_11_9, SCIFB0_RXD_B, SEL_SCIFB_1),
990 PINMUX_IPSR_MSEL(IP3_11_9, DREQ1_D, SEL_LBS_1),
991 PINMUX_IPSR_GPSR(IP3_13_12, WE0_N),
992 PINMUX_IPSR_MSEL(IP3_13_12, HCTS2_N_B, SEL_HSCIF2_1),
993 PINMUX_IPSR_MSEL(IP3_13_12, SCIFB0_TXD_B, SEL_SCIFB_1),
994 PINMUX_IPSR_GPSR(IP3_15_14, WE1_N),
995 PINMUX_IPSR_MSEL(IP3_15_14, ATARD0_N_B, SEL_LBS_1),
996 PINMUX_IPSR_MSEL(IP3_15_14, HTX2_B, SEL_HSCIF2_1),
997 PINMUX_IPSR_MSEL(IP3_15_14, SCIFB0_RTS_N_B, SEL_SCIFB_1),
998 PINMUX_IPSR_GPSR(IP3_17_16, EX_WAIT0),
999 PINMUX_IPSR_MSEL(IP3_17_16, HRTS2_N_B, SEL_HSCIF2_1),
1000 PINMUX_IPSR_MSEL(IP3_17_16, SCIFB0_CTS_N_B, SEL_SCIFB_1),
1001 PINMUX_IPSR_GPSR(IP3_19_18, DREQ0),
1002 PINMUX_IPSR_GPSR(IP3_19_18, PWM3),
1003 PINMUX_IPSR_GPSR(IP3_19_18, TPU_TO3),
1004 PINMUX_IPSR_GPSR(IP3_21_20, DACK0),
1005 PINMUX_IPSR_GPSR(IP3_21_20, DRACK0),
1006 PINMUX_IPSR_MSEL(IP3_21_20, REMOCON, SEL_RCN_0),
1007 PINMUX_IPSR_MSEL(IP3_24_22, SPEEDIN, SEL_RSP_0),
1008 PINMUX_IPSR_MSEL(IP3_24_22, HSCK0_C, SEL_HSCIF0_2),
1009 PINMUX_IPSR_MSEL(IP3_24_22, HSCK2_C, SEL_HSCIF2_2),
1010 PINMUX_IPSR_MSEL(IP3_24_22, SCIFB0_SCK_B, SEL_SCIFB_1),
1011 PINMUX_IPSR_MSEL(IP3_24_22, SCIFB2_SCK_B, SEL_SCIFB2_1),
1012 PINMUX_IPSR_MSEL(IP3_24_22, DREQ2_C, SEL_LBS_2),
1013 PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
1014 PINMUX_IPSR_MSEL(IP3_27_25, SSI_SCK0129, SEL_SSI0_0),
1015 PINMUX_IPSR_MSEL(IP3_27_25, HRX0_C, SEL_HSCIF0_2),
1016 PINMUX_IPSR_MSEL(IP3_27_25, HRX2_C, SEL_HSCIF2_2),
1017 PINMUX_IPSR_MSEL(IP3_27_25, SCIFB0_RXD_C, SEL_SCIFB_2),
1018 PINMUX_IPSR_MSEL(IP3_27_25, SCIFB2_RXD_C, SEL_SCIFB2_2),
1019 PINMUX_IPSR_MSEL(IP3_30_28, SSI_WS0129, SEL_SSI0_0),
1020 PINMUX_IPSR_MSEL(IP3_30_28, HTX0_C, SEL_HSCIF0_2),
1021 PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
1022 PINMUX_IPSR_MSEL(IP3_30_28, SCIFB0_TXD_C, SEL_SCIFB_2),
1023 PINMUX_IPSR_MSEL(IP3_30_28, SCIFB2_TXD_C, SEL_SCIFB2_2),
1024
1025 /* IPSR4 */
1026 PINMUX_IPSR_MSEL(IP4_1_0, SSI_SDATA0, SEL_SSI0_0),
1027 PINMUX_IPSR_MSEL(IP4_1_0, I2C0_SCL_B, SEL_I2C0_1),
1028 PINMUX_IPSR_MSEL(IP4_1_0, IIC0_SCL_B, SEL_IIC0_1),
1029 PINMUX_IPSR_MSEL(IP4_1_0, MSIOF2_SCK_C, SEL_SOF2_2),
1030 PINMUX_IPSR_MSEL(IP4_4_2, SSI_SCK1, SEL_SSI1_0),
1031 PINMUX_IPSR_MSEL(IP4_4_2, I2C0_SDA_B, SEL_I2C0_1),
1032 PINMUX_IPSR_MSEL(IP4_4_2, IIC0_SDA_B, SEL_IIC0_1),
1033 PINMUX_IPSR_MSEL(IP4_4_2, MSIOF2_SYNC_C, SEL_SOF2_2),
1034 PINMUX_IPSR_MSEL(IP4_4_2, GLO_I0_D, SEL_GPS_3),
1035 PINMUX_IPSR_MSEL(IP4_7_5, SSI_WS1, SEL_SSI1_0),
1036 PINMUX_IPSR_MSEL(IP4_7_5, I2C1_SCL_B, SEL_I2C1_1),
1037 PINMUX_IPSR_MSEL(IP4_7_5, IIC1_SCL_B, SEL_IIC1_1),
1038 PINMUX_IPSR_MSEL(IP4_7_5, MSIOF2_TXD_C, SEL_SOF2_2),
1039 PINMUX_IPSR_MSEL(IP4_7_5, GLO_I1_D, SEL_GPS_3),
1040 PINMUX_IPSR_MSEL(IP4_9_8, SSI_SDATA1, SEL_SSI1_0),
1041 PINMUX_IPSR_MSEL(IP4_9_8, I2C1_SDA_B, SEL_I2C1_1),
1042 PINMUX_IPSR_MSEL(IP4_9_8, IIC1_SDA_B, SEL_IIC1_1),
1043 PINMUX_IPSR_MSEL(IP4_9_8, MSIOF2_RXD_C, SEL_SOF2_2),
1044 PINMUX_IPSR_GPSR(IP4_12_10, SSI_SCK2),
1045 PINMUX_IPSR_MSEL(IP4_12_10, I2C2_SCL, SEL_I2C2_0),
1046 PINMUX_IPSR_MSEL(IP4_12_10, GPS_CLK_B, SEL_GPS_1),
1047 PINMUX_IPSR_MSEL(IP4_12_10, GLO_Q0_D, SEL_GPS_3),
1048 PINMUX_IPSR_MSEL(IP4_12_10, HSCK1_E, SEL_HSCIF1_4),
1049 PINMUX_IPSR_GPSR(IP4_15_13, SSI_WS2),
1050 PINMUX_IPSR_MSEL(IP4_15_13, I2C2_SDA, SEL_I2C2_0),
1051 PINMUX_IPSR_MSEL(IP4_15_13, GPS_SIGN_B, SEL_GPS_1),
1052 PINMUX_IPSR_MSEL(IP4_15_13, RX2_E, SEL_SCIF2_4),
1053 PINMUX_IPSR_MSEL(IP4_15_13, GLO_Q1_D, SEL_GPS_3),
1054 PINMUX_IPSR_MSEL(IP4_15_13, HCTS1_N_E, SEL_HSCIF1_4),
1055 PINMUX_IPSR_GPSR(IP4_18_16, SSI_SDATA2),
1056 PINMUX_IPSR_MSEL(IP4_18_16, GPS_MAG_B, SEL_GPS_1),
1057 PINMUX_IPSR_MSEL(IP4_18_16, TX2_E, SEL_SCIF2_4),
1058 PINMUX_IPSR_MSEL(IP4_18_16, HRTS1_N_E, SEL_HSCIF1_4),
1059 PINMUX_IPSR_GPSR(IP4_19, SSI_SCK34),
1060 PINMUX_IPSR_GPSR(IP4_20, SSI_WS34),
1061 PINMUX_IPSR_GPSR(IP4_21, SSI_SDATA3),
1062 PINMUX_IPSR_GPSR(IP4_23_22, SSI_SCK4),
1063 PINMUX_IPSR_MSEL(IP4_23_22, GLO_SS_D, SEL_GPS_3),
1064 PINMUX_IPSR_GPSR(IP4_25_24, SSI_WS4),
1065 PINMUX_IPSR_MSEL(IP4_25_24, GLO_RFON_D, SEL_GPS_3),
1066 PINMUX_IPSR_GPSR(IP4_27_26, SSI_SDATA4),
1067 PINMUX_IPSR_MSEL(IP4_27_26, MSIOF2_SCK_D, SEL_SOF2_3),
1068 PINMUX_IPSR_GPSR(IP4_30_28, SSI_SCK5),
1069 PINMUX_IPSR_MSEL(IP4_30_28, MSIOF1_SCK_C, SEL_SOF1_2),
1070 PINMUX_IPSR_MSEL(IP4_30_28, TS_SDATA0, SEL_TSIF0_0),
1071 PINMUX_IPSR_MSEL(IP4_30_28, GLO_I0, SEL_GPS_0),
1072 PINMUX_IPSR_MSEL(IP4_30_28, MSIOF2_SYNC_D, SEL_SOF2_3),
1073 PINMUX_IPSR_GPSR(IP4_30_28, VI1_R2_B),
1074
1075 /* IPSR5 */
1076 PINMUX_IPSR_GPSR(IP5_2_0, SSI_WS5),
1077 PINMUX_IPSR_MSEL(IP5_2_0, MSIOF1_SYNC_C, SEL_SOF1_2),
1078 PINMUX_IPSR_MSEL(IP5_2_0, TS_SCK0, SEL_TSIF0_0),
1079 PINMUX_IPSR_MSEL(IP5_2_0, GLO_I1, SEL_GPS_0),
1080 PINMUX_IPSR_MSEL(IP5_2_0, MSIOF2_TXD_D, SEL_SOF2_3),
1081 PINMUX_IPSR_GPSR(IP5_2_0, VI1_R3_B),
1082 PINMUX_IPSR_GPSR(IP5_5_3, SSI_SDATA5),
1083 PINMUX_IPSR_MSEL(IP5_5_3, MSIOF1_TXD_C, SEL_SOF1_2),
1084 PINMUX_IPSR_MSEL(IP5_5_3, TS_SDEN0, SEL_TSIF0_0),
1085 PINMUX_IPSR_MSEL(IP5_5_3, GLO_Q0, SEL_GPS_0),
1086 PINMUX_IPSR_MSEL(IP5_5_3, MSIOF2_SS1_D, SEL_SOF2_3),
1087 PINMUX_IPSR_GPSR(IP5_5_3, VI1_R4_B),
1088 PINMUX_IPSR_GPSR(IP5_8_6, SSI_SCK6),
1089 PINMUX_IPSR_MSEL(IP5_8_6, MSIOF1_RXD_C, SEL_SOF1_2),
1090 PINMUX_IPSR_MSEL(IP5_8_6, TS_SPSYNC0, SEL_TSIF0_0),
1091 PINMUX_IPSR_MSEL(IP5_8_6, GLO_Q1, SEL_GPS_0),
1092 PINMUX_IPSR_MSEL(IP5_8_6, MSIOF2_RXD_D, SEL_SOF2_3),
1093 PINMUX_IPSR_GPSR(IP5_8_6, VI1_R5_B),
1094 PINMUX_IPSR_GPSR(IP5_11_9, SSI_WS6),
1095 PINMUX_IPSR_MSEL(IP5_11_9, GLO_SCLK, SEL_GPS_0),
1096 PINMUX_IPSR_MSEL(IP5_11_9, MSIOF2_SS2_D, SEL_SOF2_3),
1097 PINMUX_IPSR_GPSR(IP5_11_9, VI1_R6_B),
1098 PINMUX_IPSR_GPSR(IP5_14_12, SSI_SDATA6),
1099 PINMUX_IPSR_MSEL(IP5_14_12, STP_IVCXO27_0_B, SEL_SSP_1),
1100 PINMUX_IPSR_MSEL(IP5_14_12, GLO_SDATA, SEL_GPS_0),
1101 PINMUX_IPSR_GPSR(IP5_14_12, VI1_R7_B),
1102 PINMUX_IPSR_MSEL(IP5_16_15, SSI_SCK78, SEL_SSI7_0),
1103 PINMUX_IPSR_MSEL(IP5_16_15, STP_ISCLK_0_B, SEL_SSP_1),
1104 PINMUX_IPSR_MSEL(IP5_16_15, GLO_SS, SEL_GPS_0),
1105 PINMUX_IPSR_MSEL(IP5_19_17, SSI_WS78, SEL_SSI7_0),
1106 PINMUX_IPSR_MSEL(IP5_19_17, TX0_D, SEL_SCIF0_3),
1107 PINMUX_IPSR_MSEL(IP5_19_17, STP_ISD_0_B, SEL_SSP_1),
1108 PINMUX_IPSR_MSEL(IP5_19_17, GLO_RFON, SEL_GPS_0),
1109 PINMUX_IPSR_MSEL(IP5_21_20, SSI_SDATA7, SEL_SSI7_0),
1110 PINMUX_IPSR_MSEL(IP5_21_20, RX0_D, SEL_SCIF0_3),
1111 PINMUX_IPSR_MSEL(IP5_21_20, STP_ISEN_0_B, SEL_SSP_1),
1112 PINMUX_IPSR_MSEL(IP5_23_22, SSI_SDATA8, SEL_SSI8_0),
1113 PINMUX_IPSR_MSEL(IP5_23_22, TX1_D, SEL_SCIF1_3),
1114 PINMUX_IPSR_MSEL(IP5_23_22, STP_ISSYNC_0_B, SEL_SSP_1),
1115 PINMUX_IPSR_MSEL(IP5_25_24, SSI_SCK9, SEL_SSI9_0),
1116 PINMUX_IPSR_MSEL(IP5_25_24, RX1_D, SEL_SCIF1_3),
1117 PINMUX_IPSR_MSEL(IP5_25_24, GLO_SCLK_D, SEL_GPS_3),
1118 PINMUX_IPSR_MSEL(IP5_28_26, SSI_WS9, SEL_SSI9_0),
1119 PINMUX_IPSR_MSEL(IP5_28_26, TX3_D, SEL_SCIF3_3),
1120 PINMUX_IPSR_MSEL(IP5_28_26, CAN0_TX_D, SEL_CAN0_3),
1121 PINMUX_IPSR_MSEL(IP5_28_26, GLO_SDATA_D, SEL_GPS_3),
1122 PINMUX_IPSR_MSEL(IP5_31_29, SSI_SDATA9, SEL_SSI9_0),
1123 PINMUX_IPSR_MSEL(IP5_31_29, RX3_D, SEL_SCIF3_3),
1124 PINMUX_IPSR_MSEL(IP5_31_29, CAN0_RX_D, SEL_CAN0_3),
1125
1126 /* IPSR6 */
1127 PINMUX_IPSR_MSEL(IP6_2_0, AUDIO_CLKB, SEL_ADG_0),
1128 PINMUX_IPSR_MSEL(IP6_2_0, STP_OPWM_0_B, SEL_SSP_1),
1129 PINMUX_IPSR_MSEL(IP6_2_0, MSIOF1_SCK_B, SEL_SOF1_1),
1130 PINMUX_IPSR_MSEL(IP6_2_0, SCIF_CLK, SEL_SCIF_0),
1131 PINMUX_IPSR_GPSR(IP6_2_0, DVC_MUTE),
1132 PINMUX_IPSR_MSEL(IP6_2_0, BPFCLK_E, SEL_FM_4),
1133 PINMUX_IPSR_GPSR(IP6_5_3, AUDIO_CLKC),
1134 PINMUX_IPSR_MSEL(IP6_5_3, SCIFB0_SCK_C, SEL_SCIFB_2),
1135 PINMUX_IPSR_MSEL(IP6_5_3, MSIOF1_SYNC_B, SEL_SOF1_1),
1136 PINMUX_IPSR_MSEL(IP6_5_3, RX2, SEL_SCIF2_0),
1137 PINMUX_IPSR_MSEL(IP6_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
1138 PINMUX_IPSR_MSEL(IP6_5_3, FMIN_E, SEL_FM_4),
1139 PINMUX_IPSR_GPSR(IP6_7_6, AUDIO_CLKOUT),
1140 PINMUX_IPSR_MSEL(IP6_7_6, MSIOF1_SS1_B, SEL_SOF1_1),
1141 PINMUX_IPSR_MSEL(IP6_7_6, TX2, SEL_SCIF2_0),
1142 PINMUX_IPSR_MSEL(IP6_7_6, SCIFA2_TXD, SEL_SCIFA2_0),
1143 PINMUX_IPSR_GPSR(IP6_9_8, IRQ0),
1144 PINMUX_IPSR_MSEL(IP6_9_8, SCIFB1_RXD_D, SEL_SCIFB1_3),
Marek Vasut06ef9e82018-01-17 17:14:45 +01001145 PINMUX_IPSR_GPSR(IP6_11_10, IRQ1),
1146 PINMUX_IPSR_MSEL(IP6_11_10, SCIFB1_SCK_C, SEL_SCIFB1_2),
Marek Vasut06ef9e82018-01-17 17:14:45 +01001147 PINMUX_IPSR_GPSR(IP6_13_12, IRQ2),
1148 PINMUX_IPSR_MSEL(IP6_13_12, SCIFB1_TXD_D, SEL_SCIFB1_3),
Marek Vasut06ef9e82018-01-17 17:14:45 +01001149 PINMUX_IPSR_GPSR(IP6_15_14, IRQ3),
1150 PINMUX_IPSR_MSEL(IP6_15_14, I2C4_SCL_C, SEL_I2C4_2),
1151 PINMUX_IPSR_MSEL(IP6_15_14, MSIOF2_TXD_E, SEL_SOF2_4),
Marek Vasut06ef9e82018-01-17 17:14:45 +01001152 PINMUX_IPSR_GPSR(IP6_18_16, IRQ4),
1153 PINMUX_IPSR_MSEL(IP6_18_16, HRX1_C, SEL_HSCIF1_2),
1154 PINMUX_IPSR_MSEL(IP6_18_16, I2C4_SDA_C, SEL_I2C4_2),
1155 PINMUX_IPSR_MSEL(IP6_18_16, MSIOF2_RXD_E, SEL_SOF2_4),
Marek Vasut06ef9e82018-01-17 17:14:45 +01001156 PINMUX_IPSR_GPSR(IP6_20_19, IRQ5),
1157 PINMUX_IPSR_MSEL(IP6_20_19, HTX1_C, SEL_HSCIF1_2),
1158 PINMUX_IPSR_MSEL(IP6_20_19, I2C1_SCL_E, SEL_I2C1_4),
1159 PINMUX_IPSR_MSEL(IP6_20_19, MSIOF2_SCK_E, SEL_SOF2_4),
1160 PINMUX_IPSR_GPSR(IP6_23_21, IRQ6),
1161 PINMUX_IPSR_MSEL(IP6_23_21, HSCK1_C, SEL_HSCIF1_2),
1162 PINMUX_IPSR_MSEL(IP6_23_21, MSIOF1_SS2_B, SEL_SOF1_1),
1163 PINMUX_IPSR_MSEL(IP6_23_21, I2C1_SDA_E, SEL_I2C1_4),
1164 PINMUX_IPSR_MSEL(IP6_23_21, MSIOF2_SYNC_E, SEL_SOF2_4),
1165 PINMUX_IPSR_GPSR(IP6_26_24, IRQ7),
1166 PINMUX_IPSR_MSEL(IP6_26_24, HCTS1_N_C, SEL_HSCIF1_2),
1167 PINMUX_IPSR_MSEL(IP6_26_24, MSIOF1_TXD_B, SEL_SOF1_1),
1168 PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_C, SEL_GPS_2),
1169 PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_D, SEL_GPS_3),
1170 PINMUX_IPSR_GPSR(IP6_29_27, IRQ8),
1171 PINMUX_IPSR_MSEL(IP6_29_27, HRTS1_N_C, SEL_HSCIF1_2),
1172 PINMUX_IPSR_MSEL(IP6_29_27, MSIOF1_RXD_B, SEL_SOF1_1),
1173 PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_C, SEL_GPS_2),
1174 PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_D, SEL_GPS_3),
1175
1176 /* IPSR7 */
1177 PINMUX_IPSR_GPSR(IP7_2_0, IRQ9),
1178 PINMUX_IPSR_MSEL(IP7_2_0, DU1_DOTCLKIN_B, SEL_DIS_1),
1179 PINMUX_IPSR_MSEL(IP7_2_0, CAN_CLK_D, SEL_CANCLK_3),
1180 PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_C, SEL_GPS_2),
1181 PINMUX_IPSR_MSEL(IP7_2_0, SCIF_CLK_B, SEL_SCIF_1),
1182 PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_D, SEL_GPS_3),
1183 PINMUX_IPSR_GPSR(IP7_5_3, DU1_DR0),
1184 PINMUX_IPSR_GPSR(IP7_5_3, LCDOUT0),
1185 PINMUX_IPSR_MSEL(IP7_5_3, VI1_DATA0_B, SEL_VI1_1),
1186 PINMUX_IPSR_MSEL(IP7_5_3, TX0_B, SEL_SCIF0_1),
1187 PINMUX_IPSR_MSEL(IP7_5_3, SCIFA0_TXD_B, SEL_SCFA_1),
1188 PINMUX_IPSR_MSEL(IP7_5_3, MSIOF2_SCK_B, SEL_SOF2_1),
1189 PINMUX_IPSR_GPSR(IP7_8_6, DU1_DR1),
1190 PINMUX_IPSR_GPSR(IP7_8_6, LCDOUT1),
1191 PINMUX_IPSR_MSEL(IP7_8_6, VI1_DATA1_B, SEL_VI1_1),
1192 PINMUX_IPSR_MSEL(IP7_8_6, RX0_B, SEL_SCIF0_1),
1193 PINMUX_IPSR_MSEL(IP7_8_6, SCIFA0_RXD_B, SEL_SCFA_1),
1194 PINMUX_IPSR_MSEL(IP7_8_6, MSIOF2_SYNC_B, SEL_SOF2_1),
1195 PINMUX_IPSR_GPSR(IP7_10_9, DU1_DR2),
1196 PINMUX_IPSR_GPSR(IP7_10_9, LCDOUT2),
1197 PINMUX_IPSR_MSEL(IP7_10_9, SSI_SCK0129_B, SEL_SSI0_1),
1198 PINMUX_IPSR_GPSR(IP7_12_11, DU1_DR3),
1199 PINMUX_IPSR_GPSR(IP7_12_11, LCDOUT3),
1200 PINMUX_IPSR_MSEL(IP7_12_11, SSI_WS0129_B, SEL_SSI0_1),
1201 PINMUX_IPSR_GPSR(IP7_14_13, DU1_DR4),
1202 PINMUX_IPSR_GPSR(IP7_14_13, LCDOUT4),
1203 PINMUX_IPSR_MSEL(IP7_14_13, SSI_SDATA0_B, SEL_SSI0_1),
1204 PINMUX_IPSR_GPSR(IP7_16_15, DU1_DR5),
1205 PINMUX_IPSR_GPSR(IP7_16_15, LCDOUT5),
1206 PINMUX_IPSR_MSEL(IP7_16_15, SSI_SCK1_B, SEL_SSI1_1),
1207 PINMUX_IPSR_GPSR(IP7_18_17, DU1_DR6),
1208 PINMUX_IPSR_GPSR(IP7_18_17, LCDOUT6),
1209 PINMUX_IPSR_MSEL(IP7_18_17, SSI_WS1_B, SEL_SSI1_1),
1210 PINMUX_IPSR_GPSR(IP7_20_19, DU1_DR7),
1211 PINMUX_IPSR_GPSR(IP7_20_19, LCDOUT7),
1212 PINMUX_IPSR_MSEL(IP7_20_19, SSI_SDATA1_B, SEL_SSI1_1),
1213 PINMUX_IPSR_GPSR(IP7_23_21, DU1_DG0),
1214 PINMUX_IPSR_GPSR(IP7_23_21, LCDOUT8),
1215 PINMUX_IPSR_MSEL(IP7_23_21, VI1_DATA2_B, SEL_VI1_1),
1216 PINMUX_IPSR_MSEL(IP7_23_21, TX1_B, SEL_SCIF1_1),
1217 PINMUX_IPSR_MSEL(IP7_23_21, SCIFA1_TXD_B, SEL_SCIFA1_1),
1218 PINMUX_IPSR_MSEL(IP7_23_21, MSIOF2_SS1_B, SEL_SOF2_1),
1219 PINMUX_IPSR_GPSR(IP7_26_24, DU1_DG1),
1220 PINMUX_IPSR_GPSR(IP7_26_24, LCDOUT9),
1221 PINMUX_IPSR_MSEL(IP7_26_24, VI1_DATA3_B, SEL_VI1_1),
1222 PINMUX_IPSR_MSEL(IP7_26_24, RX1_B, SEL_SCIF1_1),
1223 PINMUX_IPSR_MSEL(IP7_26_24, SCIFA1_RXD_B, SEL_SCIFA1_1),
1224 PINMUX_IPSR_MSEL(IP7_26_24, MSIOF2_SS2_B, SEL_SOF2_1),
1225 PINMUX_IPSR_GPSR(IP7_29_27, DU1_DG2),
1226 PINMUX_IPSR_GPSR(IP7_29_27, LCDOUT10),
1227 PINMUX_IPSR_MSEL(IP7_29_27, VI1_DATA4_B, SEL_VI1_1),
1228 PINMUX_IPSR_GPSR(IP7_29_27, SCIF1_SCK_B),
1229 PINMUX_IPSR_MSEL(IP7_29_27, SCIFA1_SCK, SEL_SCIFA1_0),
1230 PINMUX_IPSR_MSEL(IP7_29_27, SSI_SCK78_B, SEL_SSI7_1),
1231
1232 /* IPSR8 */
1233 PINMUX_IPSR_GPSR(IP8_2_0, DU1_DG3),
1234 PINMUX_IPSR_GPSR(IP8_2_0, LCDOUT11),
1235 PINMUX_IPSR_MSEL(IP8_2_0, VI1_DATA5_B, SEL_VI1_1),
1236 PINMUX_IPSR_MSEL(IP8_2_0, SSI_WS78_B, SEL_SSI7_1),
1237 PINMUX_IPSR_GPSR(IP8_5_3, DU1_DG4),
1238 PINMUX_IPSR_GPSR(IP8_5_3, LCDOUT12),
1239 PINMUX_IPSR_MSEL(IP8_5_3, VI1_DATA6_B, SEL_VI1_1),
1240 PINMUX_IPSR_MSEL(IP8_5_3, HRX0_B, SEL_HSCIF0_1),
1241 PINMUX_IPSR_MSEL(IP8_5_3, SCIFB2_RXD_B, SEL_SCIFB2_1),
1242 PINMUX_IPSR_MSEL(IP8_5_3, SSI_SDATA7_B, SEL_SSI7_1),
1243 PINMUX_IPSR_GPSR(IP8_8_6, DU1_DG5),
1244 PINMUX_IPSR_GPSR(IP8_8_6, LCDOUT13),
1245 PINMUX_IPSR_MSEL(IP8_8_6, VI1_DATA7_B, SEL_VI1_1),
1246 PINMUX_IPSR_MSEL(IP8_8_6, HCTS0_N_B, SEL_HSCIF0_1),
1247 PINMUX_IPSR_MSEL(IP8_8_6, SCIFB2_TXD_B, SEL_SCIFB2_1),
1248 PINMUX_IPSR_MSEL(IP8_8_6, SSI_SDATA8_B, SEL_SSI8_1),
1249 PINMUX_IPSR_GPSR(IP8_11_9, DU1_DG6),
1250 PINMUX_IPSR_GPSR(IP8_11_9, LCDOUT14),
1251 PINMUX_IPSR_MSEL(IP8_11_9, HRTS0_N_B, SEL_HSCIF0_1),
1252 PINMUX_IPSR_MSEL(IP8_11_9, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
1253 PINMUX_IPSR_MSEL(IP8_11_9, SSI_SCK9_B, SEL_SSI9_1),
1254 PINMUX_IPSR_GPSR(IP8_14_12, DU1_DG7),
1255 PINMUX_IPSR_GPSR(IP8_14_12, LCDOUT15),
1256 PINMUX_IPSR_MSEL(IP8_14_12, HTX0_B, SEL_HSCIF0_1),
1257 PINMUX_IPSR_MSEL(IP8_14_12, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
1258 PINMUX_IPSR_MSEL(IP8_14_12, SSI_WS9_B, SEL_SSI9_1),
1259 PINMUX_IPSR_GPSR(IP8_17_15, DU1_DB0),
1260 PINMUX_IPSR_GPSR(IP8_17_15, LCDOUT16),
1261 PINMUX_IPSR_MSEL(IP8_17_15, VI1_CLK_B, SEL_VI1_1),
1262 PINMUX_IPSR_MSEL(IP8_17_15, TX2_B, SEL_SCIF2_1),
1263 PINMUX_IPSR_MSEL(IP8_17_15, SCIFA2_TXD_B, SEL_SCIFA2_1),
1264 PINMUX_IPSR_MSEL(IP8_17_15, MSIOF2_TXD_B, SEL_SOF2_1),
1265 PINMUX_IPSR_GPSR(IP8_20_18, DU1_DB1),
1266 PINMUX_IPSR_GPSR(IP8_20_18, LCDOUT17),
1267 PINMUX_IPSR_MSEL(IP8_20_18, VI1_HSYNC_N_B, SEL_VI1_1),
1268 PINMUX_IPSR_MSEL(IP8_20_18, RX2_B, SEL_SCIF2_1),
1269 PINMUX_IPSR_MSEL(IP8_20_18, SCIFA2_RXD_B, SEL_SCIFA2_1),
1270 PINMUX_IPSR_MSEL(IP8_20_18, MSIOF2_RXD_B, SEL_SOF2_1),
1271 PINMUX_IPSR_GPSR(IP8_23_21, DU1_DB2),
1272 PINMUX_IPSR_GPSR(IP8_23_21, LCDOUT18),
1273 PINMUX_IPSR_MSEL(IP8_23_21, VI1_VSYNC_N_B, SEL_VI1_1),
1274 PINMUX_IPSR_GPSR(IP8_23_21, SCIF2_SCK_B),
1275 PINMUX_IPSR_MSEL(IP8_23_21, SCIFA2_SCK, SEL_SCIFA2_1),
1276 PINMUX_IPSR_MSEL(IP8_23_21, SSI_SDATA9_B, SEL_SSI9_1),
1277 PINMUX_IPSR_GPSR(IP8_25_24, DU1_DB3),
1278 PINMUX_IPSR_GPSR(IP8_25_24, LCDOUT19),
1279 PINMUX_IPSR_MSEL(IP8_25_24, VI1_CLKENB_B, SEL_VI1_1),
1280 PINMUX_IPSR_GPSR(IP8_27_26, DU1_DB4),
1281 PINMUX_IPSR_GPSR(IP8_27_26, LCDOUT20),
1282 PINMUX_IPSR_MSEL(IP8_27_26, VI1_FIELD_B, SEL_VI1_1),
1283 PINMUX_IPSR_MSEL(IP8_27_26, CAN1_RX, SEL_CAN1_0),
1284 PINMUX_IPSR_GPSR(IP8_30_28, DU1_DB5),
1285 PINMUX_IPSR_GPSR(IP8_30_28, LCDOUT21),
1286 PINMUX_IPSR_MSEL(IP8_30_28, TX3, SEL_SCIF3_0),
1287 PINMUX_IPSR_MSEL(IP8_30_28, SCIFA3_TXD, SEL_SCIFA3_0),
1288 PINMUX_IPSR_MSEL(IP8_30_28, CAN1_TX, SEL_CAN1_0),
1289
1290 /* IPSR9 */
1291 PINMUX_IPSR_GPSR(IP9_2_0, DU1_DB6),
1292 PINMUX_IPSR_GPSR(IP9_2_0, LCDOUT22),
1293 PINMUX_IPSR_MSEL(IP9_2_0, I2C3_SCL_C, SEL_I2C3_2),
1294 PINMUX_IPSR_MSEL(IP9_2_0, RX3, SEL_SCIF3_0),
1295 PINMUX_IPSR_MSEL(IP9_2_0, SCIFA3_RXD, SEL_SCIFA3_0),
1296 PINMUX_IPSR_GPSR(IP9_5_3, DU1_DB7),
1297 PINMUX_IPSR_GPSR(IP9_5_3, LCDOUT23),
1298 PINMUX_IPSR_MSEL(IP9_5_3, I2C3_SDA_C, SEL_I2C3_2),
1299 PINMUX_IPSR_MSEL(IP9_5_3, SCIF3_SCK, SEL_SCIF3_0),
1300 PINMUX_IPSR_MSEL(IP9_5_3, SCIFA3_SCK, SEL_SCIFA3_0),
1301 PINMUX_IPSR_MSEL(IP9_6, DU1_DOTCLKIN, SEL_DIS_0),
1302 PINMUX_IPSR_GPSR(IP9_6, QSTVA_QVS),
1303 PINMUX_IPSR_GPSR(IP9_7, DU1_DOTCLKOUT0),
1304 PINMUX_IPSR_GPSR(IP9_7, QCLK),
1305 PINMUX_IPSR_GPSR(IP9_10_8, DU1_DOTCLKOUT1),
1306 PINMUX_IPSR_GPSR(IP9_10_8, QSTVB_QVE),
1307 PINMUX_IPSR_MSEL(IP9_10_8, CAN0_TX, SEL_CAN0_0),
1308 PINMUX_IPSR_MSEL(IP9_10_8, TX3_B, SEL_SCIF3_1),
1309 PINMUX_IPSR_MSEL(IP9_10_8, I2C2_SCL_B, SEL_I2C2_1),
1310 PINMUX_IPSR_GPSR(IP9_10_8, PWM4),
1311 PINMUX_IPSR_GPSR(IP9_11, DU1_EXHSYNC_DU1_HSYNC),
1312 PINMUX_IPSR_GPSR(IP9_11, QSTH_QHS),
1313 PINMUX_IPSR_GPSR(IP9_12, DU1_EXVSYNC_DU1_VSYNC),
1314 PINMUX_IPSR_GPSR(IP9_12, QSTB_QHE),
1315 PINMUX_IPSR_GPSR(IP9_15_13, DU1_EXODDF_DU1_ODDF_DISP_CDE),
1316 PINMUX_IPSR_GPSR(IP9_15_13, QCPV_QDE),
1317 PINMUX_IPSR_MSEL(IP9_15_13, CAN0_RX, SEL_CAN0_0),
1318 PINMUX_IPSR_MSEL(IP9_15_13, RX3_B, SEL_SCIF3_1),
1319 PINMUX_IPSR_MSEL(IP9_15_13, I2C2_SDA_B, SEL_I2C2_1),
1320 PINMUX_IPSR_GPSR(IP9_16, DU1_DISP),
1321 PINMUX_IPSR_GPSR(IP9_16, QPOLA),
1322 PINMUX_IPSR_GPSR(IP9_18_17, DU1_CDE),
1323 PINMUX_IPSR_GPSR(IP9_18_17, QPOLB),
1324 PINMUX_IPSR_GPSR(IP9_18_17, PWM4_B),
1325 PINMUX_IPSR_GPSR(IP9_20_19, VI0_CLKENB),
1326 PINMUX_IPSR_MSEL(IP9_20_19, TX4, SEL_SCIF4_0),
1327 PINMUX_IPSR_MSEL(IP9_20_19, SCIFA4_TXD, SEL_SCIFA4_0),
1328 PINMUX_IPSR_MSEL(IP9_20_19, TS_SDATA0_D, SEL_TSIF0_3),
1329 PINMUX_IPSR_GPSR(IP9_22_21, VI0_FIELD),
1330 PINMUX_IPSR_MSEL(IP9_22_21, RX4, SEL_SCIF4_0),
1331 PINMUX_IPSR_MSEL(IP9_22_21, SCIFA4_RXD, SEL_SCIFA4_0),
1332 PINMUX_IPSR_MSEL(IP9_22_21, TS_SCK0_D, SEL_TSIF0_3),
1333 PINMUX_IPSR_GPSR(IP9_24_23, VI0_HSYNC_N),
1334 PINMUX_IPSR_MSEL(IP9_24_23, TX5, SEL_SCIF5_0),
1335 PINMUX_IPSR_MSEL(IP9_24_23, SCIFA5_TXD, SEL_SCIFA5_0),
1336 PINMUX_IPSR_MSEL(IP9_24_23, TS_SDEN0_D, SEL_TSIF0_3),
1337 PINMUX_IPSR_GPSR(IP9_26_25, VI0_VSYNC_N),
1338 PINMUX_IPSR_MSEL(IP9_26_25, RX5, SEL_SCIF5_0),
1339 PINMUX_IPSR_MSEL(IP9_26_25, SCIFA5_RXD, SEL_SCIFA5_0),
1340 PINMUX_IPSR_MSEL(IP9_26_25, TS_SPSYNC0_D, SEL_TSIF0_3),
1341 PINMUX_IPSR_GPSR(IP9_28_27, VI0_DATA3_VI0_B3),
1342 PINMUX_IPSR_MSEL(IP9_28_27, SCIF3_SCK_B, SEL_SCIF3_1),
1343 PINMUX_IPSR_MSEL(IP9_28_27, SCIFA3_SCK_B, SEL_SCIFA3_1),
1344 PINMUX_IPSR_GPSR(IP9_31_29, VI0_G0),
1345 PINMUX_IPSR_MSEL(IP9_31_29, IIC1_SCL, SEL_IIC1_0),
1346 PINMUX_IPSR_MSEL(IP9_31_29, STP_IVCXO27_0_C, SEL_SSP_2),
1347 PINMUX_IPSR_MSEL(IP9_31_29, I2C4_SCL, SEL_I2C4_0),
1348 PINMUX_IPSR_MSEL(IP9_31_29, HCTS2_N, SEL_HSCIF2_0),
1349 PINMUX_IPSR_MSEL(IP9_31_29, SCIFB2_CTS_N, SEL_SCIFB2_0),
1350 PINMUX_IPSR_GPSR(IP9_31_29, ATAWR1_N),
1351
1352 /* IPSR10 */
1353 PINMUX_IPSR_GPSR(IP10_2_0, VI0_G1),
1354 PINMUX_IPSR_MSEL(IP10_2_0, IIC1_SDA, SEL_IIC1_0),
1355 PINMUX_IPSR_MSEL(IP10_2_0, STP_ISCLK_0_C, SEL_SSP_2),
1356 PINMUX_IPSR_MSEL(IP10_2_0, I2C4_SDA, SEL_I2C4_0),
1357 PINMUX_IPSR_MSEL(IP10_2_0, HRTS2_N, SEL_HSCIF2_0),
1358 PINMUX_IPSR_MSEL(IP10_2_0, SCIFB2_RTS_N, SEL_SCIFB2_0),
1359 PINMUX_IPSR_GPSR(IP10_2_0, ATADIR1_N),
1360 PINMUX_IPSR_GPSR(IP10_5_3, VI0_G2),
1361 PINMUX_IPSR_GPSR(IP10_5_3, VI2_HSYNC_N),
1362 PINMUX_IPSR_MSEL(IP10_5_3, STP_ISD_0_C, SEL_SSP_2),
1363 PINMUX_IPSR_MSEL(IP10_5_3, I2C3_SCL_B, SEL_I2C3_1),
1364 PINMUX_IPSR_MSEL(IP10_5_3, HSCK2, SEL_HSCIF2_0),
1365 PINMUX_IPSR_MSEL(IP10_5_3, SCIFB2_SCK, SEL_SCIFB2_0),
1366 PINMUX_IPSR_GPSR(IP10_5_3, ATARD1_N),
1367 PINMUX_IPSR_GPSR(IP10_8_6, VI0_G3),
1368 PINMUX_IPSR_GPSR(IP10_8_6, VI2_VSYNC_N),
1369 PINMUX_IPSR_MSEL(IP10_8_6, STP_ISEN_0_C, SEL_SSP_2),
1370 PINMUX_IPSR_MSEL(IP10_8_6, I2C3_SDA_B, SEL_I2C3_1),
1371 PINMUX_IPSR_MSEL(IP10_8_6, HRX2, SEL_HSCIF2_0),
1372 PINMUX_IPSR_MSEL(IP10_8_6, SCIFB2_RXD, SEL_SCIFB2_0),
1373 PINMUX_IPSR_GPSR(IP10_8_6, ATACS01_N),
1374 PINMUX_IPSR_GPSR(IP10_11_9, VI0_G4),
1375 PINMUX_IPSR_GPSR(IP10_11_9, VI2_CLKENB),
1376 PINMUX_IPSR_MSEL(IP10_11_9, STP_ISSYNC_0_C, SEL_SSP_2),
1377 PINMUX_IPSR_MSEL(IP10_11_9, HTX2, SEL_HSCIF2_0),
1378 PINMUX_IPSR_MSEL(IP10_11_9, SCIFB2_TXD, SEL_SCIFB2_0),
1379 PINMUX_IPSR_MSEL(IP10_11_9, SCIFB0_SCK_D, SEL_SCIFB_3),
1380 PINMUX_IPSR_GPSR(IP10_14_12, VI0_G5),
1381 PINMUX_IPSR_GPSR(IP10_14_12, VI2_FIELD),
1382 PINMUX_IPSR_MSEL(IP10_14_12, STP_OPWM_0_C, SEL_SSP_2),
1383 PINMUX_IPSR_MSEL(IP10_14_12, FMCLK_D, SEL_FM_3),
1384 PINMUX_IPSR_MSEL(IP10_14_12, CAN0_TX_E, SEL_CAN0_4),
1385 PINMUX_IPSR_MSEL(IP10_14_12, HTX1_D, SEL_HSCIF1_3),
1386 PINMUX_IPSR_MSEL(IP10_14_12, SCIFB0_TXD_D, SEL_SCIFB_3),
1387 PINMUX_IPSR_GPSR(IP10_16_15, VI0_G6),
1388 PINMUX_IPSR_GPSR(IP10_16_15, VI2_CLK),
1389 PINMUX_IPSR_MSEL(IP10_16_15, BPFCLK_D, SEL_FM_3),
1390 PINMUX_IPSR_GPSR(IP10_18_17, VI0_G7),
1391 PINMUX_IPSR_GPSR(IP10_18_17, VI2_DATA0),
1392 PINMUX_IPSR_MSEL(IP10_18_17, FMIN_D, SEL_FM_3),
1393 PINMUX_IPSR_GPSR(IP10_21_19, VI0_R0),
1394 PINMUX_IPSR_GPSR(IP10_21_19, VI2_DATA1),
1395 PINMUX_IPSR_MSEL(IP10_21_19, GLO_I0_B, SEL_GPS_1),
1396 PINMUX_IPSR_MSEL(IP10_21_19, TS_SDATA0_C, SEL_TSIF0_2),
1397 PINMUX_IPSR_GPSR(IP10_21_19, ATACS11_N),
1398 PINMUX_IPSR_GPSR(IP10_24_22, VI0_R1),
1399 PINMUX_IPSR_GPSR(IP10_24_22, VI2_DATA2),
1400 PINMUX_IPSR_MSEL(IP10_24_22, GLO_I1_B, SEL_GPS_1),
1401 PINMUX_IPSR_MSEL(IP10_24_22, TS_SCK0_C, SEL_TSIF0_2),
1402 PINMUX_IPSR_GPSR(IP10_24_22, ATAG1_N),
1403 PINMUX_IPSR_GPSR(IP10_26_25, VI0_R2),
1404 PINMUX_IPSR_GPSR(IP10_26_25, VI2_DATA3),
1405 PINMUX_IPSR_MSEL(IP10_26_25, GLO_Q0_B, SEL_GPS_1),
1406 PINMUX_IPSR_MSEL(IP10_26_25, TS_SDEN0_C, SEL_TSIF0_2),
1407 PINMUX_IPSR_GPSR(IP10_28_27, VI0_R3),
1408 PINMUX_IPSR_GPSR(IP10_28_27, VI2_DATA4),
1409 PINMUX_IPSR_MSEL(IP10_28_27, GLO_Q1_B, SEL_GPS_1),
1410 PINMUX_IPSR_MSEL(IP10_28_27, TS_SPSYNC0_C, SEL_TSIF0_2),
1411 PINMUX_IPSR_GPSR(IP10_31_29, VI0_R4),
1412 PINMUX_IPSR_GPSR(IP10_31_29, VI2_DATA5),
1413 PINMUX_IPSR_MSEL(IP10_31_29, GLO_SCLK_B, SEL_GPS_1),
1414 PINMUX_IPSR_MSEL(IP10_31_29, TX0_C, SEL_SCIF0_2),
1415 PINMUX_IPSR_MSEL(IP10_31_29, I2C1_SCL_D, SEL_I2C1_3),
1416
1417 /* IPSR11 */
1418 PINMUX_IPSR_GPSR(IP11_2_0, VI0_R5),
1419 PINMUX_IPSR_GPSR(IP11_2_0, VI2_DATA6),
1420 PINMUX_IPSR_MSEL(IP11_2_0, GLO_SDATA_B, SEL_GPS_1),
1421 PINMUX_IPSR_MSEL(IP11_2_0, RX0_C, SEL_SCIF0_2),
1422 PINMUX_IPSR_MSEL(IP11_2_0, I2C1_SDA_D, SEL_I2C1_3),
1423 PINMUX_IPSR_GPSR(IP11_5_3, VI0_R6),
1424 PINMUX_IPSR_GPSR(IP11_5_3, VI2_DATA7),
1425 PINMUX_IPSR_MSEL(IP11_5_3, GLO_SS_B, SEL_GPS_1),
1426 PINMUX_IPSR_MSEL(IP11_5_3, TX1_C, SEL_SCIF1_2),
1427 PINMUX_IPSR_MSEL(IP11_5_3, I2C4_SCL_B, SEL_I2C4_1),
1428 PINMUX_IPSR_GPSR(IP11_8_6, VI0_R7),
1429 PINMUX_IPSR_MSEL(IP11_8_6, GLO_RFON_B, SEL_GPS_1),
1430 PINMUX_IPSR_MSEL(IP11_8_6, RX1_C, SEL_SCIF1_2),
1431 PINMUX_IPSR_MSEL(IP11_8_6, CAN0_RX_E, SEL_CAN0_4),
1432 PINMUX_IPSR_MSEL(IP11_8_6, I2C4_SDA_B, SEL_I2C4_1),
1433 PINMUX_IPSR_MSEL(IP11_8_6, HRX1_D, SEL_HSCIF1_3),
1434 PINMUX_IPSR_MSEL(IP11_8_6, SCIFB0_RXD_D, SEL_SCIFB_3),
1435 PINMUX_IPSR_MSEL(IP11_11_9, VI1_HSYNC_N, SEL_VI1_0),
1436 PINMUX_IPSR_GPSR(IP11_11_9, AVB_RXD0),
1437 PINMUX_IPSR_MSEL(IP11_11_9, TS_SDATA0_B, SEL_TSIF0_1),
1438 PINMUX_IPSR_MSEL(IP11_11_9, TX4_B, SEL_SCIF4_1),
1439 PINMUX_IPSR_MSEL(IP11_11_9, SCIFA4_TXD_B, SEL_SCIFA4_1),
1440 PINMUX_IPSR_MSEL(IP11_14_12, VI1_VSYNC_N, SEL_VI1_0),
1441 PINMUX_IPSR_GPSR(IP11_14_12, AVB_RXD1),
1442 PINMUX_IPSR_MSEL(IP11_14_12, TS_SCK0_B, SEL_TSIF0_1),
1443 PINMUX_IPSR_MSEL(IP11_14_12, RX4_B, SEL_SCIF4_1),
1444 PINMUX_IPSR_MSEL(IP11_14_12, SCIFA4_RXD_B, SEL_SCIFA4_1),
1445 PINMUX_IPSR_MSEL(IP11_16_15, VI1_CLKENB, SEL_VI1_0),
1446 PINMUX_IPSR_GPSR(IP11_16_15, AVB_RXD2),
1447 PINMUX_IPSR_MSEL(IP11_16_15, TS_SDEN0_B, SEL_TSIF0_1),
1448 PINMUX_IPSR_MSEL(IP11_18_17, VI1_FIELD, SEL_VI1_0),
1449 PINMUX_IPSR_GPSR(IP11_18_17, AVB_RXD3),
1450 PINMUX_IPSR_MSEL(IP11_18_17, TS_SPSYNC0_B, SEL_TSIF0_1),
1451 PINMUX_IPSR_MSEL(IP11_19, VI1_CLK, SEL_VI1_0),
1452 PINMUX_IPSR_GPSR(IP11_19, AVB_RXD4),
1453 PINMUX_IPSR_MSEL(IP11_20, VI1_DATA0, SEL_VI1_0),
1454 PINMUX_IPSR_GPSR(IP11_20, AVB_RXD5),
1455 PINMUX_IPSR_MSEL(IP11_21, VI1_DATA1, SEL_VI1_0),
1456 PINMUX_IPSR_GPSR(IP11_21, AVB_RXD6),
1457 PINMUX_IPSR_MSEL(IP11_22, VI1_DATA2, SEL_VI1_0),
1458 PINMUX_IPSR_GPSR(IP11_22, AVB_RXD7),
1459 PINMUX_IPSR_MSEL(IP11_23, VI1_DATA3, SEL_VI1_0),
1460 PINMUX_IPSR_GPSR(IP11_23, AVB_RX_ER),
1461 PINMUX_IPSR_MSEL(IP11_24, VI1_DATA4, SEL_VI1_0),
1462 PINMUX_IPSR_GPSR(IP11_24, AVB_MDIO),
1463 PINMUX_IPSR_MSEL(IP11_25, VI1_DATA5, SEL_VI1_0),
1464 PINMUX_IPSR_GPSR(IP11_25, AVB_RX_DV),
1465 PINMUX_IPSR_MSEL(IP11_26, VI1_DATA6, SEL_VI1_0),
1466 PINMUX_IPSR_GPSR(IP11_26, AVB_MAGIC),
1467 PINMUX_IPSR_MSEL(IP11_27, VI1_DATA7, SEL_VI1_0),
1468 PINMUX_IPSR_GPSR(IP11_27, AVB_MDC),
1469 PINMUX_IPSR_GPSR(IP11_29_28, ETH_MDIO),
1470 PINMUX_IPSR_GPSR(IP11_29_28, AVB_RX_CLK),
1471 PINMUX_IPSR_MSEL(IP11_29_28, I2C2_SCL_C, SEL_I2C2_2),
1472 PINMUX_IPSR_GPSR(IP11_31_30, ETH_CRS_DV),
1473 PINMUX_IPSR_GPSR(IP11_31_30, AVB_LINK),
1474 PINMUX_IPSR_MSEL(IP11_31_30, I2C2_SDA_C, SEL_I2C2_2),
1475
1476 /* IPSR12 */
1477 PINMUX_IPSR_GPSR(IP12_1_0, ETH_RX_ER),
1478 PINMUX_IPSR_GPSR(IP12_1_0, AVB_CRS),
1479 PINMUX_IPSR_MSEL(IP12_1_0, I2C3_SCL, SEL_I2C3_0),
1480 PINMUX_IPSR_MSEL(IP12_1_0, IIC0_SCL, SEL_IIC0_0),
1481 PINMUX_IPSR_GPSR(IP12_3_2, ETH_RXD0),
1482 PINMUX_IPSR_GPSR(IP12_3_2, AVB_PHY_INT),
1483 PINMUX_IPSR_MSEL(IP12_3_2, I2C3_SDA, SEL_I2C3_0),
1484 PINMUX_IPSR_MSEL(IP12_3_2, IIC0_SDA, SEL_IIC0_0),
1485 PINMUX_IPSR_GPSR(IP12_6_4, ETH_RXD1),
1486 PINMUX_IPSR_GPSR(IP12_6_4, AVB_GTXREFCLK),
1487 PINMUX_IPSR_MSEL(IP12_6_4, CAN0_TX_C, SEL_CAN0_2),
1488 PINMUX_IPSR_MSEL(IP12_6_4, I2C2_SCL_D, SEL_I2C2_3),
1489 PINMUX_IPSR_MSEL(IP12_6_4, MSIOF1_RXD_E, SEL_SOF1_4),
1490 PINMUX_IPSR_GPSR(IP12_9_7, ETH_LINK),
1491 PINMUX_IPSR_GPSR(IP12_9_7, AVB_TXD0),
1492 PINMUX_IPSR_MSEL(IP12_9_7, CAN0_RX_C, SEL_CAN0_2),
1493 PINMUX_IPSR_MSEL(IP12_9_7, I2C2_SDA_D, SEL_I2C2_3),
1494 PINMUX_IPSR_MSEL(IP12_9_7, MSIOF1_SCK_E, SEL_SOF1_4),
1495 PINMUX_IPSR_GPSR(IP12_12_10, ETH_REFCLK),
1496 PINMUX_IPSR_GPSR(IP12_12_10, AVB_TXD1),
1497 PINMUX_IPSR_MSEL(IP12_12_10, SCIFA3_RXD_B, SEL_SCIFA3_1),
1498 PINMUX_IPSR_MSEL(IP12_12_10, CAN1_RX_C, SEL_CAN1_2),
1499 PINMUX_IPSR_MSEL(IP12_12_10, MSIOF1_SYNC_E, SEL_SOF1_4),
1500 PINMUX_IPSR_GPSR(IP12_15_13, ETH_TXD1),
1501 PINMUX_IPSR_GPSR(IP12_15_13, AVB_TXD2),
1502 PINMUX_IPSR_MSEL(IP12_15_13, SCIFA3_TXD_B, SEL_SCIFA3_1),
1503 PINMUX_IPSR_MSEL(IP12_15_13, CAN1_TX_C, SEL_CAN1_2),
1504 PINMUX_IPSR_MSEL(IP12_15_13, MSIOF1_TXD_E, SEL_SOF1_4),
1505 PINMUX_IPSR_GPSR(IP12_17_16, ETH_TX_EN),
1506 PINMUX_IPSR_GPSR(IP12_17_16, AVB_TXD3),
1507 PINMUX_IPSR_MSEL(IP12_17_16, TCLK1_B, SEL_TMU1_0),
1508 PINMUX_IPSR_MSEL(IP12_17_16, CAN_CLK_B, SEL_CANCLK_1),
1509 PINMUX_IPSR_GPSR(IP12_19_18, ETH_MAGIC),
1510 PINMUX_IPSR_GPSR(IP12_19_18, AVB_TXD4),
1511 PINMUX_IPSR_MSEL(IP12_19_18, IETX_C, SEL_IEB_2),
1512 PINMUX_IPSR_GPSR(IP12_21_20, ETH_TXD0),
1513 PINMUX_IPSR_GPSR(IP12_21_20, AVB_TXD5),
1514 PINMUX_IPSR_MSEL(IP12_21_20, IECLK_C, SEL_IEB_2),
1515 PINMUX_IPSR_GPSR(IP12_23_22, ETH_MDC),
1516 PINMUX_IPSR_GPSR(IP12_23_22, AVB_TXD6),
1517 PINMUX_IPSR_MSEL(IP12_23_22, IERX_C, SEL_IEB_2),
1518 PINMUX_IPSR_MSEL(IP12_26_24, STP_IVCXO27_0, SEL_SSP_0),
1519 PINMUX_IPSR_GPSR(IP12_26_24, AVB_TXD7),
1520 PINMUX_IPSR_MSEL(IP12_26_24, SCIFB2_TXD_D, SEL_SCIFB2_3),
1521 PINMUX_IPSR_MSEL(IP12_26_24, ADIDATA_B, SEL_RAD_1),
1522 PINMUX_IPSR_MSEL(IP12_26_24, MSIOF0_SYNC_C, SEL_SOF0_2),
1523 PINMUX_IPSR_MSEL(IP12_29_27, STP_ISCLK_0, SEL_SSP_0),
1524 PINMUX_IPSR_GPSR(IP12_29_27, AVB_TX_EN),
1525 PINMUX_IPSR_MSEL(IP12_29_27, SCIFB2_RXD_D, SEL_SCIFB2_3),
1526 PINMUX_IPSR_MSEL(IP12_29_27, ADICS_SAMP_B, SEL_RAD_1),
1527 PINMUX_IPSR_MSEL(IP12_29_27, MSIOF0_SCK_C, SEL_SOF0_2),
1528
1529 /* IPSR13 */
1530 PINMUX_IPSR_MSEL(IP13_2_0, STP_ISD_0, SEL_SSP_0),
1531 PINMUX_IPSR_GPSR(IP13_2_0, AVB_TX_ER),
1532 PINMUX_IPSR_MSEL(IP13_2_0, SCIFB2_SCK_C, SEL_SCIFB2_2),
1533 PINMUX_IPSR_MSEL(IP13_2_0, ADICLK_B, SEL_RAD_1),
1534 PINMUX_IPSR_MSEL(IP13_2_0, MSIOF0_SS1_C, SEL_SOF0_2),
1535 PINMUX_IPSR_MSEL(IP13_4_3, STP_ISEN_0, SEL_SSP_0),
1536 PINMUX_IPSR_GPSR(IP13_4_3, AVB_TX_CLK),
1537 PINMUX_IPSR_MSEL(IP13_4_3, ADICHS0_B, SEL_RAD_1),
1538 PINMUX_IPSR_MSEL(IP13_4_3, MSIOF0_SS2_C, SEL_SOF0_2),
1539 PINMUX_IPSR_MSEL(IP13_6_5, STP_ISSYNC_0, SEL_SSP_0),
1540 PINMUX_IPSR_GPSR(IP13_6_5, AVB_COL),
1541 PINMUX_IPSR_MSEL(IP13_6_5, ADICHS1_B, SEL_RAD_1),
1542 PINMUX_IPSR_MSEL(IP13_6_5, MSIOF0_RXD_C, SEL_SOF0_2),
1543 PINMUX_IPSR_MSEL(IP13_9_7, STP_OPWM_0, SEL_SSP_0),
1544 PINMUX_IPSR_GPSR(IP13_9_7, AVB_GTX_CLK),
1545 PINMUX_IPSR_GPSR(IP13_9_7, PWM0_B),
1546 PINMUX_IPSR_MSEL(IP13_9_7, ADICHS2_B, SEL_RAD_1),
1547 PINMUX_IPSR_MSEL(IP13_9_7, MSIOF0_TXD_C, SEL_SOF0_2),
1548 PINMUX_IPSR_GPSR(IP13_10, SD0_CLK),
1549 PINMUX_IPSR_MSEL(IP13_10, SPCLK_B, SEL_QSP_1),
1550 PINMUX_IPSR_GPSR(IP13_11, SD0_CMD),
1551 PINMUX_IPSR_MSEL(IP13_11, MOSI_IO0_B, SEL_QSP_1),
1552 PINMUX_IPSR_GPSR(IP13_12, SD0_DATA0),
1553 PINMUX_IPSR_MSEL(IP13_12, MISO_IO1_B, SEL_QSP_1),
1554 PINMUX_IPSR_GPSR(IP13_13, SD0_DATA1),
1555 PINMUX_IPSR_MSEL(IP13_13, IO2_B, SEL_QSP_1),
1556 PINMUX_IPSR_GPSR(IP13_14, SD0_DATA2),
1557 PINMUX_IPSR_MSEL(IP13_14, IO3_B, SEL_QSP_1),
1558 PINMUX_IPSR_GPSR(IP13_15, SD0_DATA3),
1559 PINMUX_IPSR_MSEL(IP13_15, SSL_B, SEL_QSP_1),
1560 PINMUX_IPSR_GPSR(IP13_18_16, SD0_CD),
1561 PINMUX_IPSR_MSEL(IP13_18_16, MMC_D6_B, SEL_MMC_1),
1562 PINMUX_IPSR_MSEL(IP13_18_16, SIM0_RST_B, SEL_SIM_1),
1563 PINMUX_IPSR_MSEL(IP13_18_16, CAN0_RX_F, SEL_CAN0_5),
1564 PINMUX_IPSR_MSEL(IP13_18_16, SCIFA5_TXD_B, SEL_SCIFA5_1),
1565 PINMUX_IPSR_MSEL(IP13_18_16, TX3_C, SEL_SCIF3_2),
1566 PINMUX_IPSR_GPSR(IP13_21_19, SD0_WP),
1567 PINMUX_IPSR_MSEL(IP13_21_19, MMC_D7_B, SEL_MMC_1),
1568 PINMUX_IPSR_MSEL(IP13_21_19, SIM0_D_B, SEL_SIM_1),
1569 PINMUX_IPSR_MSEL(IP13_21_19, CAN0_TX_F, SEL_CAN0_5),
1570 PINMUX_IPSR_MSEL(IP13_21_19, SCIFA5_RXD_B, SEL_SCIFA5_1),
1571 PINMUX_IPSR_MSEL(IP13_21_19, RX3_C, SEL_SCIF3_2),
1572 PINMUX_IPSR_GPSR(IP13_22, SD1_CMD),
1573 PINMUX_IPSR_MSEL(IP13_22, REMOCON_B, SEL_RCN_1),
1574 PINMUX_IPSR_GPSR(IP13_24_23, SD1_DATA0),
1575 PINMUX_IPSR_MSEL(IP13_24_23, SPEEDIN_B, SEL_RSP_1),
1576 PINMUX_IPSR_GPSR(IP13_25, SD1_DATA1),
1577 PINMUX_IPSR_MSEL(IP13_25, IETX_B, SEL_IEB_1),
1578 PINMUX_IPSR_GPSR(IP13_26, SD1_DATA2),
1579 PINMUX_IPSR_MSEL(IP13_26, IECLK_B, SEL_IEB_1),
1580 PINMUX_IPSR_GPSR(IP13_27, SD1_DATA3),
1581 PINMUX_IPSR_MSEL(IP13_27, IERX_B, SEL_IEB_1),
1582 PINMUX_IPSR_GPSR(IP13_30_28, SD1_CD),
1583 PINMUX_IPSR_GPSR(IP13_30_28, PWM0),
1584 PINMUX_IPSR_GPSR(IP13_30_28, TPU_TO0),
1585 PINMUX_IPSR_MSEL(IP13_30_28, I2C1_SCL_C, SEL_I2C1_2),
1586
1587 /* IPSR14 */
1588 PINMUX_IPSR_GPSR(IP14_1_0, SD1_WP),
1589 PINMUX_IPSR_GPSR(IP14_1_0, PWM1_B),
1590 PINMUX_IPSR_MSEL(IP14_1_0, I2C1_SDA_C, SEL_I2C1_2),
1591 PINMUX_IPSR_GPSR(IP14_2, SD2_CLK),
1592 PINMUX_IPSR_GPSR(IP14_2, MMC_CLK),
1593 PINMUX_IPSR_GPSR(IP14_3, SD2_CMD),
1594 PINMUX_IPSR_GPSR(IP14_3, MMC_CMD),
1595 PINMUX_IPSR_GPSR(IP14_4, SD2_DATA0),
1596 PINMUX_IPSR_GPSR(IP14_4, MMC_D0),
1597 PINMUX_IPSR_GPSR(IP14_5, SD2_DATA1),
1598 PINMUX_IPSR_GPSR(IP14_5, MMC_D1),
1599 PINMUX_IPSR_GPSR(IP14_6, SD2_DATA2),
1600 PINMUX_IPSR_GPSR(IP14_6, MMC_D2),
1601 PINMUX_IPSR_GPSR(IP14_7, SD2_DATA3),
1602 PINMUX_IPSR_GPSR(IP14_7, MMC_D3),
1603 PINMUX_IPSR_GPSR(IP14_10_8, SD2_CD),
1604 PINMUX_IPSR_GPSR(IP14_10_8, MMC_D4),
1605 PINMUX_IPSR_MSEL(IP14_10_8, IIC1_SCL_C, SEL_IIC1_2),
1606 PINMUX_IPSR_MSEL(IP14_10_8, TX5_B, SEL_SCIF5_1),
1607 PINMUX_IPSR_MSEL(IP14_10_8, SCIFA5_TXD_C, SEL_SCIFA5_2),
1608 PINMUX_IPSR_GPSR(IP14_13_11, SD2_WP),
1609 PINMUX_IPSR_GPSR(IP14_13_11, MMC_D5),
1610 PINMUX_IPSR_MSEL(IP14_13_11, IIC1_SDA_C, SEL_IIC1_2),
1611 PINMUX_IPSR_MSEL(IP14_13_11, RX5_B, SEL_SCIF5_1),
1612 PINMUX_IPSR_MSEL(IP14_13_11, SCIFA5_RXD_C, SEL_SCIFA5_2),
1613 PINMUX_IPSR_MSEL(IP14_16_14, MSIOF0_SCK, SEL_SOF0_0),
1614 PINMUX_IPSR_MSEL(IP14_16_14, RX2_C, SEL_SCIF2_2),
1615 PINMUX_IPSR_MSEL(IP14_16_14, ADIDATA, SEL_RAD_0),
1616 PINMUX_IPSR_MSEL(IP14_16_14, VI1_CLK_C, SEL_VI1_2),
1617 PINMUX_IPSR_GPSR(IP14_16_14, VI1_G0_B),
1618 PINMUX_IPSR_MSEL(IP14_19_17, MSIOF0_SYNC, SEL_SOF0_0),
1619 PINMUX_IPSR_MSEL(IP14_19_17, TX2_C, SEL_SCIF2_2),
1620 PINMUX_IPSR_MSEL(IP14_19_17, ADICS_SAMP, SEL_RAD_0),
1621 PINMUX_IPSR_MSEL(IP14_19_17, VI1_CLKENB_C, SEL_VI1_2),
1622 PINMUX_IPSR_GPSR(IP14_19_17, VI1_G1_B),
1623 PINMUX_IPSR_MSEL(IP14_22_20, MSIOF0_TXD, SEL_SOF0_0),
1624 PINMUX_IPSR_MSEL(IP14_22_20, ADICLK, SEL_RAD_0),
1625 PINMUX_IPSR_MSEL(IP14_22_20, VI1_FIELD_C, SEL_VI1_2),
1626 PINMUX_IPSR_GPSR(IP14_22_20, VI1_G2_B),
1627 PINMUX_IPSR_MSEL(IP14_25_23, MSIOF0_RXD, SEL_SOF0_0),
1628 PINMUX_IPSR_MSEL(IP14_25_23, ADICHS0, SEL_RAD_0),
1629 PINMUX_IPSR_MSEL(IP14_25_23, VI1_DATA0_C, SEL_VI1_2),
1630 PINMUX_IPSR_GPSR(IP14_25_23, VI1_G3_B),
1631 PINMUX_IPSR_MSEL(IP14_28_26, MSIOF0_SS1, SEL_SOF0_0),
1632 PINMUX_IPSR_MSEL(IP14_28_26, MMC_D6, SEL_MMC_0),
1633 PINMUX_IPSR_MSEL(IP14_28_26, ADICHS1, SEL_RAD_0),
1634 PINMUX_IPSR_MSEL(IP14_28_26, TX0_E, SEL_SCIF0_4),
1635 PINMUX_IPSR_MSEL(IP14_28_26, VI1_HSYNC_N_C, SEL_VI1_2),
1636 PINMUX_IPSR_MSEL(IP14_28_26, IIC0_SCL_C, SEL_IIC0_2),
1637 PINMUX_IPSR_GPSR(IP14_28_26, VI1_G4_B),
1638 PINMUX_IPSR_MSEL(IP14_31_29, MSIOF0_SS2, SEL_SOF0_0),
1639 PINMUX_IPSR_MSEL(IP14_31_29, MMC_D7, SEL_MMC_0),
1640 PINMUX_IPSR_MSEL(IP14_31_29, ADICHS2, SEL_RAD_0),
1641 PINMUX_IPSR_MSEL(IP14_31_29, RX0_E, SEL_SCIF0_4),
1642 PINMUX_IPSR_MSEL(IP14_31_29, VI1_VSYNC_N_C, SEL_VI1_2),
1643 PINMUX_IPSR_MSEL(IP14_31_29, IIC0_SDA_C, SEL_IIC0_2),
1644 PINMUX_IPSR_GPSR(IP14_31_29, VI1_G5_B),
1645
1646 /* IPSR15 */
1647 PINMUX_IPSR_MSEL(IP15_1_0, SIM0_RST, SEL_SIM_0),
1648 PINMUX_IPSR_MSEL(IP15_1_0, IETX, SEL_IEB_0),
1649 PINMUX_IPSR_MSEL(IP15_1_0, CAN1_TX_D, SEL_CAN1_3),
1650 PINMUX_IPSR_GPSR(IP15_3_2, SIM0_CLK),
1651 PINMUX_IPSR_MSEL(IP15_3_2, IECLK, SEL_IEB_0),
1652 PINMUX_IPSR_MSEL(IP15_3_2, CAN_CLK_C, SEL_CANCLK_2),
1653 PINMUX_IPSR_MSEL(IP15_5_4, SIM0_D, SEL_SIM_0),
1654 PINMUX_IPSR_MSEL(IP15_5_4, IERX, SEL_IEB_0),
1655 PINMUX_IPSR_MSEL(IP15_5_4, CAN1_RX_D, SEL_CAN1_3),
1656 PINMUX_IPSR_MSEL(IP15_8_6, GPS_CLK, SEL_GPS_0),
1657 PINMUX_IPSR_MSEL(IP15_8_6, DU1_DOTCLKIN_C, SEL_DIS_2),
1658 PINMUX_IPSR_MSEL(IP15_8_6, AUDIO_CLKB_B, SEL_ADG_1),
1659 PINMUX_IPSR_GPSR(IP15_8_6, PWM5_B),
1660 PINMUX_IPSR_MSEL(IP15_8_6, SCIFA3_TXD_C, SEL_SCIFA3_2),
1661 PINMUX_IPSR_MSEL(IP15_11_9, GPS_SIGN, SEL_GPS_0),
1662 PINMUX_IPSR_MSEL(IP15_11_9, TX4_C, SEL_SCIF4_2),
1663 PINMUX_IPSR_MSEL(IP15_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2),
1664 PINMUX_IPSR_GPSR(IP15_11_9, PWM5),
1665 PINMUX_IPSR_GPSR(IP15_11_9, VI1_G6_B),
1666 PINMUX_IPSR_MSEL(IP15_11_9, SCIFA3_RXD_C, SEL_SCIFA3_2),
1667 PINMUX_IPSR_MSEL(IP15_14_12, GPS_MAG, SEL_GPS_0),
1668 PINMUX_IPSR_MSEL(IP15_14_12, RX4_C, SEL_SCIF4_2),
1669 PINMUX_IPSR_MSEL(IP15_14_12, SCIFA4_RXD_C, SEL_SCIFA4_2),
1670 PINMUX_IPSR_GPSR(IP15_14_12, PWM6),
1671 PINMUX_IPSR_GPSR(IP15_14_12, VI1_G7_B),
1672 PINMUX_IPSR_MSEL(IP15_14_12, SCIFA3_SCK_C, SEL_SCIFA3_2),
1673 PINMUX_IPSR_MSEL(IP15_17_15, HCTS0_N, SEL_HSCIF0_0),
1674 PINMUX_IPSR_MSEL(IP15_17_15, SCIFB0_CTS_N, SEL_SCIFB_0),
1675 PINMUX_IPSR_MSEL(IP15_17_15, GLO_I0_C, SEL_GPS_2),
1676 PINMUX_IPSR_MSEL(IP15_17_15, TCLK1, SEL_TMU1_0),
1677 PINMUX_IPSR_MSEL(IP15_17_15, VI1_DATA1_C, SEL_VI1_2),
1678 PINMUX_IPSR_MSEL(IP15_20_18, HRTS0_N, SEL_HSCIF0_0),
1679 PINMUX_IPSR_MSEL(IP15_20_18, SCIFB0_RTS_N, SEL_SCIFB_0),
1680 PINMUX_IPSR_MSEL(IP15_20_18, GLO_I1_C, SEL_GPS_2),
1681 PINMUX_IPSR_MSEL(IP15_20_18, VI1_DATA2_C, SEL_VI1_2),
1682 PINMUX_IPSR_MSEL(IP15_23_21, HSCK0, SEL_HSCIF0_0),
1683 PINMUX_IPSR_MSEL(IP15_23_21, SCIFB0_SCK, SEL_SCIFB_0),
1684 PINMUX_IPSR_MSEL(IP15_23_21, GLO_Q0_C, SEL_GPS_2),
1685 PINMUX_IPSR_MSEL(IP15_23_21, CAN_CLK, SEL_CANCLK_0),
1686 PINMUX_IPSR_GPSR(IP15_23_21, TCLK2),
1687 PINMUX_IPSR_MSEL(IP15_23_21, VI1_DATA3_C, SEL_VI1_2),
1688 PINMUX_IPSR_MSEL(IP15_26_24, HRX0, SEL_HSCIF0_0),
1689 PINMUX_IPSR_MSEL(IP15_26_24, SCIFB0_RXD, SEL_SCIFB_0),
1690 PINMUX_IPSR_MSEL(IP15_26_24, GLO_Q1_C, SEL_GPS_2),
1691 PINMUX_IPSR_MSEL(IP15_26_24, CAN0_RX_B, SEL_CAN0_1),
1692 PINMUX_IPSR_MSEL(IP15_26_24, VI1_DATA4_C, SEL_VI1_2),
1693 PINMUX_IPSR_MSEL(IP15_29_27, HTX0, SEL_HSCIF0_0),
1694 PINMUX_IPSR_MSEL(IP15_29_27, SCIFB0_TXD, SEL_SCIFB_0),
1695 PINMUX_IPSR_MSEL(IP15_29_27, GLO_SCLK_C, SEL_GPS_2),
1696 PINMUX_IPSR_MSEL(IP15_29_27, CAN0_TX_B, SEL_CAN0_1),
1697 PINMUX_IPSR_MSEL(IP15_29_27, VI1_DATA5_C, SEL_VI1_2),
1698
1699 /* IPSR16 */
1700 PINMUX_IPSR_MSEL(IP16_2_0, HRX1, SEL_HSCIF1_0),
1701 PINMUX_IPSR_MSEL(IP16_2_0, SCIFB1_RXD, SEL_SCIFB1_0),
1702 PINMUX_IPSR_GPSR(IP16_2_0, VI1_R0_B),
1703 PINMUX_IPSR_MSEL(IP16_2_0, GLO_SDATA_C, SEL_GPS_2),
1704 PINMUX_IPSR_MSEL(IP16_2_0, VI1_DATA6_C, SEL_VI1_2),
1705 PINMUX_IPSR_MSEL(IP16_5_3, HTX1, SEL_HSCIF1_0),
1706 PINMUX_IPSR_MSEL(IP16_5_3, SCIFB1_TXD, SEL_SCIFB1_0),
1707 PINMUX_IPSR_GPSR(IP16_5_3, VI1_R1_B),
1708 PINMUX_IPSR_MSEL(IP16_5_3, GLO_SS_C, SEL_GPS_2),
1709 PINMUX_IPSR_MSEL(IP16_5_3, VI1_DATA7_C, SEL_VI1_2),
1710 PINMUX_IPSR_MSEL(IP16_7_6, HSCK1, SEL_HSCIF1_0),
1711 PINMUX_IPSR_MSEL(IP16_7_6, SCIFB1_SCK, SEL_SCIFB1_0),
1712 PINMUX_IPSR_GPSR(IP16_7_6, MLB_CLK),
1713 PINMUX_IPSR_MSEL(IP16_7_6, GLO_RFON_C, SEL_GPS_2),
1714 PINMUX_IPSR_MSEL(IP16_9_8, HCTS1_N, SEL_HSCIF1_0),
1715 PINMUX_IPSR_GPSR(IP16_9_8, SCIFB1_CTS_N),
1716 PINMUX_IPSR_GPSR(IP16_9_8, MLB_SIG),
1717 PINMUX_IPSR_MSEL(IP16_9_8, CAN1_TX_B, SEL_CAN1_1),
1718 PINMUX_IPSR_MSEL(IP16_11_10, HRTS1_N, SEL_HSCIF1_0),
1719 PINMUX_IPSR_GPSR(IP16_11_10, SCIFB1_RTS_N),
1720 PINMUX_IPSR_GPSR(IP16_11_10, MLB_DAT),
1721 PINMUX_IPSR_MSEL(IP16_11_10, CAN1_RX_B, SEL_CAN1_1),
1722};
1723
Marek Vasut0b9053d2023-01-26 21:01:37 +01001724/*
1725 * Pins not associated with a GPIO port.
1726 */
1727enum {
1728 GP_ASSIGN_LAST(),
1729 NOGP_ALL(),
1730};
1731
Marek Vasut06ef9e82018-01-17 17:14:45 +01001732static const struct sh_pfc_pin pinmux_pins[] = {
1733 PINMUX_GPIO_GP_ALL(),
Marek Vasut0b9053d2023-01-26 21:01:37 +01001734 PINMUX_NOGP_ALL(),
Marek Vasut06ef9e82018-01-17 17:14:45 +01001735};
1736
Marek Vasut0e8e9892021-04-26 22:04:11 +02001737#if defined(CONFIG_PINCTRL_PFC_R8A7791) || defined(CONFIG_PINCTRL_PFC_R8A7793)
Marek Vasut06ef9e82018-01-17 17:14:45 +01001738/* - ADI -------------------------------------------------------------------- */
1739static const unsigned int adi_common_pins[] = {
1740 /* ADIDATA, ADICS/SAMP, ADICLK */
1741 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25), RCAR_GP_PIN(6, 26),
1742};
1743static const unsigned int adi_common_mux[] = {
1744 /* ADIDATA, ADICS/SAMP, ADICLK */
1745 ADIDATA_MARK, ADICS_SAMP_MARK, ADICLK_MARK,
1746};
1747static const unsigned int adi_chsel0_pins[] = {
1748 /* ADICHS 0 */
1749 RCAR_GP_PIN(6, 27),
1750};
1751static const unsigned int adi_chsel0_mux[] = {
1752 /* ADICHS 0 */
1753 ADICHS0_MARK,
1754};
1755static const unsigned int adi_chsel1_pins[] = {
1756 /* ADICHS 1 */
1757 RCAR_GP_PIN(6, 28),
1758};
1759static const unsigned int adi_chsel1_mux[] = {
1760 /* ADICHS 1 */
1761 ADICHS1_MARK,
1762};
1763static const unsigned int adi_chsel2_pins[] = {
1764 /* ADICHS 2 */
1765 RCAR_GP_PIN(6, 29),
1766};
1767static const unsigned int adi_chsel2_mux[] = {
1768 /* ADICHS 2 */
1769 ADICHS2_MARK,
1770};
1771static const unsigned int adi_common_b_pins[] = {
1772 /* ADIDATA B, ADICS/SAMP B, ADICLK B */
1773 RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
1774};
1775static const unsigned int adi_common_b_mux[] = {
1776 /* ADIDATA B, ADICS/SAMP B, ADICLK B */
1777 ADIDATA_B_MARK, ADICS_SAMP_B_MARK, ADICLK_B_MARK,
1778};
1779static const unsigned int adi_chsel0_b_pins[] = {
1780 /* ADICHS B 0 */
1781 RCAR_GP_PIN(5, 28),
1782};
1783static const unsigned int adi_chsel0_b_mux[] = {
1784 /* ADICHS B 0 */
1785 ADICHS0_B_MARK,
1786};
1787static const unsigned int adi_chsel1_b_pins[] = {
1788 /* ADICHS B 1 */
1789 RCAR_GP_PIN(5, 29),
1790};
1791static const unsigned int adi_chsel1_b_mux[] = {
1792 /* ADICHS B 1 */
1793 ADICHS1_B_MARK,
1794};
1795static const unsigned int adi_chsel2_b_pins[] = {
1796 /* ADICHS B 2 */
1797 RCAR_GP_PIN(5, 30),
1798};
1799static const unsigned int adi_chsel2_b_mux[] = {
1800 /* ADICHS B 2 */
1801 ADICHS2_B_MARK,
1802};
Marek Vasut0e8e9892021-04-26 22:04:11 +02001803#endif /* CONFIG_PINCTRL_PFC_R8A7791 || CONFIG_PINCTRL_PFC_R8A7793 */
Marek Vasut06ef9e82018-01-17 17:14:45 +01001804
Marek Vasuta99d2912024-12-23 14:34:07 +01001805#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01001806/* - Audio Clock ------------------------------------------------------------ */
1807static const unsigned int audio_clk_a_pins[] = {
1808 /* CLK */
1809 RCAR_GP_PIN(2, 28),
1810};
1811
1812static const unsigned int audio_clk_a_mux[] = {
1813 AUDIO_CLKA_MARK,
1814};
1815
1816static const unsigned int audio_clk_b_pins[] = {
1817 /* CLK */
1818 RCAR_GP_PIN(2, 29),
1819};
1820
1821static const unsigned int audio_clk_b_mux[] = {
1822 AUDIO_CLKB_MARK,
1823};
1824
1825static const unsigned int audio_clk_b_b_pins[] = {
1826 /* CLK */
1827 RCAR_GP_PIN(7, 20),
1828};
1829
1830static const unsigned int audio_clk_b_b_mux[] = {
1831 AUDIO_CLKB_B_MARK,
1832};
1833
1834static const unsigned int audio_clk_c_pins[] = {
1835 /* CLK */
1836 RCAR_GP_PIN(2, 30),
1837};
1838
1839static const unsigned int audio_clk_c_mux[] = {
1840 AUDIO_CLKC_MARK,
1841};
1842
1843static const unsigned int audio_clkout_pins[] = {
1844 /* CLK */
1845 RCAR_GP_PIN(2, 31),
1846};
1847
1848static const unsigned int audio_clkout_mux[] = {
1849 AUDIO_CLKOUT_MARK,
1850};
Marek Vasuta99d2912024-12-23 14:34:07 +01001851#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01001852
1853/* - AVB -------------------------------------------------------------------- */
1854static const unsigned int avb_link_pins[] = {
1855 RCAR_GP_PIN(5, 14),
1856};
1857static const unsigned int avb_link_mux[] = {
1858 AVB_LINK_MARK,
1859};
1860static const unsigned int avb_magic_pins[] = {
1861 RCAR_GP_PIN(5, 11),
1862};
1863static const unsigned int avb_magic_mux[] = {
1864 AVB_MAGIC_MARK,
1865};
1866static const unsigned int avb_phy_int_pins[] = {
1867 RCAR_GP_PIN(5, 16),
1868};
1869static const unsigned int avb_phy_int_mux[] = {
1870 AVB_PHY_INT_MARK,
1871};
1872static const unsigned int avb_mdio_pins[] = {
1873 RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 9),
1874};
1875static const unsigned int avb_mdio_mux[] = {
1876 AVB_MDC_MARK, AVB_MDIO_MARK,
1877};
1878static const unsigned int avb_mii_pins[] = {
1879 RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
1880 RCAR_GP_PIN(5, 21),
1881
1882 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1883 RCAR_GP_PIN(5, 3),
1884
1885 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 10),
1886 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
1887 RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 29),
1888};
1889static const unsigned int avb_mii_mux[] = {
1890 AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1891 AVB_TXD3_MARK,
1892
1893 AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1894 AVB_RXD3_MARK,
1895
1896 AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
1897 AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK,
1898 AVB_TX_CLK_MARK, AVB_COL_MARK,
1899};
1900static const unsigned int avb_gmii_pins[] = {
1901 RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
1902 RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
1903 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
1904
1905 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1906 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
1907 RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
1908
1909 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 10),
1910 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 17),
1911 RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 28),
1912 RCAR_GP_PIN(5, 29),
1913};
1914static const unsigned int avb_gmii_mux[] = {
1915 AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1916 AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK,
1917 AVB_TXD6_MARK, AVB_TXD7_MARK,
1918
1919 AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1920 AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK,
1921 AVB_RXD6_MARK, AVB_RXD7_MARK,
1922
1923 AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
1924 AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK,
1925 AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK,
1926 AVB_COL_MARK,
1927};
1928
Marek Vasuta99d2912024-12-23 14:34:07 +01001929#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01001930/* - CAN -------------------------------------------------------------------- */
1931
1932static const unsigned int can0_data_pins[] = {
1933 /* TX, RX */
1934 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
1935};
1936
1937static const unsigned int can0_data_mux[] = {
1938 CAN0_TX_MARK, CAN0_RX_MARK,
1939};
1940
1941static const unsigned int can0_data_b_pins[] = {
1942 /* TX, RX */
1943 RCAR_GP_PIN(7, 4), RCAR_GP_PIN(7, 3),
1944};
1945
1946static const unsigned int can0_data_b_mux[] = {
1947 CAN0_TX_B_MARK, CAN0_RX_B_MARK,
1948};
1949
1950static const unsigned int can0_data_c_pins[] = {
1951 /* TX, RX */
1952 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
1953};
1954
1955static const unsigned int can0_data_c_mux[] = {
1956 CAN0_TX_C_MARK, CAN0_RX_C_MARK,
1957};
1958
1959static const unsigned int can0_data_d_pins[] = {
1960 /* TX, RX */
1961 RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27),
1962};
1963
1964static const unsigned int can0_data_d_mux[] = {
1965 CAN0_TX_D_MARK, CAN0_RX_D_MARK,
1966};
1967
1968static const unsigned int can0_data_e_pins[] = {
1969 /* TX, RX */
1970 RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 28),
1971};
1972
1973static const unsigned int can0_data_e_mux[] = {
1974 CAN0_TX_E_MARK, CAN0_RX_E_MARK,
1975};
1976
1977static const unsigned int can0_data_f_pins[] = {
1978 /* TX, RX */
1979 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
1980};
1981
1982static const unsigned int can0_data_f_mux[] = {
1983 CAN0_TX_F_MARK, CAN0_RX_F_MARK,
1984};
1985
1986static const unsigned int can1_data_pins[] = {
1987 /* TX, RX */
1988 RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 20),
1989};
1990
1991static const unsigned int can1_data_mux[] = {
1992 CAN1_TX_MARK, CAN1_RX_MARK,
1993};
1994
1995static const unsigned int can1_data_b_pins[] = {
1996 /* TX, RX */
1997 RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
1998};
1999
2000static const unsigned int can1_data_b_mux[] = {
2001 CAN1_TX_B_MARK, CAN1_RX_B_MARK,
2002};
2003
2004static const unsigned int can1_data_c_pins[] = {
2005 /* TX, RX */
2006 RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 19),
2007};
2008
2009static const unsigned int can1_data_c_mux[] = {
2010 CAN1_TX_C_MARK, CAN1_RX_C_MARK,
2011};
2012
2013static const unsigned int can1_data_d_pins[] = {
2014 /* TX, RX */
2015 RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 31),
2016};
2017
2018static const unsigned int can1_data_d_mux[] = {
2019 CAN1_TX_D_MARK, CAN1_RX_D_MARK,
2020};
2021
2022static const unsigned int can_clk_pins[] = {
2023 /* CLK */
2024 RCAR_GP_PIN(7, 2),
2025};
2026
2027static const unsigned int can_clk_mux[] = {
2028 CAN_CLK_MARK,
2029};
2030
2031static const unsigned int can_clk_b_pins[] = {
2032 /* CLK */
2033 RCAR_GP_PIN(5, 21),
2034};
2035
2036static const unsigned int can_clk_b_mux[] = {
2037 CAN_CLK_B_MARK,
2038};
2039
2040static const unsigned int can_clk_c_pins[] = {
2041 /* CLK */
2042 RCAR_GP_PIN(4, 30),
2043};
2044
2045static const unsigned int can_clk_c_mux[] = {
2046 CAN_CLK_C_MARK,
2047};
2048
2049static const unsigned int can_clk_d_pins[] = {
2050 /* CLK */
2051 RCAR_GP_PIN(7, 19),
2052};
2053
2054static const unsigned int can_clk_d_mux[] = {
2055 CAN_CLK_D_MARK,
2056};
2057
2058/* - DU --------------------------------------------------------------------- */
2059static const unsigned int du_rgb666_pins[] = {
2060 /* R[7:2], G[7:2], B[7:2] */
2061 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
2062 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
2063 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2064 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
2065 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
2066 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
2067};
2068static const unsigned int du_rgb666_mux[] = {
2069 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
2070 DU1_DR3_MARK, DU1_DR2_MARK,
2071 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
2072 DU1_DG3_MARK, DU1_DG2_MARK,
2073 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
2074 DU1_DB3_MARK, DU1_DB2_MARK,
2075};
2076static const unsigned int du_rgb888_pins[] = {
2077 /* R[7:0], G[7:0], B[7:0] */
2078 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
2079 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
2080 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
2081 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2082 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
2083 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
2084 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
2085 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
2086 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
2087};
2088static const unsigned int du_rgb888_mux[] = {
2089 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
2090 DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
2091 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
2092 DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
2093 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
2094 DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
2095};
2096static const unsigned int du_clk_out_0_pins[] = {
2097 /* CLKOUT */
2098 RCAR_GP_PIN(3, 25),
2099};
2100static const unsigned int du_clk_out_0_mux[] = {
2101 DU1_DOTCLKOUT0_MARK
2102};
2103static const unsigned int du_clk_out_1_pins[] = {
2104 /* CLKOUT */
2105 RCAR_GP_PIN(3, 26),
2106};
2107static const unsigned int du_clk_out_1_mux[] = {
2108 DU1_DOTCLKOUT1_MARK
2109};
2110static const unsigned int du_sync_pins[] = {
2111 /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
2112 RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27),
2113};
2114static const unsigned int du_sync_mux[] = {
2115 DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
2116};
2117static const unsigned int du_oddf_pins[] = {
2118 /* EXDISP/EXODDF/EXCDE */
2119 RCAR_GP_PIN(3, 29),
2120};
2121static const unsigned int du_oddf_mux[] = {
2122 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
2123};
2124static const unsigned int du_cde_pins[] = {
2125 /* CDE */
2126 RCAR_GP_PIN(3, 31),
2127};
2128static const unsigned int du_cde_mux[] = {
2129 DU1_CDE_MARK,
2130};
2131static const unsigned int du_disp_pins[] = {
2132 /* DISP */
2133 RCAR_GP_PIN(3, 30),
2134};
2135static const unsigned int du_disp_mux[] = {
2136 DU1_DISP_MARK,
2137};
2138static const unsigned int du0_clk_in_pins[] = {
2139 /* CLKIN */
2140 RCAR_GP_PIN(6, 31),
2141};
2142static const unsigned int du0_clk_in_mux[] = {
2143 DU0_DOTCLKIN_MARK
2144};
2145static const unsigned int du1_clk_in_pins[] = {
2146 /* CLKIN */
2147 RCAR_GP_PIN(3, 24),
2148};
2149static const unsigned int du1_clk_in_mux[] = {
2150 DU1_DOTCLKIN_MARK
2151};
2152static const unsigned int du1_clk_in_b_pins[] = {
2153 /* CLKIN */
2154 RCAR_GP_PIN(7, 19),
2155};
2156static const unsigned int du1_clk_in_b_mux[] = {
2157 DU1_DOTCLKIN_B_MARK,
2158};
2159static const unsigned int du1_clk_in_c_pins[] = {
2160 /* CLKIN */
2161 RCAR_GP_PIN(7, 20),
2162};
2163static const unsigned int du1_clk_in_c_mux[] = {
2164 DU1_DOTCLKIN_C_MARK,
2165};
Marek Vasuta99d2912024-12-23 14:34:07 +01002166#endif
2167
Marek Vasut06ef9e82018-01-17 17:14:45 +01002168/* - ETH -------------------------------------------------------------------- */
2169static const unsigned int eth_link_pins[] = {
2170 /* LINK */
2171 RCAR_GP_PIN(5, 18),
2172};
2173static const unsigned int eth_link_mux[] = {
2174 ETH_LINK_MARK,
2175};
2176static const unsigned int eth_magic_pins[] = {
2177 /* MAGIC */
2178 RCAR_GP_PIN(5, 22),
2179};
2180static const unsigned int eth_magic_mux[] = {
2181 ETH_MAGIC_MARK,
2182};
2183static const unsigned int eth_mdio_pins[] = {
2184 /* MDC, MDIO */
2185 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 13),
2186};
2187static const unsigned int eth_mdio_mux[] = {
2188 ETH_MDC_MARK, ETH_MDIO_MARK,
2189};
2190static const unsigned int eth_rmii_pins[] = {
2191 /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
2192 RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 15),
2193 RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 23), RCAR_GP_PIN(5, 20),
2194 RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 19),
2195};
2196static const unsigned int eth_rmii_mux[] = {
2197 ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
2198 ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
2199};
2200
2201/* - HSCIF0 ----------------------------------------------------------------- */
2202static const unsigned int hscif0_data_pins[] = {
2203 /* RX, TX */
2204 RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
2205};
2206static const unsigned int hscif0_data_mux[] = {
2207 HRX0_MARK, HTX0_MARK,
2208};
2209static const unsigned int hscif0_clk_pins[] = {
2210 /* SCK */
2211 RCAR_GP_PIN(7, 2),
2212};
2213static const unsigned int hscif0_clk_mux[] = {
2214 HSCK0_MARK,
2215};
2216static const unsigned int hscif0_ctrl_pins[] = {
2217 /* RTS, CTS */
2218 RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
2219};
2220static const unsigned int hscif0_ctrl_mux[] = {
2221 HRTS0_N_MARK, HCTS0_N_MARK,
2222};
2223static const unsigned int hscif0_data_b_pins[] = {
2224 /* RX, TX */
2225 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 15),
2226};
2227static const unsigned int hscif0_data_b_mux[] = {
2228 HRX0_B_MARK, HTX0_B_MARK,
2229};
2230static const unsigned int hscif0_ctrl_b_pins[] = {
2231 /* RTS, CTS */
2232 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2233};
2234static const unsigned int hscif0_ctrl_b_mux[] = {
2235 HRTS0_N_B_MARK, HCTS0_N_B_MARK,
2236};
2237static const unsigned int hscif0_data_c_pins[] = {
2238 /* RX, TX */
2239 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2240};
2241static const unsigned int hscif0_data_c_mux[] = {
2242 HRX0_C_MARK, HTX0_C_MARK,
2243};
2244static const unsigned int hscif0_clk_c_pins[] = {
2245 /* SCK */
2246 RCAR_GP_PIN(5, 31),
2247};
2248static const unsigned int hscif0_clk_c_mux[] = {
2249 HSCK0_C_MARK,
2250};
2251/* - HSCIF1 ----------------------------------------------------------------- */
2252static const unsigned int hscif1_data_pins[] = {
2253 /* RX, TX */
2254 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
2255};
2256static const unsigned int hscif1_data_mux[] = {
2257 HRX1_MARK, HTX1_MARK,
2258};
2259static const unsigned int hscif1_clk_pins[] = {
2260 /* SCK */
2261 RCAR_GP_PIN(7, 7),
2262};
2263static const unsigned int hscif1_clk_mux[] = {
2264 HSCK1_MARK,
2265};
2266static const unsigned int hscif1_ctrl_pins[] = {
2267 /* RTS, CTS */
2268 RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
2269};
2270static const unsigned int hscif1_ctrl_mux[] = {
2271 HRTS1_N_MARK, HCTS1_N_MARK,
2272};
2273static const unsigned int hscif1_data_b_pins[] = {
2274 /* RX, TX */
2275 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
2276};
2277static const unsigned int hscif1_data_b_mux[] = {
2278 HRX1_B_MARK, HTX1_B_MARK,
2279};
2280static const unsigned int hscif1_data_c_pins[] = {
2281 /* RX, TX */
2282 RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
2283};
2284static const unsigned int hscif1_data_c_mux[] = {
2285 HRX1_C_MARK, HTX1_C_MARK,
2286};
2287static const unsigned int hscif1_clk_c_pins[] = {
2288 /* SCK */
2289 RCAR_GP_PIN(7, 16),
2290};
2291static const unsigned int hscif1_clk_c_mux[] = {
2292 HSCK1_C_MARK,
2293};
2294static const unsigned int hscif1_ctrl_c_pins[] = {
2295 /* RTS, CTS */
2296 RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
2297};
2298static const unsigned int hscif1_ctrl_c_mux[] = {
2299 HRTS1_N_C_MARK, HCTS1_N_C_MARK,
2300};
2301static const unsigned int hscif1_data_d_pins[] = {
2302 /* RX, TX */
2303 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
2304};
2305static const unsigned int hscif1_data_d_mux[] = {
2306 HRX1_D_MARK, HTX1_D_MARK,
2307};
Marek Vasut06ef9e82018-01-17 17:14:45 +01002308static const unsigned int hscif1_clk_e_pins[] = {
2309 /* SCK */
2310 RCAR_GP_PIN(2, 6),
2311};
2312static const unsigned int hscif1_clk_e_mux[] = {
2313 HSCK1_E_MARK,
2314};
2315static const unsigned int hscif1_ctrl_e_pins[] = {
2316 /* RTS, CTS */
2317 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7),
2318};
2319static const unsigned int hscif1_ctrl_e_mux[] = {
2320 HRTS1_N_E_MARK, HCTS1_N_E_MARK,
2321};
2322/* - HSCIF2 ----------------------------------------------------------------- */
2323static const unsigned int hscif2_data_pins[] = {
2324 /* RX, TX */
2325 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
2326};
2327static const unsigned int hscif2_data_mux[] = {
2328 HRX2_MARK, HTX2_MARK,
2329};
2330static const unsigned int hscif2_clk_pins[] = {
2331 /* SCK */
2332 RCAR_GP_PIN(4, 15),
2333};
2334static const unsigned int hscif2_clk_mux[] = {
2335 HSCK2_MARK,
2336};
2337static const unsigned int hscif2_ctrl_pins[] = {
2338 /* RTS, CTS */
2339 RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
2340};
2341static const unsigned int hscif2_ctrl_mux[] = {
2342 HRTS2_N_MARK, HCTS2_N_MARK,
2343};
2344static const unsigned int hscif2_data_b_pins[] = {
2345 /* RX, TX */
2346 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 22),
2347};
2348static const unsigned int hscif2_data_b_mux[] = {
2349 HRX2_B_MARK, HTX2_B_MARK,
2350};
2351static const unsigned int hscif2_ctrl_b_pins[] = {
2352 /* RTS, CTS */
2353 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 21),
2354};
2355static const unsigned int hscif2_ctrl_b_mux[] = {
2356 HRTS2_N_B_MARK, HCTS2_N_B_MARK,
2357};
2358static const unsigned int hscif2_data_c_pins[] = {
2359 /* RX, TX */
2360 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2361};
2362static const unsigned int hscif2_data_c_mux[] = {
2363 HRX2_C_MARK, HTX2_C_MARK,
2364};
2365static const unsigned int hscif2_clk_c_pins[] = {
2366 /* SCK */
2367 RCAR_GP_PIN(5, 31),
2368};
2369static const unsigned int hscif2_clk_c_mux[] = {
2370 HSCK2_C_MARK,
2371};
2372static const unsigned int hscif2_data_d_pins[] = {
2373 /* RX, TX */
2374 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(5, 31),
2375};
2376static const unsigned int hscif2_data_d_mux[] = {
2377 HRX2_B_MARK, HTX2_D_MARK,
2378};
2379/* - I2C0 ------------------------------------------------------------------- */
2380static const unsigned int i2c0_pins[] = {
2381 /* SCL, SDA */
2382 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
2383};
2384static const unsigned int i2c0_mux[] = {
2385 I2C0_SCL_MARK, I2C0_SDA_MARK,
2386};
2387static const unsigned int i2c0_b_pins[] = {
2388 /* SCL, SDA */
2389 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2390};
2391static const unsigned int i2c0_b_mux[] = {
2392 I2C0_SCL_B_MARK, I2C0_SDA_B_MARK,
2393};
2394static const unsigned int i2c0_c_pins[] = {
2395 /* SCL, SDA */
2396 RCAR_GP_PIN(0, 16), RCAR_GP_PIN(1, 1),
2397};
2398static const unsigned int i2c0_c_mux[] = {
2399 I2C0_SCL_C_MARK, I2C0_SDA_C_MARK,
2400};
2401/* - I2C1 ------------------------------------------------------------------- */
2402static const unsigned int i2c1_pins[] = {
2403 /* SCL, SDA */
2404 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11),
2405};
2406static const unsigned int i2c1_mux[] = {
2407 I2C1_SCL_MARK, I2C1_SDA_MARK,
2408};
2409static const unsigned int i2c1_b_pins[] = {
2410 /* SCL, SDA */
2411 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2412};
2413static const unsigned int i2c1_b_mux[] = {
2414 I2C1_SCL_B_MARK, I2C1_SDA_B_MARK,
2415};
2416static const unsigned int i2c1_c_pins[] = {
2417 /* SCL, SDA */
2418 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
2419};
2420static const unsigned int i2c1_c_mux[] = {
2421 I2C1_SCL_C_MARK, I2C1_SDA_C_MARK,
2422};
2423static const unsigned int i2c1_d_pins[] = {
2424 /* SCL, SDA */
2425 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
2426};
2427static const unsigned int i2c1_d_mux[] = {
2428 I2C1_SCL_D_MARK, I2C1_SDA_D_MARK,
2429};
2430static const unsigned int i2c1_e_pins[] = {
2431 /* SCL, SDA */
2432 RCAR_GP_PIN(7, 15), RCAR_GP_PIN(7, 16),
2433};
2434static const unsigned int i2c1_e_mux[] = {
2435 I2C1_SCL_E_MARK, I2C1_SDA_E_MARK,
2436};
2437/* - I2C2 ------------------------------------------------------------------- */
2438static const unsigned int i2c2_pins[] = {
2439 /* SCL, SDA */
2440 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
2441};
2442static const unsigned int i2c2_mux[] = {
2443 I2C2_SCL_MARK, I2C2_SDA_MARK,
2444};
2445static const unsigned int i2c2_b_pins[] = {
2446 /* SCL, SDA */
2447 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
2448};
2449static const unsigned int i2c2_b_mux[] = {
2450 I2C2_SCL_B_MARK, I2C2_SDA_B_MARK,
2451};
2452static const unsigned int i2c2_c_pins[] = {
2453 /* SCL, SDA */
2454 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2455};
2456static const unsigned int i2c2_c_mux[] = {
2457 I2C2_SCL_C_MARK, I2C2_SDA_C_MARK,
2458};
2459static const unsigned int i2c2_d_pins[] = {
2460 /* SCL, SDA */
2461 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
2462};
2463static const unsigned int i2c2_d_mux[] = {
2464 I2C2_SCL_D_MARK, I2C2_SDA_D_MARK,
2465};
2466/* - I2C3 ------------------------------------------------------------------- */
2467static const unsigned int i2c3_pins[] = {
2468 /* SCL, SDA */
2469 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2470};
2471static const unsigned int i2c3_mux[] = {
2472 I2C3_SCL_MARK, I2C3_SDA_MARK,
2473};
2474static const unsigned int i2c3_b_pins[] = {
2475 /* SCL, SDA */
2476 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
2477};
2478static const unsigned int i2c3_b_mux[] = {
2479 I2C3_SCL_B_MARK, I2C3_SDA_B_MARK,
2480};
2481static const unsigned int i2c3_c_pins[] = {
2482 /* SCL, SDA */
2483 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
2484};
2485static const unsigned int i2c3_c_mux[] = {
2486 I2C3_SCL_C_MARK, I2C3_SDA_C_MARK,
2487};
2488static const unsigned int i2c3_d_pins[] = {
2489 /* SCL, SDA */
2490 RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
2491};
2492static const unsigned int i2c3_d_mux[] = {
2493 I2C3_SCL_D_MARK, I2C3_SDA_D_MARK,
2494};
2495/* - I2C4 ------------------------------------------------------------------- */
2496static const unsigned int i2c4_pins[] = {
2497 /* SCL, SDA */
2498 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2499};
2500static const unsigned int i2c4_mux[] = {
2501 I2C4_SCL_MARK, I2C4_SDA_MARK,
2502};
2503static const unsigned int i2c4_b_pins[] = {
2504 /* SCL, SDA */
2505 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
2506};
2507static const unsigned int i2c4_b_mux[] = {
2508 I2C4_SCL_B_MARK, I2C4_SDA_B_MARK,
2509};
2510static const unsigned int i2c4_c_pins[] = {
2511 /* SCL, SDA */
2512 RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
2513};
2514static const unsigned int i2c4_c_mux[] = {
2515 I2C4_SCL_C_MARK, I2C4_SDA_C_MARK,
2516};
2517/* - I2C7 ------------------------------------------------------------------- */
2518static const unsigned int i2c7_pins[] = {
2519 /* SCL, SDA */
2520 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2521};
2522static const unsigned int i2c7_mux[] = {
2523 IIC0_SCL_MARK, IIC0_SDA_MARK,
2524};
2525static const unsigned int i2c7_b_pins[] = {
2526 /* SCL, SDA */
2527 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2528};
2529static const unsigned int i2c7_b_mux[] = {
2530 IIC0_SCL_B_MARK, IIC0_SDA_B_MARK,
2531};
2532static const unsigned int i2c7_c_pins[] = {
2533 /* SCL, SDA */
2534 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2535};
2536static const unsigned int i2c7_c_mux[] = {
2537 IIC0_SCL_C_MARK, IIC0_SDA_C_MARK,
2538};
2539/* - I2C8 ------------------------------------------------------------------- */
2540static const unsigned int i2c8_pins[] = {
2541 /* SCL, SDA */
2542 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2543};
2544static const unsigned int i2c8_mux[] = {
2545 IIC1_SCL_MARK, IIC1_SDA_MARK,
2546};
2547static const unsigned int i2c8_b_pins[] = {
2548 /* SCL, SDA */
2549 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2550};
2551static const unsigned int i2c8_b_mux[] = {
2552 IIC1_SCL_B_MARK, IIC1_SDA_B_MARK,
2553};
2554static const unsigned int i2c8_c_pins[] = {
2555 /* SCL, SDA */
2556 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2557};
2558static const unsigned int i2c8_c_mux[] = {
2559 IIC1_SCL_C_MARK, IIC1_SDA_C_MARK,
2560};
Marek Vasuta99d2912024-12-23 14:34:07 +01002561
2562#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01002563/* - INTC ------------------------------------------------------------------- */
2564static const unsigned int intc_irq0_pins[] = {
2565 /* IRQ */
2566 RCAR_GP_PIN(7, 10),
2567};
2568static const unsigned int intc_irq0_mux[] = {
2569 IRQ0_MARK,
2570};
2571static const unsigned int intc_irq1_pins[] = {
2572 /* IRQ */
2573 RCAR_GP_PIN(7, 11),
2574};
2575static const unsigned int intc_irq1_mux[] = {
2576 IRQ1_MARK,
2577};
2578static const unsigned int intc_irq2_pins[] = {
2579 /* IRQ */
2580 RCAR_GP_PIN(7, 12),
2581};
2582static const unsigned int intc_irq2_mux[] = {
2583 IRQ2_MARK,
2584};
2585static const unsigned int intc_irq3_pins[] = {
2586 /* IRQ */
2587 RCAR_GP_PIN(7, 13),
2588};
2589static const unsigned int intc_irq3_mux[] = {
2590 IRQ3_MARK,
2591};
Marek Vasuta99d2912024-12-23 14:34:07 +01002592#endif
Marek Vasut0e8e9892021-04-26 22:04:11 +02002593
2594#if defined(CONFIG_PINCTRL_PFC_R8A7791) || defined(CONFIG_PINCTRL_PFC_R8A7793)
Marek Vasut06ef9e82018-01-17 17:14:45 +01002595/* - MLB+ ------------------------------------------------------------------- */
2596static const unsigned int mlb_3pin_pins[] = {
2597 RCAR_GP_PIN(7, 7), RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
2598};
2599static const unsigned int mlb_3pin_mux[] = {
2600 MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK,
2601};
Marek Vasut0e8e9892021-04-26 22:04:11 +02002602#endif /* CONFIG_PINCTRL_PFC_R8A7791 || CONFIG_PINCTRL_PFC_R8A7793 */
2603
Marek Vasut06ef9e82018-01-17 17:14:45 +01002604/* - MMCIF ------------------------------------------------------------------ */
Marek Vasut0b9053d2023-01-26 21:01:37 +01002605static const unsigned int mmc_data_pins[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01002606 /* D[0:7] */
2607 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2608 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2609 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2610 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2611};
Marek Vasut0b9053d2023-01-26 21:01:37 +01002612static const unsigned int mmc_data_mux[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01002613 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2614 MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK,
2615};
Marek Vasut0b9053d2023-01-26 21:01:37 +01002616static const unsigned int mmc_data_b_pins[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01002617 /* D[0:7] */
2618 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2619 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2620 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2621 RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 7),
2622};
Marek Vasut0b9053d2023-01-26 21:01:37 +01002623static const unsigned int mmc_data_b_mux[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01002624 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2625 MMC_D4_MARK, MMC_D5_MARK, MMC_D6_B_MARK, MMC_D7_B_MARK,
2626};
2627static const unsigned int mmc_ctrl_pins[] = {
2628 /* CLK, CMD */
2629 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
2630};
2631static const unsigned int mmc_ctrl_mux[] = {
2632 MMC_CLK_MARK, MMC_CMD_MARK,
2633};
Marek Vasuta99d2912024-12-23 14:34:07 +01002634
2635#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01002636/* - MSIOF0 ----------------------------------------------------------------- */
2637static const unsigned int msiof0_clk_pins[] = {
2638 /* SCK */
2639 RCAR_GP_PIN(6, 24),
2640};
2641static const unsigned int msiof0_clk_mux[] = {
2642 MSIOF0_SCK_MARK,
2643};
2644static const unsigned int msiof0_sync_pins[] = {
2645 /* SYNC */
2646 RCAR_GP_PIN(6, 25),
2647};
2648static const unsigned int msiof0_sync_mux[] = {
2649 MSIOF0_SYNC_MARK,
2650};
2651static const unsigned int msiof0_ss1_pins[] = {
2652 /* SS1 */
2653 RCAR_GP_PIN(6, 28),
2654};
2655static const unsigned int msiof0_ss1_mux[] = {
2656 MSIOF0_SS1_MARK,
2657};
2658static const unsigned int msiof0_ss2_pins[] = {
2659 /* SS2 */
2660 RCAR_GP_PIN(6, 29),
2661};
2662static const unsigned int msiof0_ss2_mux[] = {
2663 MSIOF0_SS2_MARK,
2664};
2665static const unsigned int msiof0_rx_pins[] = {
2666 /* RXD */
2667 RCAR_GP_PIN(6, 27),
2668};
2669static const unsigned int msiof0_rx_mux[] = {
2670 MSIOF0_RXD_MARK,
2671};
2672static const unsigned int msiof0_tx_pins[] = {
2673 /* TXD */
2674 RCAR_GP_PIN(6, 26),
2675};
2676static const unsigned int msiof0_tx_mux[] = {
2677 MSIOF0_TXD_MARK,
2678};
2679
2680static const unsigned int msiof0_clk_b_pins[] = {
2681 /* SCK */
2682 RCAR_GP_PIN(0, 16),
2683};
2684static const unsigned int msiof0_clk_b_mux[] = {
2685 MSIOF0_SCK_B_MARK,
2686};
2687static const unsigned int msiof0_sync_b_pins[] = {
2688 /* SYNC */
2689 RCAR_GP_PIN(0, 17),
2690};
2691static const unsigned int msiof0_sync_b_mux[] = {
2692 MSIOF0_SYNC_B_MARK,
2693};
2694static const unsigned int msiof0_ss1_b_pins[] = {
2695 /* SS1 */
2696 RCAR_GP_PIN(0, 18),
2697};
2698static const unsigned int msiof0_ss1_b_mux[] = {
2699 MSIOF0_SS1_B_MARK,
2700};
2701static const unsigned int msiof0_ss2_b_pins[] = {
2702 /* SS2 */
2703 RCAR_GP_PIN(0, 19),
2704};
2705static const unsigned int msiof0_ss2_b_mux[] = {
2706 MSIOF0_SS2_B_MARK,
2707};
2708static const unsigned int msiof0_rx_b_pins[] = {
2709 /* RXD */
2710 RCAR_GP_PIN(0, 21),
2711};
2712static const unsigned int msiof0_rx_b_mux[] = {
2713 MSIOF0_RXD_B_MARK,
2714};
2715static const unsigned int msiof0_tx_b_pins[] = {
2716 /* TXD */
2717 RCAR_GP_PIN(0, 20),
2718};
2719static const unsigned int msiof0_tx_b_mux[] = {
2720 MSIOF0_TXD_B_MARK,
2721};
2722
2723static const unsigned int msiof0_clk_c_pins[] = {
2724 /* SCK */
2725 RCAR_GP_PIN(5, 26),
2726};
2727static const unsigned int msiof0_clk_c_mux[] = {
2728 MSIOF0_SCK_C_MARK,
2729};
2730static const unsigned int msiof0_sync_c_pins[] = {
2731 /* SYNC */
2732 RCAR_GP_PIN(5, 25),
2733};
2734static const unsigned int msiof0_sync_c_mux[] = {
2735 MSIOF0_SYNC_C_MARK,
2736};
2737static const unsigned int msiof0_ss1_c_pins[] = {
2738 /* SS1 */
2739 RCAR_GP_PIN(5, 27),
2740};
2741static const unsigned int msiof0_ss1_c_mux[] = {
2742 MSIOF0_SS1_C_MARK,
2743};
2744static const unsigned int msiof0_ss2_c_pins[] = {
2745 /* SS2 */
2746 RCAR_GP_PIN(5, 28),
2747};
2748static const unsigned int msiof0_ss2_c_mux[] = {
2749 MSIOF0_SS2_C_MARK,
2750};
2751static const unsigned int msiof0_rx_c_pins[] = {
2752 /* RXD */
2753 RCAR_GP_PIN(5, 29),
2754};
2755static const unsigned int msiof0_rx_c_mux[] = {
2756 MSIOF0_RXD_C_MARK,
2757};
2758static const unsigned int msiof0_tx_c_pins[] = {
2759 /* TXD */
2760 RCAR_GP_PIN(5, 30),
2761};
2762static const unsigned int msiof0_tx_c_mux[] = {
2763 MSIOF0_TXD_C_MARK,
2764};
2765/* - MSIOF1 ----------------------------------------------------------------- */
2766static const unsigned int msiof1_clk_pins[] = {
2767 /* SCK */
2768 RCAR_GP_PIN(0, 22),
2769};
2770static const unsigned int msiof1_clk_mux[] = {
2771 MSIOF1_SCK_MARK,
2772};
2773static const unsigned int msiof1_sync_pins[] = {
2774 /* SYNC */
2775 RCAR_GP_PIN(0, 23),
2776};
2777static const unsigned int msiof1_sync_mux[] = {
2778 MSIOF1_SYNC_MARK,
2779};
2780static const unsigned int msiof1_ss1_pins[] = {
2781 /* SS1 */
2782 RCAR_GP_PIN(0, 24),
2783};
2784static const unsigned int msiof1_ss1_mux[] = {
2785 MSIOF1_SS1_MARK,
2786};
2787static const unsigned int msiof1_ss2_pins[] = {
2788 /* SS2 */
2789 RCAR_GP_PIN(0, 25),
2790};
2791static const unsigned int msiof1_ss2_mux[] = {
2792 MSIOF1_SS2_MARK,
2793};
2794static const unsigned int msiof1_rx_pins[] = {
2795 /* RXD */
2796 RCAR_GP_PIN(0, 27),
2797};
2798static const unsigned int msiof1_rx_mux[] = {
2799 MSIOF1_RXD_MARK,
2800};
2801static const unsigned int msiof1_tx_pins[] = {
2802 /* TXD */
2803 RCAR_GP_PIN(0, 26),
2804};
2805static const unsigned int msiof1_tx_mux[] = {
2806 MSIOF1_TXD_MARK,
2807};
2808
2809static const unsigned int msiof1_clk_b_pins[] = {
2810 /* SCK */
2811 RCAR_GP_PIN(2, 29),
2812};
2813static const unsigned int msiof1_clk_b_mux[] = {
2814 MSIOF1_SCK_B_MARK,
2815};
2816static const unsigned int msiof1_sync_b_pins[] = {
2817 /* SYNC */
2818 RCAR_GP_PIN(2, 30),
2819};
2820static const unsigned int msiof1_sync_b_mux[] = {
2821 MSIOF1_SYNC_B_MARK,
2822};
2823static const unsigned int msiof1_ss1_b_pins[] = {
2824 /* SS1 */
2825 RCAR_GP_PIN(2, 31),
2826};
2827static const unsigned int msiof1_ss1_b_mux[] = {
2828 MSIOF1_SS1_B_MARK,
2829};
2830static const unsigned int msiof1_ss2_b_pins[] = {
2831 /* SS2 */
2832 RCAR_GP_PIN(7, 16),
2833};
2834static const unsigned int msiof1_ss2_b_mux[] = {
2835 MSIOF1_SS2_B_MARK,
2836};
2837static const unsigned int msiof1_rx_b_pins[] = {
2838 /* RXD */
2839 RCAR_GP_PIN(7, 18),
2840};
2841static const unsigned int msiof1_rx_b_mux[] = {
2842 MSIOF1_RXD_B_MARK,
2843};
2844static const unsigned int msiof1_tx_b_pins[] = {
2845 /* TXD */
2846 RCAR_GP_PIN(7, 17),
2847};
2848static const unsigned int msiof1_tx_b_mux[] = {
2849 MSIOF1_TXD_B_MARK,
2850};
2851
2852static const unsigned int msiof1_clk_c_pins[] = {
2853 /* SCK */
2854 RCAR_GP_PIN(2, 15),
2855};
2856static const unsigned int msiof1_clk_c_mux[] = {
2857 MSIOF1_SCK_C_MARK,
2858};
2859static const unsigned int msiof1_sync_c_pins[] = {
2860 /* SYNC */
2861 RCAR_GP_PIN(2, 16),
2862};
2863static const unsigned int msiof1_sync_c_mux[] = {
2864 MSIOF1_SYNC_C_MARK,
2865};
2866static const unsigned int msiof1_rx_c_pins[] = {
2867 /* RXD */
2868 RCAR_GP_PIN(2, 18),
2869};
2870static const unsigned int msiof1_rx_c_mux[] = {
2871 MSIOF1_RXD_C_MARK,
2872};
2873static const unsigned int msiof1_tx_c_pins[] = {
2874 /* TXD */
2875 RCAR_GP_PIN(2, 17),
2876};
2877static const unsigned int msiof1_tx_c_mux[] = {
2878 MSIOF1_TXD_C_MARK,
2879};
2880
2881static const unsigned int msiof1_clk_d_pins[] = {
2882 /* SCK */
2883 RCAR_GP_PIN(0, 28),
2884};
2885static const unsigned int msiof1_clk_d_mux[] = {
2886 MSIOF1_SCK_D_MARK,
2887};
2888static const unsigned int msiof1_sync_d_pins[] = {
2889 /* SYNC */
2890 RCAR_GP_PIN(0, 30),
2891};
2892static const unsigned int msiof1_sync_d_mux[] = {
2893 MSIOF1_SYNC_D_MARK,
2894};
2895static const unsigned int msiof1_ss1_d_pins[] = {
2896 /* SS1 */
2897 RCAR_GP_PIN(0, 29),
2898};
2899static const unsigned int msiof1_ss1_d_mux[] = {
2900 MSIOF1_SS1_D_MARK,
2901};
2902static const unsigned int msiof1_rx_d_pins[] = {
2903 /* RXD */
2904 RCAR_GP_PIN(0, 27),
2905};
2906static const unsigned int msiof1_rx_d_mux[] = {
2907 MSIOF1_RXD_D_MARK,
2908};
2909static const unsigned int msiof1_tx_d_pins[] = {
2910 /* TXD */
2911 RCAR_GP_PIN(0, 26),
2912};
2913static const unsigned int msiof1_tx_d_mux[] = {
2914 MSIOF1_TXD_D_MARK,
2915};
2916
2917static const unsigned int msiof1_clk_e_pins[] = {
2918 /* SCK */
2919 RCAR_GP_PIN(5, 18),
2920};
2921static const unsigned int msiof1_clk_e_mux[] = {
2922 MSIOF1_SCK_E_MARK,
2923};
2924static const unsigned int msiof1_sync_e_pins[] = {
2925 /* SYNC */
2926 RCAR_GP_PIN(5, 19),
2927};
2928static const unsigned int msiof1_sync_e_mux[] = {
2929 MSIOF1_SYNC_E_MARK,
2930};
2931static const unsigned int msiof1_rx_e_pins[] = {
2932 /* RXD */
2933 RCAR_GP_PIN(5, 17),
2934};
2935static const unsigned int msiof1_rx_e_mux[] = {
2936 MSIOF1_RXD_E_MARK,
2937};
2938static const unsigned int msiof1_tx_e_pins[] = {
2939 /* TXD */
2940 RCAR_GP_PIN(5, 20),
2941};
2942static const unsigned int msiof1_tx_e_mux[] = {
2943 MSIOF1_TXD_E_MARK,
2944};
2945/* - MSIOF2 ----------------------------------------------------------------- */
2946static const unsigned int msiof2_clk_pins[] = {
2947 /* SCK */
2948 RCAR_GP_PIN(1, 13),
2949};
2950static const unsigned int msiof2_clk_mux[] = {
2951 MSIOF2_SCK_MARK,
2952};
2953static const unsigned int msiof2_sync_pins[] = {
2954 /* SYNC */
2955 RCAR_GP_PIN(1, 14),
2956};
2957static const unsigned int msiof2_sync_mux[] = {
2958 MSIOF2_SYNC_MARK,
2959};
2960static const unsigned int msiof2_ss1_pins[] = {
2961 /* SS1 */
2962 RCAR_GP_PIN(1, 17),
2963};
2964static const unsigned int msiof2_ss1_mux[] = {
2965 MSIOF2_SS1_MARK,
2966};
2967static const unsigned int msiof2_ss2_pins[] = {
2968 /* SS2 */
2969 RCAR_GP_PIN(1, 18),
2970};
2971static const unsigned int msiof2_ss2_mux[] = {
2972 MSIOF2_SS2_MARK,
2973};
2974static const unsigned int msiof2_rx_pins[] = {
2975 /* RXD */
2976 RCAR_GP_PIN(1, 16),
2977};
2978static const unsigned int msiof2_rx_mux[] = {
2979 MSIOF2_RXD_MARK,
2980};
2981static const unsigned int msiof2_tx_pins[] = {
2982 /* TXD */
2983 RCAR_GP_PIN(1, 15),
2984};
2985static const unsigned int msiof2_tx_mux[] = {
2986 MSIOF2_TXD_MARK,
2987};
2988
2989static const unsigned int msiof2_clk_b_pins[] = {
2990 /* SCK */
2991 RCAR_GP_PIN(3, 0),
2992};
2993static const unsigned int msiof2_clk_b_mux[] = {
2994 MSIOF2_SCK_B_MARK,
2995};
2996static const unsigned int msiof2_sync_b_pins[] = {
2997 /* SYNC */
2998 RCAR_GP_PIN(3, 1),
2999};
3000static const unsigned int msiof2_sync_b_mux[] = {
3001 MSIOF2_SYNC_B_MARK,
3002};
3003static const unsigned int msiof2_ss1_b_pins[] = {
3004 /* SS1 */
3005 RCAR_GP_PIN(3, 8),
3006};
3007static const unsigned int msiof2_ss1_b_mux[] = {
3008 MSIOF2_SS1_B_MARK,
3009};
3010static const unsigned int msiof2_ss2_b_pins[] = {
3011 /* SS2 */
3012 RCAR_GP_PIN(3, 9),
3013};
3014static const unsigned int msiof2_ss2_b_mux[] = {
3015 MSIOF2_SS2_B_MARK,
3016};
3017static const unsigned int msiof2_rx_b_pins[] = {
3018 /* RXD */
3019 RCAR_GP_PIN(3, 17),
3020};
3021static const unsigned int msiof2_rx_b_mux[] = {
3022 MSIOF2_RXD_B_MARK,
3023};
3024static const unsigned int msiof2_tx_b_pins[] = {
3025 /* TXD */
3026 RCAR_GP_PIN(3, 16),
3027};
3028static const unsigned int msiof2_tx_b_mux[] = {
3029 MSIOF2_TXD_B_MARK,
3030};
3031
3032static const unsigned int msiof2_clk_c_pins[] = {
3033 /* SCK */
3034 RCAR_GP_PIN(2, 2),
3035};
3036static const unsigned int msiof2_clk_c_mux[] = {
3037 MSIOF2_SCK_C_MARK,
3038};
3039static const unsigned int msiof2_sync_c_pins[] = {
3040 /* SYNC */
3041 RCAR_GP_PIN(2, 3),
3042};
3043static const unsigned int msiof2_sync_c_mux[] = {
3044 MSIOF2_SYNC_C_MARK,
3045};
3046static const unsigned int msiof2_rx_c_pins[] = {
3047 /* RXD */
3048 RCAR_GP_PIN(2, 5),
3049};
3050static const unsigned int msiof2_rx_c_mux[] = {
3051 MSIOF2_RXD_C_MARK,
3052};
3053static const unsigned int msiof2_tx_c_pins[] = {
3054 /* TXD */
3055 RCAR_GP_PIN(2, 4),
3056};
3057static const unsigned int msiof2_tx_c_mux[] = {
3058 MSIOF2_TXD_C_MARK,
3059};
3060
3061static const unsigned int msiof2_clk_d_pins[] = {
3062 /* SCK */
3063 RCAR_GP_PIN(2, 14),
3064};
3065static const unsigned int msiof2_clk_d_mux[] = {
3066 MSIOF2_SCK_D_MARK,
3067};
3068static const unsigned int msiof2_sync_d_pins[] = {
3069 /* SYNC */
3070 RCAR_GP_PIN(2, 15),
3071};
3072static const unsigned int msiof2_sync_d_mux[] = {
3073 MSIOF2_SYNC_D_MARK,
3074};
3075static const unsigned int msiof2_ss1_d_pins[] = {
3076 /* SS1 */
3077 RCAR_GP_PIN(2, 17),
3078};
3079static const unsigned int msiof2_ss1_d_mux[] = {
3080 MSIOF2_SS1_D_MARK,
3081};
3082static const unsigned int msiof2_ss2_d_pins[] = {
3083 /* SS2 */
3084 RCAR_GP_PIN(2, 19),
3085};
3086static const unsigned int msiof2_ss2_d_mux[] = {
3087 MSIOF2_SS2_D_MARK,
3088};
3089static const unsigned int msiof2_rx_d_pins[] = {
3090 /* RXD */
3091 RCAR_GP_PIN(2, 18),
3092};
3093static const unsigned int msiof2_rx_d_mux[] = {
3094 MSIOF2_RXD_D_MARK,
3095};
3096static const unsigned int msiof2_tx_d_pins[] = {
3097 /* TXD */
3098 RCAR_GP_PIN(2, 16),
3099};
3100static const unsigned int msiof2_tx_d_mux[] = {
3101 MSIOF2_TXD_D_MARK,
3102};
3103
3104static const unsigned int msiof2_clk_e_pins[] = {
3105 /* SCK */
3106 RCAR_GP_PIN(7, 15),
3107};
3108static const unsigned int msiof2_clk_e_mux[] = {
3109 MSIOF2_SCK_E_MARK,
3110};
3111static const unsigned int msiof2_sync_e_pins[] = {
3112 /* SYNC */
3113 RCAR_GP_PIN(7, 16),
3114};
3115static const unsigned int msiof2_sync_e_mux[] = {
3116 MSIOF2_SYNC_E_MARK,
3117};
3118static const unsigned int msiof2_rx_e_pins[] = {
3119 /* RXD */
3120 RCAR_GP_PIN(7, 14),
3121};
3122static const unsigned int msiof2_rx_e_mux[] = {
3123 MSIOF2_RXD_E_MARK,
3124};
3125static const unsigned int msiof2_tx_e_pins[] = {
3126 /* TXD */
3127 RCAR_GP_PIN(7, 13),
3128};
3129static const unsigned int msiof2_tx_e_mux[] = {
3130 MSIOF2_TXD_E_MARK,
3131};
3132/* - PWM -------------------------------------------------------------------- */
3133static const unsigned int pwm0_pins[] = {
3134 RCAR_GP_PIN(6, 14),
3135};
3136static const unsigned int pwm0_mux[] = {
3137 PWM0_MARK,
3138};
3139static const unsigned int pwm0_b_pins[] = {
3140 RCAR_GP_PIN(5, 30),
3141};
3142static const unsigned int pwm0_b_mux[] = {
3143 PWM0_B_MARK,
3144};
3145static const unsigned int pwm1_pins[] = {
3146 RCAR_GP_PIN(1, 17),
3147};
3148static const unsigned int pwm1_mux[] = {
3149 PWM1_MARK,
3150};
3151static const unsigned int pwm1_b_pins[] = {
3152 RCAR_GP_PIN(6, 15),
3153};
3154static const unsigned int pwm1_b_mux[] = {
3155 PWM1_B_MARK,
3156};
3157static const unsigned int pwm2_pins[] = {
3158 RCAR_GP_PIN(1, 18),
3159};
3160static const unsigned int pwm2_mux[] = {
3161 PWM2_MARK,
3162};
3163static const unsigned int pwm2_b_pins[] = {
3164 RCAR_GP_PIN(0, 16),
3165};
3166static const unsigned int pwm2_b_mux[] = {
3167 PWM2_B_MARK,
3168};
3169static const unsigned int pwm3_pins[] = {
3170 RCAR_GP_PIN(1, 24),
3171};
3172static const unsigned int pwm3_mux[] = {
3173 PWM3_MARK,
3174};
3175static const unsigned int pwm4_pins[] = {
3176 RCAR_GP_PIN(3, 26),
3177};
3178static const unsigned int pwm4_mux[] = {
3179 PWM4_MARK,
3180};
3181static const unsigned int pwm4_b_pins[] = {
3182 RCAR_GP_PIN(3, 31),
3183};
3184static const unsigned int pwm4_b_mux[] = {
3185 PWM4_B_MARK,
3186};
3187static const unsigned int pwm5_pins[] = {
3188 RCAR_GP_PIN(7, 21),
3189};
3190static const unsigned int pwm5_mux[] = {
3191 PWM5_MARK,
3192};
3193static const unsigned int pwm5_b_pins[] = {
3194 RCAR_GP_PIN(7, 20),
3195};
3196static const unsigned int pwm5_b_mux[] = {
3197 PWM5_B_MARK,
3198};
3199static const unsigned int pwm6_pins[] = {
3200 RCAR_GP_PIN(7, 22),
3201};
3202static const unsigned int pwm6_mux[] = {
3203 PWM6_MARK,
3204};
Marek Vasuta99d2912024-12-23 14:34:07 +01003205#endif
3206
Marek Vasut06ef9e82018-01-17 17:14:45 +01003207/* - QSPI ------------------------------------------------------------------- */
3208static const unsigned int qspi_ctrl_pins[] = {
3209 /* SPCLK, SSL */
3210 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
3211};
3212static const unsigned int qspi_ctrl_mux[] = {
3213 SPCLK_MARK, SSL_MARK,
3214};
Marek Vasut0b9053d2023-01-26 21:01:37 +01003215static const unsigned int qspi_data_pins[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01003216 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
3217 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3218 RCAR_GP_PIN(1, 8),
3219};
Marek Vasut0b9053d2023-01-26 21:01:37 +01003220static const unsigned int qspi_data_mux[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01003221 MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
3222};
3223
3224static const unsigned int qspi_ctrl_b_pins[] = {
3225 /* SPCLK, SSL */
3226 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 5),
3227};
3228static const unsigned int qspi_ctrl_b_mux[] = {
3229 SPCLK_B_MARK, SSL_B_MARK,
3230};
Marek Vasut0b9053d2023-01-26 21:01:37 +01003231static const unsigned int qspi_data_b_pins[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01003232 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
3233 RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3234 RCAR_GP_PIN(6, 4),
3235};
Marek Vasut0b9053d2023-01-26 21:01:37 +01003236static const unsigned int qspi_data_b_mux[] = {
Marek Vasut0913c7a2019-03-04 22:26:28 +01003237 MOSI_IO0_B_MARK, MISO_IO1_B_MARK, IO2_B_MARK, IO3_B_MARK,
Marek Vasut06ef9e82018-01-17 17:14:45 +01003238};
3239/* - SCIF0 ------------------------------------------------------------------ */
3240static const unsigned int scif0_data_pins[] = {
3241 /* RX, TX */
3242 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
3243};
3244static const unsigned int scif0_data_mux[] = {
3245 RX0_MARK, TX0_MARK,
3246};
3247static const unsigned int scif0_data_b_pins[] = {
3248 /* RX, TX */
3249 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
3250};
3251static const unsigned int scif0_data_b_mux[] = {
3252 RX0_B_MARK, TX0_B_MARK,
3253};
3254static const unsigned int scif0_data_c_pins[] = {
3255 /* RX, TX */
3256 RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 25),
3257};
3258static const unsigned int scif0_data_c_mux[] = {
3259 RX0_C_MARK, TX0_C_MARK,
3260};
3261static const unsigned int scif0_data_d_pins[] = {
3262 /* RX, TX */
3263 RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
3264};
3265static const unsigned int scif0_data_d_mux[] = {
3266 RX0_D_MARK, TX0_D_MARK,
3267};
3268static const unsigned int scif0_data_e_pins[] = {
3269 /* RX, TX */
3270 RCAR_GP_PIN(6, 29), RCAR_GP_PIN(6, 28),
3271};
3272static const unsigned int scif0_data_e_mux[] = {
3273 RX0_E_MARK, TX0_E_MARK,
3274};
3275/* - SCIF1 ------------------------------------------------------------------ */
3276static const unsigned int scif1_data_pins[] = {
3277 /* RX, TX */
3278 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3279};
3280static const unsigned int scif1_data_mux[] = {
3281 RX1_MARK, TX1_MARK,
3282};
3283static const unsigned int scif1_data_b_pins[] = {
3284 /* RX, TX */
3285 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3286};
3287static const unsigned int scif1_data_b_mux[] = {
3288 RX1_B_MARK, TX1_B_MARK,
3289};
3290static const unsigned int scif1_clk_b_pins[] = {
3291 /* SCK */
3292 RCAR_GP_PIN(3, 10),
3293};
3294static const unsigned int scif1_clk_b_mux[] = {
3295 SCIF1_SCK_B_MARK,
3296};
3297static const unsigned int scif1_data_c_pins[] = {
3298 /* RX, TX */
3299 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 27),
3300};
3301static const unsigned int scif1_data_c_mux[] = {
3302 RX1_C_MARK, TX1_C_MARK,
3303};
3304static const unsigned int scif1_data_d_pins[] = {
3305 /* RX, TX */
3306 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
3307};
3308static const unsigned int scif1_data_d_mux[] = {
3309 RX1_D_MARK, TX1_D_MARK,
3310};
3311/* - SCIF2 ------------------------------------------------------------------ */
3312static const unsigned int scif2_data_pins[] = {
3313 /* RX, TX */
3314 RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3315};
3316static const unsigned int scif2_data_mux[] = {
3317 RX2_MARK, TX2_MARK,
3318};
3319static const unsigned int scif2_data_b_pins[] = {
3320 /* RX, TX */
3321 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3322};
3323static const unsigned int scif2_data_b_mux[] = {
3324 RX2_B_MARK, TX2_B_MARK,
3325};
3326static const unsigned int scif2_clk_b_pins[] = {
3327 /* SCK */
3328 RCAR_GP_PIN(3, 18),
3329};
3330static const unsigned int scif2_clk_b_mux[] = {
3331 SCIF2_SCK_B_MARK,
3332};
3333static const unsigned int scif2_data_c_pins[] = {
3334 /* RX, TX */
3335 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
3336};
3337static const unsigned int scif2_data_c_mux[] = {
3338 RX2_C_MARK, TX2_C_MARK,
3339};
3340static const unsigned int scif2_data_e_pins[] = {
3341 /* RX, TX */
3342 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
3343};
3344static const unsigned int scif2_data_e_mux[] = {
3345 RX2_E_MARK, TX2_E_MARK,
3346};
3347/* - SCIF3 ------------------------------------------------------------------ */
3348static const unsigned int scif3_data_pins[] = {
3349 /* RX, TX */
3350 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3351};
3352static const unsigned int scif3_data_mux[] = {
3353 RX3_MARK, TX3_MARK,
3354};
3355static const unsigned int scif3_clk_pins[] = {
3356 /* SCK */
3357 RCAR_GP_PIN(3, 23),
3358};
3359static const unsigned int scif3_clk_mux[] = {
3360 SCIF3_SCK_MARK,
3361};
3362static const unsigned int scif3_data_b_pins[] = {
3363 /* RX, TX */
3364 RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 26),
3365};
3366static const unsigned int scif3_data_b_mux[] = {
3367 RX3_B_MARK, TX3_B_MARK,
3368};
3369static const unsigned int scif3_clk_b_pins[] = {
3370 /* SCK */
3371 RCAR_GP_PIN(4, 8),
3372};
3373static const unsigned int scif3_clk_b_mux[] = {
3374 SCIF3_SCK_B_MARK,
3375};
3376static const unsigned int scif3_data_c_pins[] = {
3377 /* RX, TX */
3378 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3379};
3380static const unsigned int scif3_data_c_mux[] = {
3381 RX3_C_MARK, TX3_C_MARK,
3382};
3383static const unsigned int scif3_data_d_pins[] = {
3384 /* RX, TX */
3385 RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 26),
3386};
3387static const unsigned int scif3_data_d_mux[] = {
3388 RX3_D_MARK, TX3_D_MARK,
3389};
3390/* - SCIF4 ------------------------------------------------------------------ */
3391static const unsigned int scif4_data_pins[] = {
3392 /* RX, TX */
3393 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3394};
3395static const unsigned int scif4_data_mux[] = {
3396 RX4_MARK, TX4_MARK,
3397};
3398static const unsigned int scif4_data_b_pins[] = {
3399 /* RX, TX */
3400 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3401};
3402static const unsigned int scif4_data_b_mux[] = {
3403 RX4_B_MARK, TX4_B_MARK,
3404};
3405static const unsigned int scif4_data_c_pins[] = {
3406 /* RX, TX */
3407 RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3408};
3409static const unsigned int scif4_data_c_mux[] = {
3410 RX4_C_MARK, TX4_C_MARK,
3411};
3412/* - SCIF5 ------------------------------------------------------------------ */
3413static const unsigned int scif5_data_pins[] = {
3414 /* RX, TX */
3415 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3416};
3417static const unsigned int scif5_data_mux[] = {
3418 RX5_MARK, TX5_MARK,
3419};
3420static const unsigned int scif5_data_b_pins[] = {
3421 /* RX, TX */
3422 RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3423};
3424static const unsigned int scif5_data_b_mux[] = {
3425 RX5_B_MARK, TX5_B_MARK,
3426};
3427/* - SCIFA0 ----------------------------------------------------------------- */
3428static const unsigned int scifa0_data_pins[] = {
3429 /* RXD, TXD */
3430 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
3431};
3432static const unsigned int scifa0_data_mux[] = {
3433 SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
3434};
3435static const unsigned int scifa0_data_b_pins[] = {
3436 /* RXD, TXD */
3437 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
3438};
3439static const unsigned int scifa0_data_b_mux[] = {
3440 SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
3441};
3442/* - SCIFA1 ----------------------------------------------------------------- */
3443static const unsigned int scifa1_data_pins[] = {
3444 /* RXD, TXD */
3445 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3446};
3447static const unsigned int scifa1_data_mux[] = {
3448 SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
3449};
3450static const unsigned int scifa1_clk_pins[] = {
3451 /* SCK */
3452 RCAR_GP_PIN(3, 10),
3453};
3454static const unsigned int scifa1_clk_mux[] = {
3455 SCIFA1_SCK_MARK,
3456};
3457static const unsigned int scifa1_data_b_pins[] = {
3458 /* RXD, TXD */
3459 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3460};
3461static const unsigned int scifa1_data_b_mux[] = {
3462 SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
3463};
3464static const unsigned int scifa1_clk_b_pins[] = {
3465 /* SCK */
3466 RCAR_GP_PIN(1, 0),
3467};
3468static const unsigned int scifa1_clk_b_mux[] = {
3469 SCIFA1_SCK_B_MARK,
3470};
3471static const unsigned int scifa1_data_c_pins[] = {
3472 /* RXD, TXD */
3473 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3474};
3475static const unsigned int scifa1_data_c_mux[] = {
3476 SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
3477};
3478/* - SCIFA2 ----------------------------------------------------------------- */
3479static const unsigned int scifa2_data_pins[] = {
3480 /* RXD, TXD */
3481 RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3482};
3483static const unsigned int scifa2_data_mux[] = {
3484 SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
3485};
3486static const unsigned int scifa2_clk_pins[] = {
3487 /* SCK */
3488 RCAR_GP_PIN(3, 18),
3489};
3490static const unsigned int scifa2_clk_mux[] = {
3491 SCIFA2_SCK_MARK,
3492};
3493static const unsigned int scifa2_data_b_pins[] = {
3494 /* RXD, TXD */
3495 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3496};
3497static const unsigned int scifa2_data_b_mux[] = {
3498 SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
3499};
3500/* - SCIFA3 ----------------------------------------------------------------- */
3501static const unsigned int scifa3_data_pins[] = {
3502 /* RXD, TXD */
3503 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3504};
3505static const unsigned int scifa3_data_mux[] = {
3506 SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
3507};
3508static const unsigned int scifa3_clk_pins[] = {
3509 /* SCK */
3510 RCAR_GP_PIN(3, 23),
3511};
3512static const unsigned int scifa3_clk_mux[] = {
3513 SCIFA3_SCK_MARK,
3514};
3515static const unsigned int scifa3_data_b_pins[] = {
3516 /* RXD, TXD */
3517 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
3518};
3519static const unsigned int scifa3_data_b_mux[] = {
3520 SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK,
3521};
3522static const unsigned int scifa3_clk_b_pins[] = {
3523 /* SCK */
3524 RCAR_GP_PIN(4, 8),
3525};
3526static const unsigned int scifa3_clk_b_mux[] = {
3527 SCIFA3_SCK_B_MARK,
3528};
3529static const unsigned int scifa3_data_c_pins[] = {
3530 /* RXD, TXD */
3531 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 20),
3532};
3533static const unsigned int scifa3_data_c_mux[] = {
3534 SCIFA3_RXD_C_MARK, SCIFA3_TXD_C_MARK,
3535};
3536static const unsigned int scifa3_clk_c_pins[] = {
3537 /* SCK */
3538 RCAR_GP_PIN(7, 22),
3539};
3540static const unsigned int scifa3_clk_c_mux[] = {
3541 SCIFA3_SCK_C_MARK,
3542};
3543/* - SCIFA4 ----------------------------------------------------------------- */
3544static const unsigned int scifa4_data_pins[] = {
3545 /* RXD, TXD */
3546 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3547};
3548static const unsigned int scifa4_data_mux[] = {
3549 SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
3550};
3551static const unsigned int scifa4_data_b_pins[] = {
3552 /* RXD, TXD */
3553 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3554};
3555static const unsigned int scifa4_data_b_mux[] = {
3556 SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK,
3557};
3558static const unsigned int scifa4_data_c_pins[] = {
3559 /* RXD, TXD */
3560 RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3561};
3562static const unsigned int scifa4_data_c_mux[] = {
3563 SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK,
3564};
3565/* - SCIFA5 ----------------------------------------------------------------- */
3566static const unsigned int scifa5_data_pins[] = {
3567 /* RXD, TXD */
3568 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3569};
3570static const unsigned int scifa5_data_mux[] = {
3571 SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
3572};
3573static const unsigned int scifa5_data_b_pins[] = {
3574 /* RXD, TXD */
3575 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3576};
3577static const unsigned int scifa5_data_b_mux[] = {
3578 SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK,
3579};
3580static const unsigned int scifa5_data_c_pins[] = {
3581 /* RXD, TXD */
3582 RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3583};
3584static const unsigned int scifa5_data_c_mux[] = {
3585 SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK,
3586};
3587/* - SCIFB0 ----------------------------------------------------------------- */
3588static const unsigned int scifb0_data_pins[] = {
3589 /* RXD, TXD */
3590 RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
3591};
3592static const unsigned int scifb0_data_mux[] = {
3593 SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
3594};
3595static const unsigned int scifb0_clk_pins[] = {
3596 /* SCK */
3597 RCAR_GP_PIN(7, 2),
3598};
3599static const unsigned int scifb0_clk_mux[] = {
3600 SCIFB0_SCK_MARK,
3601};
3602static const unsigned int scifb0_ctrl_pins[] = {
3603 /* RTS, CTS */
3604 RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
3605};
3606static const unsigned int scifb0_ctrl_mux[] = {
3607 SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
3608};
3609static const unsigned int scifb0_data_b_pins[] = {
3610 /* RXD, TXD */
3611 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
3612};
3613static const unsigned int scifb0_data_b_mux[] = {
3614 SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
3615};
3616static const unsigned int scifb0_clk_b_pins[] = {
3617 /* SCK */
3618 RCAR_GP_PIN(5, 31),
3619};
3620static const unsigned int scifb0_clk_b_mux[] = {
3621 SCIFB0_SCK_B_MARK,
3622};
3623static const unsigned int scifb0_ctrl_b_pins[] = {
3624 /* RTS, CTS */
3625 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 23),
3626};
3627static const unsigned int scifb0_ctrl_b_mux[] = {
3628 SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
3629};
3630static const unsigned int scifb0_data_c_pins[] = {
3631 /* RXD, TXD */
3632 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3633};
3634static const unsigned int scifb0_data_c_mux[] = {
3635 SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
3636};
3637static const unsigned int scifb0_clk_c_pins[] = {
3638 /* SCK */
3639 RCAR_GP_PIN(2, 30),
3640};
3641static const unsigned int scifb0_clk_c_mux[] = {
3642 SCIFB0_SCK_C_MARK,
3643};
3644static const unsigned int scifb0_data_d_pins[] = {
3645 /* RXD, TXD */
3646 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
3647};
3648static const unsigned int scifb0_data_d_mux[] = {
3649 SCIFB0_RXD_D_MARK, SCIFB0_TXD_D_MARK,
3650};
3651static const unsigned int scifb0_clk_d_pins[] = {
3652 /* SCK */
3653 RCAR_GP_PIN(4, 17),
3654};
3655static const unsigned int scifb0_clk_d_mux[] = {
3656 SCIFB0_SCK_D_MARK,
3657};
3658/* - SCIFB1 ----------------------------------------------------------------- */
3659static const unsigned int scifb1_data_pins[] = {
3660 /* RXD, TXD */
3661 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
3662};
3663static const unsigned int scifb1_data_mux[] = {
3664 SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
3665};
3666static const unsigned int scifb1_clk_pins[] = {
3667 /* SCK */
3668 RCAR_GP_PIN(7, 7),
3669};
3670static const unsigned int scifb1_clk_mux[] = {
3671 SCIFB1_SCK_MARK,
3672};
3673static const unsigned int scifb1_ctrl_pins[] = {
3674 /* RTS, CTS */
3675 RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
3676};
3677static const unsigned int scifb1_ctrl_mux[] = {
3678 SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
3679};
3680static const unsigned int scifb1_data_b_pins[] = {
3681 /* RXD, TXD */
3682 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3683};
3684static const unsigned int scifb1_data_b_mux[] = {
3685 SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
3686};
3687static const unsigned int scifb1_clk_b_pins[] = {
3688 /* SCK */
3689 RCAR_GP_PIN(1, 3),
3690};
3691static const unsigned int scifb1_clk_b_mux[] = {
3692 SCIFB1_SCK_B_MARK,
3693};
3694static const unsigned int scifb1_data_c_pins[] = {
3695 /* RXD, TXD */
3696 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3697};
3698static const unsigned int scifb1_data_c_mux[] = {
3699 SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
3700};
3701static const unsigned int scifb1_clk_c_pins[] = {
3702 /* SCK */
3703 RCAR_GP_PIN(7, 11),
3704};
3705static const unsigned int scifb1_clk_c_mux[] = {
3706 SCIFB1_SCK_C_MARK,
3707};
3708static const unsigned int scifb1_data_d_pins[] = {
3709 /* RXD, TXD */
3710 RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 12),
3711};
3712static const unsigned int scifb1_data_d_mux[] = {
3713 SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
3714};
3715/* - SCIFB2 ----------------------------------------------------------------- */
3716static const unsigned int scifb2_data_pins[] = {
3717 /* RXD, TXD */
3718 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
3719};
3720static const unsigned int scifb2_data_mux[] = {
3721 SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
3722};
3723static const unsigned int scifb2_clk_pins[] = {
3724 /* SCK */
3725 RCAR_GP_PIN(4, 15),
3726};
3727static const unsigned int scifb2_clk_mux[] = {
3728 SCIFB2_SCK_MARK,
3729};
3730static const unsigned int scifb2_ctrl_pins[] = {
3731 /* RTS, CTS */
3732 RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
3733};
3734static const unsigned int scifb2_ctrl_mux[] = {
3735 SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
3736};
3737static const unsigned int scifb2_data_b_pins[] = {
3738 /* RXD, TXD */
3739 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
3740};
3741static const unsigned int scifb2_data_b_mux[] = {
3742 SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
3743};
3744static const unsigned int scifb2_clk_b_pins[] = {
3745 /* SCK */
3746 RCAR_GP_PIN(5, 31),
3747};
3748static const unsigned int scifb2_clk_b_mux[] = {
3749 SCIFB2_SCK_B_MARK,
3750};
3751static const unsigned int scifb2_ctrl_b_pins[] = {
3752 /* RTS, CTS */
3753 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
3754};
3755static const unsigned int scifb2_ctrl_b_mux[] = {
3756 SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
3757};
3758static const unsigned int scifb2_data_c_pins[] = {
3759 /* RXD, TXD */
3760 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3761};
3762static const unsigned int scifb2_data_c_mux[] = {
3763 SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
3764};
3765static const unsigned int scifb2_clk_c_pins[] = {
3766 /* SCK */
3767 RCAR_GP_PIN(5, 27),
3768};
3769static const unsigned int scifb2_clk_c_mux[] = {
3770 SCIFB2_SCK_C_MARK,
3771};
3772static const unsigned int scifb2_data_d_pins[] = {
3773 /* RXD, TXD */
3774 RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 25),
3775};
3776static const unsigned int scifb2_data_d_mux[] = {
3777 SCIFB2_RXD_D_MARK, SCIFB2_TXD_D_MARK,
3778};
3779
3780/* - SCIF Clock ------------------------------------------------------------- */
3781static const unsigned int scif_clk_pins[] = {
3782 /* SCIF_CLK */
3783 RCAR_GP_PIN(2, 29),
3784};
3785static const unsigned int scif_clk_mux[] = {
3786 SCIF_CLK_MARK,
3787};
3788static const unsigned int scif_clk_b_pins[] = {
3789 /* SCIF_CLK */
3790 RCAR_GP_PIN(7, 19),
3791};
3792static const unsigned int scif_clk_b_mux[] = {
3793 SCIF_CLK_B_MARK,
3794};
3795
3796/* - SDHI0 ------------------------------------------------------------------ */
Marek Vasut0b9053d2023-01-26 21:01:37 +01003797static const unsigned int sdhi0_data_pins[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01003798 /* D[0:3] */
3799 RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3800 RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
3801};
Marek Vasut0b9053d2023-01-26 21:01:37 +01003802static const unsigned int sdhi0_data_mux[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01003803 SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK,
3804};
3805static const unsigned int sdhi0_ctrl_pins[] = {
3806 /* CLK, CMD */
3807 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3808};
3809static const unsigned int sdhi0_ctrl_mux[] = {
3810 SD0_CLK_MARK, SD0_CMD_MARK,
3811};
3812static const unsigned int sdhi0_cd_pins[] = {
3813 /* CD */
3814 RCAR_GP_PIN(6, 6),
3815};
3816static const unsigned int sdhi0_cd_mux[] = {
3817 SD0_CD_MARK,
3818};
3819static const unsigned int sdhi0_wp_pins[] = {
3820 /* WP */
3821 RCAR_GP_PIN(6, 7),
3822};
3823static const unsigned int sdhi0_wp_mux[] = {
3824 SD0_WP_MARK,
3825};
3826/* - SDHI1 ------------------------------------------------------------------ */
Marek Vasut0b9053d2023-01-26 21:01:37 +01003827static const unsigned int sdhi1_data_pins[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01003828 /* D[0:3] */
3829 RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
3830 RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
3831};
Marek Vasut0b9053d2023-01-26 21:01:37 +01003832static const unsigned int sdhi1_data_mux[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01003833 SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK,
3834};
3835static const unsigned int sdhi1_ctrl_pins[] = {
3836 /* CLK, CMD */
3837 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3838};
3839static const unsigned int sdhi1_ctrl_mux[] = {
3840 SD1_CLK_MARK, SD1_CMD_MARK,
3841};
3842static const unsigned int sdhi1_cd_pins[] = {
3843 /* CD */
3844 RCAR_GP_PIN(6, 14),
3845};
3846static const unsigned int sdhi1_cd_mux[] = {
3847 SD1_CD_MARK,
3848};
3849static const unsigned int sdhi1_wp_pins[] = {
3850 /* WP */
3851 RCAR_GP_PIN(6, 15),
3852};
3853static const unsigned int sdhi1_wp_mux[] = {
3854 SD1_WP_MARK,
3855};
3856/* - SDHI2 ------------------------------------------------------------------ */
Marek Vasut0b9053d2023-01-26 21:01:37 +01003857static const unsigned int sdhi2_data_pins[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01003858 /* D[0:3] */
3859 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
3860 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
3861};
Marek Vasut0b9053d2023-01-26 21:01:37 +01003862static const unsigned int sdhi2_data_mux[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01003863 SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK,
3864};
3865static const unsigned int sdhi2_ctrl_pins[] = {
3866 /* CLK, CMD */
3867 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
3868};
3869static const unsigned int sdhi2_ctrl_mux[] = {
3870 SD2_CLK_MARK, SD2_CMD_MARK,
3871};
3872static const unsigned int sdhi2_cd_pins[] = {
3873 /* CD */
3874 RCAR_GP_PIN(6, 22),
3875};
3876static const unsigned int sdhi2_cd_mux[] = {
3877 SD2_CD_MARK,
3878};
3879static const unsigned int sdhi2_wp_pins[] = {
3880 /* WP */
3881 RCAR_GP_PIN(6, 23),
3882};
3883static const unsigned int sdhi2_wp_mux[] = {
3884 SD2_WP_MARK,
3885};
3886
Marek Vasuta99d2912024-12-23 14:34:07 +01003887#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01003888/* - SSI -------------------------------------------------------------------- */
3889static const unsigned int ssi0_data_pins[] = {
3890 /* SDATA */
3891 RCAR_GP_PIN(2, 2),
3892};
3893
3894static const unsigned int ssi0_data_mux[] = {
3895 SSI_SDATA0_MARK,
3896};
3897
3898static const unsigned int ssi0_data_b_pins[] = {
3899 /* SDATA */
3900 RCAR_GP_PIN(3, 4),
3901};
3902
3903static const unsigned int ssi0_data_b_mux[] = {
3904 SSI_SDATA0_B_MARK,
3905};
3906
3907static const unsigned int ssi0129_ctrl_pins[] = {
3908 /* SCK, WS */
3909 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3910};
3911
3912static const unsigned int ssi0129_ctrl_mux[] = {
3913 SSI_SCK0129_MARK, SSI_WS0129_MARK,
3914};
3915
3916static const unsigned int ssi0129_ctrl_b_pins[] = {
3917 /* SCK, WS */
3918 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3919};
3920
3921static const unsigned int ssi0129_ctrl_b_mux[] = {
3922 SSI_SCK0129_B_MARK, SSI_WS0129_B_MARK,
3923};
3924
3925static const unsigned int ssi1_data_pins[] = {
3926 /* SDATA */
3927 RCAR_GP_PIN(2, 5),
3928};
3929
3930static const unsigned int ssi1_data_mux[] = {
3931 SSI_SDATA1_MARK,
3932};
3933
3934static const unsigned int ssi1_data_b_pins[] = {
3935 /* SDATA */
3936 RCAR_GP_PIN(3, 7),
3937};
3938
3939static const unsigned int ssi1_data_b_mux[] = {
3940 SSI_SDATA1_B_MARK,
3941};
3942
3943static const unsigned int ssi1_ctrl_pins[] = {
3944 /* SCK, WS */
3945 RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
3946};
3947
3948static const unsigned int ssi1_ctrl_mux[] = {
3949 SSI_SCK1_MARK, SSI_WS1_MARK,
3950};
3951
3952static const unsigned int ssi1_ctrl_b_pins[] = {
3953 /* SCK, WS */
3954 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
3955};
3956
3957static const unsigned int ssi1_ctrl_b_mux[] = {
3958 SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3959};
3960
3961static const unsigned int ssi2_data_pins[] = {
3962 /* SDATA */
3963 RCAR_GP_PIN(2, 8),
3964};
3965
3966static const unsigned int ssi2_data_mux[] = {
3967 SSI_SDATA2_MARK,
3968};
3969
3970static const unsigned int ssi2_ctrl_pins[] = {
3971 /* SCK, WS */
3972 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
3973};
3974
3975static const unsigned int ssi2_ctrl_mux[] = {
3976 SSI_SCK2_MARK, SSI_WS2_MARK,
3977};
3978
3979static const unsigned int ssi3_data_pins[] = {
3980 /* SDATA */
3981 RCAR_GP_PIN(2, 11),
3982};
3983
3984static const unsigned int ssi3_data_mux[] = {
3985 SSI_SDATA3_MARK,
3986};
3987
3988static const unsigned int ssi34_ctrl_pins[] = {
3989 /* SCK, WS */
3990 RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
3991};
3992
3993static const unsigned int ssi34_ctrl_mux[] = {
3994 SSI_SCK34_MARK, SSI_WS34_MARK,
3995};
3996
3997static const unsigned int ssi4_data_pins[] = {
3998 /* SDATA */
3999 RCAR_GP_PIN(2, 14),
4000};
4001
4002static const unsigned int ssi4_data_mux[] = {
4003 SSI_SDATA4_MARK,
4004};
4005
4006static const unsigned int ssi4_ctrl_pins[] = {
4007 /* SCK, WS */
4008 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
4009};
4010
4011static const unsigned int ssi4_ctrl_mux[] = {
4012 SSI_SCK4_MARK, SSI_WS4_MARK,
4013};
4014
4015static const unsigned int ssi5_data_pins[] = {
4016 /* SDATA */
4017 RCAR_GP_PIN(2, 17),
4018};
4019
4020static const unsigned int ssi5_data_mux[] = {
4021 SSI_SDATA5_MARK,
4022};
4023
4024static const unsigned int ssi5_ctrl_pins[] = {
4025 /* SCK, WS */
4026 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4027};
4028
4029static const unsigned int ssi5_ctrl_mux[] = {
4030 SSI_SCK5_MARK, SSI_WS5_MARK,
4031};
4032
4033static const unsigned int ssi6_data_pins[] = {
4034 /* SDATA */
4035 RCAR_GP_PIN(2, 20),
4036};
4037
4038static const unsigned int ssi6_data_mux[] = {
4039 SSI_SDATA6_MARK,
4040};
4041
4042static const unsigned int ssi6_ctrl_pins[] = {
4043 /* SCK, WS */
4044 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
4045};
4046
4047static const unsigned int ssi6_ctrl_mux[] = {
4048 SSI_SCK6_MARK, SSI_WS6_MARK,
4049};
4050
4051static const unsigned int ssi7_data_pins[] = {
4052 /* SDATA */
4053 RCAR_GP_PIN(2, 23),
4054};
4055
4056static const unsigned int ssi7_data_mux[] = {
4057 SSI_SDATA7_MARK,
4058};
4059
4060static const unsigned int ssi7_data_b_pins[] = {
4061 /* SDATA */
4062 RCAR_GP_PIN(3, 12),
4063};
4064
4065static const unsigned int ssi7_data_b_mux[] = {
4066 SSI_SDATA7_B_MARK,
4067};
4068
4069static const unsigned int ssi78_ctrl_pins[] = {
4070 /* SCK, WS */
4071 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
4072};
4073
4074static const unsigned int ssi78_ctrl_mux[] = {
4075 SSI_SCK78_MARK, SSI_WS78_MARK,
4076};
4077
4078static const unsigned int ssi78_ctrl_b_pins[] = {
4079 /* SCK, WS */
4080 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4081};
4082
4083static const unsigned int ssi78_ctrl_b_mux[] = {
4084 SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
4085};
4086
4087static const unsigned int ssi8_data_pins[] = {
4088 /* SDATA */
4089 RCAR_GP_PIN(2, 24),
4090};
4091
4092static const unsigned int ssi8_data_mux[] = {
4093 SSI_SDATA8_MARK,
4094};
4095
4096static const unsigned int ssi8_data_b_pins[] = {
4097 /* SDATA */
4098 RCAR_GP_PIN(3, 13),
4099};
4100
4101static const unsigned int ssi8_data_b_mux[] = {
4102 SSI_SDATA8_B_MARK,
4103};
4104
4105static const unsigned int ssi9_data_pins[] = {
4106 /* SDATA */
4107 RCAR_GP_PIN(2, 27),
4108};
4109
4110static const unsigned int ssi9_data_mux[] = {
4111 SSI_SDATA9_MARK,
4112};
4113
4114static const unsigned int ssi9_data_b_pins[] = {
4115 /* SDATA */
4116 RCAR_GP_PIN(3, 18),
4117};
4118
4119static const unsigned int ssi9_data_b_mux[] = {
4120 SSI_SDATA9_B_MARK,
4121};
4122
4123static const unsigned int ssi9_ctrl_pins[] = {
4124 /* SCK, WS */
4125 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 26),
4126};
4127
4128static const unsigned int ssi9_ctrl_mux[] = {
4129 SSI_SCK9_MARK, SSI_WS9_MARK,
4130};
4131
4132static const unsigned int ssi9_ctrl_b_pins[] = {
4133 /* SCK, WS */
4134 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
4135};
4136
4137static const unsigned int ssi9_ctrl_b_mux[] = {
4138 SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
4139};
Marek Vasuta99d2912024-12-23 14:34:07 +01004140#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01004141
Marek Vasuteb900d12018-06-10 16:05:18 +02004142/* - TPU -------------------------------------------------------------------- */
4143static const unsigned int tpu_to0_pins[] = {
4144 RCAR_GP_PIN(6, 14),
4145};
4146static const unsigned int tpu_to0_mux[] = {
4147 TPU_TO0_MARK,
4148};
4149static const unsigned int tpu_to1_pins[] = {
4150 RCAR_GP_PIN(1, 17),
4151};
4152static const unsigned int tpu_to1_mux[] = {
4153 TPU_TO1_MARK,
4154};
4155static const unsigned int tpu_to2_pins[] = {
4156 RCAR_GP_PIN(1, 18),
4157};
4158static const unsigned int tpu_to2_mux[] = {
4159 TPU_TO2_MARK,
4160};
4161static const unsigned int tpu_to3_pins[] = {
4162 RCAR_GP_PIN(1, 24),
4163};
4164static const unsigned int tpu_to3_mux[] = {
4165 TPU_TO3_MARK,
4166};
4167
Marek Vasut06ef9e82018-01-17 17:14:45 +01004168/* - USB0 ------------------------------------------------------------------- */
4169static const unsigned int usb0_pins[] = {
4170 RCAR_GP_PIN(7, 23), /* PWEN */
4171 RCAR_GP_PIN(7, 24), /* OVC */
4172};
4173static const unsigned int usb0_mux[] = {
4174 USB0_PWEN_MARK,
4175 USB0_OVC_MARK,
4176};
4177/* - USB1 ------------------------------------------------------------------- */
4178static const unsigned int usb1_pins[] = {
4179 RCAR_GP_PIN(7, 25), /* PWEN */
4180 RCAR_GP_PIN(6, 30), /* OVC */
4181};
4182static const unsigned int usb1_mux[] = {
4183 USB1_PWEN_MARK,
4184 USB1_OVC_MARK,
4185};
Marek Vasuta99d2912024-12-23 14:34:07 +01004186
4187#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01004188/* - VIN0 ------------------------------------------------------------------- */
Marek Vasut0b9053d2023-01-26 21:01:37 +01004189static const unsigned int vin0_data_pins[] = {
4190 /* B */
4191 RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6),
4192 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
4193 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
4194 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
4195 /* G */
4196 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
4197 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
4198 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
4199 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
4200 /* R */
4201 RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 22),
4202 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
4203 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
4204 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
Marek Vasut06ef9e82018-01-17 17:14:45 +01004205};
Marek Vasut0b9053d2023-01-26 21:01:37 +01004206static const unsigned int vin0_data_mux[] = {
4207 /* B */
4208 VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
4209 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
4210 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
4211 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
4212 /* G */
4213 VI0_G0_MARK, VI0_G1_MARK,
4214 VI0_G2_MARK, VI0_G3_MARK,
4215 VI0_G4_MARK, VI0_G5_MARK,
4216 VI0_G6_MARK, VI0_G7_MARK,
4217 /* R */
4218 VI0_R0_MARK, VI0_R1_MARK,
4219 VI0_R2_MARK, VI0_R3_MARK,
4220 VI0_R4_MARK, VI0_R5_MARK,
4221 VI0_R6_MARK, VI0_R7_MARK,
Marek Vasut06ef9e82018-01-17 17:14:45 +01004222};
4223static const unsigned int vin0_data18_pins[] = {
4224 /* B */
4225 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
4226 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
4227 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
4228 /* G */
4229 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
4230 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
4231 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
4232 /* R */
4233 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
4234 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
4235 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
4236};
4237static const unsigned int vin0_data18_mux[] = {
4238 /* B */
4239 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
4240 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
4241 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
4242 /* G */
4243 VI0_G2_MARK, VI0_G3_MARK,
4244 VI0_G4_MARK, VI0_G5_MARK,
4245 VI0_G6_MARK, VI0_G7_MARK,
4246 /* R */
4247 VI0_R2_MARK, VI0_R3_MARK,
4248 VI0_R4_MARK, VI0_R5_MARK,
4249 VI0_R6_MARK, VI0_R7_MARK,
4250};
4251static const unsigned int vin0_sync_pins[] = {
4252 RCAR_GP_PIN(4, 3), /* HSYNC */
4253 RCAR_GP_PIN(4, 4), /* VSYNC */
4254};
4255static const unsigned int vin0_sync_mux[] = {
4256 VI0_HSYNC_N_MARK,
4257 VI0_VSYNC_N_MARK,
4258};
4259static const unsigned int vin0_field_pins[] = {
4260 RCAR_GP_PIN(4, 2),
4261};
4262static const unsigned int vin0_field_mux[] = {
4263 VI0_FIELD_MARK,
4264};
4265static const unsigned int vin0_clkenb_pins[] = {
4266 RCAR_GP_PIN(4, 1),
4267};
4268static const unsigned int vin0_clkenb_mux[] = {
4269 VI0_CLKENB_MARK,
4270};
4271static const unsigned int vin0_clk_pins[] = {
4272 RCAR_GP_PIN(4, 0),
4273};
4274static const unsigned int vin0_clk_mux[] = {
4275 VI0_CLK_MARK,
4276};
4277/* - VIN1 ----------------------------------------------------------------- */
4278static const unsigned int vin1_data8_pins[] = {
4279 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
4280 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
4281 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
4282 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
4283};
4284static const unsigned int vin1_data8_mux[] = {
4285 VI1_DATA0_MARK, VI1_DATA1_MARK,
4286 VI1_DATA2_MARK, VI1_DATA3_MARK,
4287 VI1_DATA4_MARK, VI1_DATA5_MARK,
4288 VI1_DATA6_MARK, VI1_DATA7_MARK,
4289};
4290static const unsigned int vin1_sync_pins[] = {
4291 RCAR_GP_PIN(5, 0), /* HSYNC */
4292 RCAR_GP_PIN(5, 1), /* VSYNC */
4293};
4294static const unsigned int vin1_sync_mux[] = {
4295 VI1_HSYNC_N_MARK,
4296 VI1_VSYNC_N_MARK,
4297};
4298static const unsigned int vin1_field_pins[] = {
4299 RCAR_GP_PIN(5, 3),
4300};
4301static const unsigned int vin1_field_mux[] = {
4302 VI1_FIELD_MARK,
4303};
4304static const unsigned int vin1_clkenb_pins[] = {
4305 RCAR_GP_PIN(5, 2),
4306};
4307static const unsigned int vin1_clkenb_mux[] = {
4308 VI1_CLKENB_MARK,
4309};
4310static const unsigned int vin1_clk_pins[] = {
4311 RCAR_GP_PIN(5, 4),
4312};
4313static const unsigned int vin1_clk_mux[] = {
4314 VI1_CLK_MARK,
4315};
Marek Vasut0b9053d2023-01-26 21:01:37 +01004316static const unsigned int vin1_data_b_pins[] = {
4317 /* B */
4318 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
4319 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
4320 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4321 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
4322 /* G */
4323 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
4324 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4325 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4326 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
4327 /* R */
4328 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
4329 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4330 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
4331 RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
Marek Vasut06ef9e82018-01-17 17:14:45 +01004332};
Marek Vasut0b9053d2023-01-26 21:01:37 +01004333static const unsigned int vin1_data_b_mux[] = {
4334 /* B */
4335 VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
4336 VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
4337 VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
4338 VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
4339 /* G */
4340 VI1_G0_B_MARK, VI1_G1_B_MARK,
4341 VI1_G2_B_MARK, VI1_G3_B_MARK,
4342 VI1_G4_B_MARK, VI1_G5_B_MARK,
4343 VI1_G6_B_MARK, VI1_G7_B_MARK,
4344 /* R */
4345 VI1_R0_B_MARK, VI1_R1_B_MARK,
4346 VI1_R2_B_MARK, VI1_R3_B_MARK,
4347 VI1_R4_B_MARK, VI1_R5_B_MARK,
4348 VI1_R6_B_MARK, VI1_R7_B_MARK,
Marek Vasut06ef9e82018-01-17 17:14:45 +01004349};
Marek Vasut0913c7a2019-03-04 22:26:28 +01004350static const unsigned int vin1_data18_b_pins[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01004351 /* B */
4352 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
4353 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4354 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
4355 /* G */
4356 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4357 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4358 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
4359 /* R */
4360 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4361 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
4362 RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
4363};
Marek Vasut0913c7a2019-03-04 22:26:28 +01004364static const unsigned int vin1_data18_b_mux[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01004365 /* B */
Marek Vasut06ef9e82018-01-17 17:14:45 +01004366 VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
4367 VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
4368 VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
4369 /* G */
Marek Vasut06ef9e82018-01-17 17:14:45 +01004370 VI1_G2_B_MARK, VI1_G3_B_MARK,
4371 VI1_G4_B_MARK, VI1_G5_B_MARK,
4372 VI1_G6_B_MARK, VI1_G7_B_MARK,
4373 /* R */
Marek Vasut06ef9e82018-01-17 17:14:45 +01004374 VI1_R2_B_MARK, VI1_R3_B_MARK,
4375 VI1_R4_B_MARK, VI1_R5_B_MARK,
4376 VI1_R6_B_MARK, VI1_R7_B_MARK,
4377};
Marek Vasut0913c7a2019-03-04 22:26:28 +01004378static const unsigned int vin1_sync_b_pins[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01004379 RCAR_GP_PIN(3, 17), /* HSYNC */
4380 RCAR_GP_PIN(3, 18), /* VSYNC */
4381};
Marek Vasut0913c7a2019-03-04 22:26:28 +01004382static const unsigned int vin1_sync_b_mux[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01004383 VI1_HSYNC_N_B_MARK,
4384 VI1_VSYNC_N_B_MARK,
4385};
Marek Vasut0913c7a2019-03-04 22:26:28 +01004386static const unsigned int vin1_field_b_pins[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01004387 RCAR_GP_PIN(3, 20),
4388};
Marek Vasut0913c7a2019-03-04 22:26:28 +01004389static const unsigned int vin1_field_b_mux[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01004390 VI1_FIELD_B_MARK,
4391};
Marek Vasut0913c7a2019-03-04 22:26:28 +01004392static const unsigned int vin1_clkenb_b_pins[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01004393 RCAR_GP_PIN(3, 19),
4394};
Marek Vasut0913c7a2019-03-04 22:26:28 +01004395static const unsigned int vin1_clkenb_b_mux[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01004396 VI1_CLKENB_B_MARK,
4397};
Marek Vasut0913c7a2019-03-04 22:26:28 +01004398static const unsigned int vin1_clk_b_pins[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01004399 RCAR_GP_PIN(3, 16),
4400};
Marek Vasut0913c7a2019-03-04 22:26:28 +01004401static const unsigned int vin1_clk_b_mux[] = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01004402 VI1_CLK_B_MARK,
4403};
4404/* - VIN2 ----------------------------------------------------------------- */
4405static const unsigned int vin2_data8_pins[] = {
4406 RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
4407 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
4408 RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25),
4409 RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 27),
4410};
4411static const unsigned int vin2_data8_mux[] = {
4412 VI2_DATA0_MARK, VI2_DATA1_MARK,
4413 VI2_DATA2_MARK, VI2_DATA3_MARK,
4414 VI2_DATA4_MARK, VI2_DATA5_MARK,
4415 VI2_DATA6_MARK, VI2_DATA7_MARK,
4416};
4417static const unsigned int vin2_sync_pins[] = {
4418 RCAR_GP_PIN(4, 15), /* HSYNC */
4419 RCAR_GP_PIN(4, 16), /* VSYNC */
4420};
4421static const unsigned int vin2_sync_mux[] = {
4422 VI2_HSYNC_N_MARK,
4423 VI2_VSYNC_N_MARK,
4424};
4425static const unsigned int vin2_field_pins[] = {
4426 RCAR_GP_PIN(4, 18),
4427};
4428static const unsigned int vin2_field_mux[] = {
4429 VI2_FIELD_MARK,
4430};
4431static const unsigned int vin2_clkenb_pins[] = {
4432 RCAR_GP_PIN(4, 17),
4433};
4434static const unsigned int vin2_clkenb_mux[] = {
4435 VI2_CLKENB_MARK,
4436};
4437static const unsigned int vin2_clk_pins[] = {
4438 RCAR_GP_PIN(4, 19),
4439};
4440static const unsigned int vin2_clk_mux[] = {
4441 VI2_CLK_MARK,
4442};
Marek Vasuta99d2912024-12-23 14:34:07 +01004443#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01004444
4445static const struct {
Marek Vasuteb900d12018-06-10 16:05:18 +02004446 struct sh_pfc_pin_group common[346];
Marek Vasut0e8e9892021-04-26 22:04:11 +02004447#if defined(CONFIG_PINCTRL_PFC_R8A7791) || defined(CONFIG_PINCTRL_PFC_R8A7793)
Marek Vasut0913c7a2019-03-04 22:26:28 +01004448 struct sh_pfc_pin_group automotive[9];
Marek Vasut0e8e9892021-04-26 22:04:11 +02004449#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01004450} pinmux_groups = {
4451 .common = {
Marek Vasuta99d2912024-12-23 14:34:07 +01004452#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01004453 SH_PFC_PIN_GROUP(audio_clk_a),
4454 SH_PFC_PIN_GROUP(audio_clk_b),
4455 SH_PFC_PIN_GROUP(audio_clk_b_b),
4456 SH_PFC_PIN_GROUP(audio_clk_c),
4457 SH_PFC_PIN_GROUP(audio_clkout),
Marek Vasuta99d2912024-12-23 14:34:07 +01004458#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01004459 SH_PFC_PIN_GROUP(avb_link),
4460 SH_PFC_PIN_GROUP(avb_magic),
4461 SH_PFC_PIN_GROUP(avb_phy_int),
4462 SH_PFC_PIN_GROUP(avb_mdio),
4463 SH_PFC_PIN_GROUP(avb_mii),
4464 SH_PFC_PIN_GROUP(avb_gmii),
Marek Vasuta99d2912024-12-23 14:34:07 +01004465#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01004466 SH_PFC_PIN_GROUP(can0_data),
4467 SH_PFC_PIN_GROUP(can0_data_b),
4468 SH_PFC_PIN_GROUP(can0_data_c),
4469 SH_PFC_PIN_GROUP(can0_data_d),
4470 SH_PFC_PIN_GROUP(can0_data_e),
4471 SH_PFC_PIN_GROUP(can0_data_f),
4472 SH_PFC_PIN_GROUP(can1_data),
4473 SH_PFC_PIN_GROUP(can1_data_b),
4474 SH_PFC_PIN_GROUP(can1_data_c),
4475 SH_PFC_PIN_GROUP(can1_data_d),
4476 SH_PFC_PIN_GROUP(can_clk),
4477 SH_PFC_PIN_GROUP(can_clk_b),
4478 SH_PFC_PIN_GROUP(can_clk_c),
4479 SH_PFC_PIN_GROUP(can_clk_d),
4480 SH_PFC_PIN_GROUP(du_rgb666),
4481 SH_PFC_PIN_GROUP(du_rgb888),
4482 SH_PFC_PIN_GROUP(du_clk_out_0),
4483 SH_PFC_PIN_GROUP(du_clk_out_1),
4484 SH_PFC_PIN_GROUP(du_sync),
4485 SH_PFC_PIN_GROUP(du_oddf),
4486 SH_PFC_PIN_GROUP(du_cde),
4487 SH_PFC_PIN_GROUP(du_disp),
4488 SH_PFC_PIN_GROUP(du0_clk_in),
4489 SH_PFC_PIN_GROUP(du1_clk_in),
4490 SH_PFC_PIN_GROUP(du1_clk_in_b),
4491 SH_PFC_PIN_GROUP(du1_clk_in_c),
Marek Vasuta99d2912024-12-23 14:34:07 +01004492#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01004493 SH_PFC_PIN_GROUP(eth_link),
4494 SH_PFC_PIN_GROUP(eth_magic),
4495 SH_PFC_PIN_GROUP(eth_mdio),
4496 SH_PFC_PIN_GROUP(eth_rmii),
4497 SH_PFC_PIN_GROUP(hscif0_data),
4498 SH_PFC_PIN_GROUP(hscif0_clk),
4499 SH_PFC_PIN_GROUP(hscif0_ctrl),
4500 SH_PFC_PIN_GROUP(hscif0_data_b),
4501 SH_PFC_PIN_GROUP(hscif0_ctrl_b),
4502 SH_PFC_PIN_GROUP(hscif0_data_c),
4503 SH_PFC_PIN_GROUP(hscif0_clk_c),
4504 SH_PFC_PIN_GROUP(hscif1_data),
4505 SH_PFC_PIN_GROUP(hscif1_clk),
4506 SH_PFC_PIN_GROUP(hscif1_ctrl),
4507 SH_PFC_PIN_GROUP(hscif1_data_b),
4508 SH_PFC_PIN_GROUP(hscif1_data_c),
4509 SH_PFC_PIN_GROUP(hscif1_clk_c),
4510 SH_PFC_PIN_GROUP(hscif1_ctrl_c),
4511 SH_PFC_PIN_GROUP(hscif1_data_d),
Marek Vasut0b9053d2023-01-26 21:01:37 +01004512 SH_PFC_PIN_GROUP_ALIAS(hscif1_data_e, hscif1_data_c),
Marek Vasut06ef9e82018-01-17 17:14:45 +01004513 SH_PFC_PIN_GROUP(hscif1_clk_e),
4514 SH_PFC_PIN_GROUP(hscif1_ctrl_e),
4515 SH_PFC_PIN_GROUP(hscif2_data),
4516 SH_PFC_PIN_GROUP(hscif2_clk),
4517 SH_PFC_PIN_GROUP(hscif2_ctrl),
4518 SH_PFC_PIN_GROUP(hscif2_data_b),
4519 SH_PFC_PIN_GROUP(hscif2_ctrl_b),
4520 SH_PFC_PIN_GROUP(hscif2_data_c),
4521 SH_PFC_PIN_GROUP(hscif2_clk_c),
4522 SH_PFC_PIN_GROUP(hscif2_data_d),
4523 SH_PFC_PIN_GROUP(i2c0),
4524 SH_PFC_PIN_GROUP(i2c0_b),
4525 SH_PFC_PIN_GROUP(i2c0_c),
4526 SH_PFC_PIN_GROUP(i2c1),
4527 SH_PFC_PIN_GROUP(i2c1_b),
4528 SH_PFC_PIN_GROUP(i2c1_c),
4529 SH_PFC_PIN_GROUP(i2c1_d),
4530 SH_PFC_PIN_GROUP(i2c1_e),
4531 SH_PFC_PIN_GROUP(i2c2),
4532 SH_PFC_PIN_GROUP(i2c2_b),
4533 SH_PFC_PIN_GROUP(i2c2_c),
4534 SH_PFC_PIN_GROUP(i2c2_d),
4535 SH_PFC_PIN_GROUP(i2c3),
4536 SH_PFC_PIN_GROUP(i2c3_b),
4537 SH_PFC_PIN_GROUP(i2c3_c),
4538 SH_PFC_PIN_GROUP(i2c3_d),
4539 SH_PFC_PIN_GROUP(i2c4),
4540 SH_PFC_PIN_GROUP(i2c4_b),
4541 SH_PFC_PIN_GROUP(i2c4_c),
4542 SH_PFC_PIN_GROUP(i2c7),
4543 SH_PFC_PIN_GROUP(i2c7_b),
4544 SH_PFC_PIN_GROUP(i2c7_c),
4545 SH_PFC_PIN_GROUP(i2c8),
4546 SH_PFC_PIN_GROUP(i2c8_b),
4547 SH_PFC_PIN_GROUP(i2c8_c),
Marek Vasuta99d2912024-12-23 14:34:07 +01004548#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01004549 SH_PFC_PIN_GROUP(intc_irq0),
4550 SH_PFC_PIN_GROUP(intc_irq1),
4551 SH_PFC_PIN_GROUP(intc_irq2),
4552 SH_PFC_PIN_GROUP(intc_irq3),
Marek Vasuta99d2912024-12-23 14:34:07 +01004553#endif
Marek Vasut0b9053d2023-01-26 21:01:37 +01004554 BUS_DATA_PIN_GROUP(mmc_data, 1),
4555 BUS_DATA_PIN_GROUP(mmc_data, 4),
4556 BUS_DATA_PIN_GROUP(mmc_data, 8),
4557 BUS_DATA_PIN_GROUP(mmc_data, 8, _b),
Marek Vasut06ef9e82018-01-17 17:14:45 +01004558 SH_PFC_PIN_GROUP(mmc_ctrl),
Marek Vasuta99d2912024-12-23 14:34:07 +01004559#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01004560 SH_PFC_PIN_GROUP(msiof0_clk),
4561 SH_PFC_PIN_GROUP(msiof0_sync),
4562 SH_PFC_PIN_GROUP(msiof0_ss1),
4563 SH_PFC_PIN_GROUP(msiof0_ss2),
4564 SH_PFC_PIN_GROUP(msiof0_rx),
4565 SH_PFC_PIN_GROUP(msiof0_tx),
4566 SH_PFC_PIN_GROUP(msiof0_clk_b),
4567 SH_PFC_PIN_GROUP(msiof0_sync_b),
4568 SH_PFC_PIN_GROUP(msiof0_ss1_b),
4569 SH_PFC_PIN_GROUP(msiof0_ss2_b),
4570 SH_PFC_PIN_GROUP(msiof0_rx_b),
4571 SH_PFC_PIN_GROUP(msiof0_tx_b),
4572 SH_PFC_PIN_GROUP(msiof0_clk_c),
4573 SH_PFC_PIN_GROUP(msiof0_sync_c),
4574 SH_PFC_PIN_GROUP(msiof0_ss1_c),
4575 SH_PFC_PIN_GROUP(msiof0_ss2_c),
4576 SH_PFC_PIN_GROUP(msiof0_rx_c),
4577 SH_PFC_PIN_GROUP(msiof0_tx_c),
4578 SH_PFC_PIN_GROUP(msiof1_clk),
4579 SH_PFC_PIN_GROUP(msiof1_sync),
4580 SH_PFC_PIN_GROUP(msiof1_ss1),
4581 SH_PFC_PIN_GROUP(msiof1_ss2),
4582 SH_PFC_PIN_GROUP(msiof1_rx),
4583 SH_PFC_PIN_GROUP(msiof1_tx),
4584 SH_PFC_PIN_GROUP(msiof1_clk_b),
4585 SH_PFC_PIN_GROUP(msiof1_sync_b),
4586 SH_PFC_PIN_GROUP(msiof1_ss1_b),
4587 SH_PFC_PIN_GROUP(msiof1_ss2_b),
4588 SH_PFC_PIN_GROUP(msiof1_rx_b),
4589 SH_PFC_PIN_GROUP(msiof1_tx_b),
4590 SH_PFC_PIN_GROUP(msiof1_clk_c),
4591 SH_PFC_PIN_GROUP(msiof1_sync_c),
4592 SH_PFC_PIN_GROUP(msiof1_rx_c),
4593 SH_PFC_PIN_GROUP(msiof1_tx_c),
4594 SH_PFC_PIN_GROUP(msiof1_clk_d),
4595 SH_PFC_PIN_GROUP(msiof1_sync_d),
4596 SH_PFC_PIN_GROUP(msiof1_ss1_d),
4597 SH_PFC_PIN_GROUP(msiof1_rx_d),
4598 SH_PFC_PIN_GROUP(msiof1_tx_d),
4599 SH_PFC_PIN_GROUP(msiof1_clk_e),
4600 SH_PFC_PIN_GROUP(msiof1_sync_e),
4601 SH_PFC_PIN_GROUP(msiof1_rx_e),
4602 SH_PFC_PIN_GROUP(msiof1_tx_e),
4603 SH_PFC_PIN_GROUP(msiof2_clk),
4604 SH_PFC_PIN_GROUP(msiof2_sync),
4605 SH_PFC_PIN_GROUP(msiof2_ss1),
4606 SH_PFC_PIN_GROUP(msiof2_ss2),
4607 SH_PFC_PIN_GROUP(msiof2_rx),
4608 SH_PFC_PIN_GROUP(msiof2_tx),
4609 SH_PFC_PIN_GROUP(msiof2_clk_b),
4610 SH_PFC_PIN_GROUP(msiof2_sync_b),
4611 SH_PFC_PIN_GROUP(msiof2_ss1_b),
4612 SH_PFC_PIN_GROUP(msiof2_ss2_b),
4613 SH_PFC_PIN_GROUP(msiof2_rx_b),
4614 SH_PFC_PIN_GROUP(msiof2_tx_b),
4615 SH_PFC_PIN_GROUP(msiof2_clk_c),
4616 SH_PFC_PIN_GROUP(msiof2_sync_c),
4617 SH_PFC_PIN_GROUP(msiof2_rx_c),
4618 SH_PFC_PIN_GROUP(msiof2_tx_c),
4619 SH_PFC_PIN_GROUP(msiof2_clk_d),
4620 SH_PFC_PIN_GROUP(msiof2_sync_d),
4621 SH_PFC_PIN_GROUP(msiof2_ss1_d),
4622 SH_PFC_PIN_GROUP(msiof2_ss2_d),
4623 SH_PFC_PIN_GROUP(msiof2_rx_d),
4624 SH_PFC_PIN_GROUP(msiof2_tx_d),
4625 SH_PFC_PIN_GROUP(msiof2_clk_e),
4626 SH_PFC_PIN_GROUP(msiof2_sync_e),
4627 SH_PFC_PIN_GROUP(msiof2_rx_e),
4628 SH_PFC_PIN_GROUP(msiof2_tx_e),
4629 SH_PFC_PIN_GROUP(pwm0),
4630 SH_PFC_PIN_GROUP(pwm0_b),
4631 SH_PFC_PIN_GROUP(pwm1),
4632 SH_PFC_PIN_GROUP(pwm1_b),
4633 SH_PFC_PIN_GROUP(pwm2),
4634 SH_PFC_PIN_GROUP(pwm2_b),
4635 SH_PFC_PIN_GROUP(pwm3),
4636 SH_PFC_PIN_GROUP(pwm4),
4637 SH_PFC_PIN_GROUP(pwm4_b),
4638 SH_PFC_PIN_GROUP(pwm5),
4639 SH_PFC_PIN_GROUP(pwm5_b),
4640 SH_PFC_PIN_GROUP(pwm6),
Marek Vasuta99d2912024-12-23 14:34:07 +01004641#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01004642 SH_PFC_PIN_GROUP(qspi_ctrl),
Marek Vasut0b9053d2023-01-26 21:01:37 +01004643 BUS_DATA_PIN_GROUP(qspi_data, 2),
4644 BUS_DATA_PIN_GROUP(qspi_data, 4),
Marek Vasut06ef9e82018-01-17 17:14:45 +01004645 SH_PFC_PIN_GROUP(qspi_ctrl_b),
Marek Vasut0b9053d2023-01-26 21:01:37 +01004646 BUS_DATA_PIN_GROUP(qspi_data, 2, _b),
4647 BUS_DATA_PIN_GROUP(qspi_data, 4, _b),
Marek Vasut06ef9e82018-01-17 17:14:45 +01004648 SH_PFC_PIN_GROUP(scif0_data),
4649 SH_PFC_PIN_GROUP(scif0_data_b),
4650 SH_PFC_PIN_GROUP(scif0_data_c),
4651 SH_PFC_PIN_GROUP(scif0_data_d),
4652 SH_PFC_PIN_GROUP(scif0_data_e),
4653 SH_PFC_PIN_GROUP(scif1_data),
4654 SH_PFC_PIN_GROUP(scif1_data_b),
4655 SH_PFC_PIN_GROUP(scif1_clk_b),
4656 SH_PFC_PIN_GROUP(scif1_data_c),
4657 SH_PFC_PIN_GROUP(scif1_data_d),
4658 SH_PFC_PIN_GROUP(scif2_data),
4659 SH_PFC_PIN_GROUP(scif2_data_b),
4660 SH_PFC_PIN_GROUP(scif2_clk_b),
4661 SH_PFC_PIN_GROUP(scif2_data_c),
4662 SH_PFC_PIN_GROUP(scif2_data_e),
4663 SH_PFC_PIN_GROUP(scif3_data),
4664 SH_PFC_PIN_GROUP(scif3_clk),
4665 SH_PFC_PIN_GROUP(scif3_data_b),
4666 SH_PFC_PIN_GROUP(scif3_clk_b),
4667 SH_PFC_PIN_GROUP(scif3_data_c),
4668 SH_PFC_PIN_GROUP(scif3_data_d),
4669 SH_PFC_PIN_GROUP(scif4_data),
4670 SH_PFC_PIN_GROUP(scif4_data_b),
4671 SH_PFC_PIN_GROUP(scif4_data_c),
4672 SH_PFC_PIN_GROUP(scif5_data),
4673 SH_PFC_PIN_GROUP(scif5_data_b),
4674 SH_PFC_PIN_GROUP(scifa0_data),
4675 SH_PFC_PIN_GROUP(scifa0_data_b),
4676 SH_PFC_PIN_GROUP(scifa1_data),
4677 SH_PFC_PIN_GROUP(scifa1_clk),
4678 SH_PFC_PIN_GROUP(scifa1_data_b),
4679 SH_PFC_PIN_GROUP(scifa1_clk_b),
4680 SH_PFC_PIN_GROUP(scifa1_data_c),
4681 SH_PFC_PIN_GROUP(scifa2_data),
4682 SH_PFC_PIN_GROUP(scifa2_clk),
4683 SH_PFC_PIN_GROUP(scifa2_data_b),
4684 SH_PFC_PIN_GROUP(scifa3_data),
4685 SH_PFC_PIN_GROUP(scifa3_clk),
4686 SH_PFC_PIN_GROUP(scifa3_data_b),
4687 SH_PFC_PIN_GROUP(scifa3_clk_b),
4688 SH_PFC_PIN_GROUP(scifa3_data_c),
4689 SH_PFC_PIN_GROUP(scifa3_clk_c),
4690 SH_PFC_PIN_GROUP(scifa4_data),
4691 SH_PFC_PIN_GROUP(scifa4_data_b),
4692 SH_PFC_PIN_GROUP(scifa4_data_c),
4693 SH_PFC_PIN_GROUP(scifa5_data),
4694 SH_PFC_PIN_GROUP(scifa5_data_b),
4695 SH_PFC_PIN_GROUP(scifa5_data_c),
4696 SH_PFC_PIN_GROUP(scifb0_data),
4697 SH_PFC_PIN_GROUP(scifb0_clk),
4698 SH_PFC_PIN_GROUP(scifb0_ctrl),
4699 SH_PFC_PIN_GROUP(scifb0_data_b),
4700 SH_PFC_PIN_GROUP(scifb0_clk_b),
4701 SH_PFC_PIN_GROUP(scifb0_ctrl_b),
4702 SH_PFC_PIN_GROUP(scifb0_data_c),
4703 SH_PFC_PIN_GROUP(scifb0_clk_c),
4704 SH_PFC_PIN_GROUP(scifb0_data_d),
4705 SH_PFC_PIN_GROUP(scifb0_clk_d),
4706 SH_PFC_PIN_GROUP(scifb1_data),
4707 SH_PFC_PIN_GROUP(scifb1_clk),
4708 SH_PFC_PIN_GROUP(scifb1_ctrl),
4709 SH_PFC_PIN_GROUP(scifb1_data_b),
4710 SH_PFC_PIN_GROUP(scifb1_clk_b),
4711 SH_PFC_PIN_GROUP(scifb1_data_c),
4712 SH_PFC_PIN_GROUP(scifb1_clk_c),
4713 SH_PFC_PIN_GROUP(scifb1_data_d),
4714 SH_PFC_PIN_GROUP(scifb2_data),
4715 SH_PFC_PIN_GROUP(scifb2_clk),
4716 SH_PFC_PIN_GROUP(scifb2_ctrl),
4717 SH_PFC_PIN_GROUP(scifb2_data_b),
4718 SH_PFC_PIN_GROUP(scifb2_clk_b),
4719 SH_PFC_PIN_GROUP(scifb2_ctrl_b),
4720 SH_PFC_PIN_GROUP(scifb2_data_c),
4721 SH_PFC_PIN_GROUP(scifb2_clk_c),
4722 SH_PFC_PIN_GROUP(scifb2_data_d),
4723 SH_PFC_PIN_GROUP(scif_clk),
4724 SH_PFC_PIN_GROUP(scif_clk_b),
Marek Vasut0b9053d2023-01-26 21:01:37 +01004725 BUS_DATA_PIN_GROUP(sdhi0_data, 1),
4726 BUS_DATA_PIN_GROUP(sdhi0_data, 4),
Marek Vasut06ef9e82018-01-17 17:14:45 +01004727 SH_PFC_PIN_GROUP(sdhi0_ctrl),
4728 SH_PFC_PIN_GROUP(sdhi0_cd),
4729 SH_PFC_PIN_GROUP(sdhi0_wp),
Marek Vasut0b9053d2023-01-26 21:01:37 +01004730 BUS_DATA_PIN_GROUP(sdhi1_data, 1),
4731 BUS_DATA_PIN_GROUP(sdhi1_data, 4),
Marek Vasut06ef9e82018-01-17 17:14:45 +01004732 SH_PFC_PIN_GROUP(sdhi1_ctrl),
4733 SH_PFC_PIN_GROUP(sdhi1_cd),
4734 SH_PFC_PIN_GROUP(sdhi1_wp),
Marek Vasut0b9053d2023-01-26 21:01:37 +01004735 BUS_DATA_PIN_GROUP(sdhi2_data, 1),
4736 BUS_DATA_PIN_GROUP(sdhi2_data, 4),
Marek Vasut06ef9e82018-01-17 17:14:45 +01004737 SH_PFC_PIN_GROUP(sdhi2_ctrl),
4738 SH_PFC_PIN_GROUP(sdhi2_cd),
4739 SH_PFC_PIN_GROUP(sdhi2_wp),
Marek Vasuta99d2912024-12-23 14:34:07 +01004740#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01004741 SH_PFC_PIN_GROUP(ssi0_data),
4742 SH_PFC_PIN_GROUP(ssi0_data_b),
4743 SH_PFC_PIN_GROUP(ssi0129_ctrl),
4744 SH_PFC_PIN_GROUP(ssi0129_ctrl_b),
4745 SH_PFC_PIN_GROUP(ssi1_data),
4746 SH_PFC_PIN_GROUP(ssi1_data_b),
4747 SH_PFC_PIN_GROUP(ssi1_ctrl),
4748 SH_PFC_PIN_GROUP(ssi1_ctrl_b),
4749 SH_PFC_PIN_GROUP(ssi2_data),
4750 SH_PFC_PIN_GROUP(ssi2_ctrl),
4751 SH_PFC_PIN_GROUP(ssi3_data),
4752 SH_PFC_PIN_GROUP(ssi34_ctrl),
4753 SH_PFC_PIN_GROUP(ssi4_data),
4754 SH_PFC_PIN_GROUP(ssi4_ctrl),
4755 SH_PFC_PIN_GROUP(ssi5_data),
4756 SH_PFC_PIN_GROUP(ssi5_ctrl),
4757 SH_PFC_PIN_GROUP(ssi6_data),
4758 SH_PFC_PIN_GROUP(ssi6_ctrl),
4759 SH_PFC_PIN_GROUP(ssi7_data),
4760 SH_PFC_PIN_GROUP(ssi7_data_b),
4761 SH_PFC_PIN_GROUP(ssi78_ctrl),
4762 SH_PFC_PIN_GROUP(ssi78_ctrl_b),
4763 SH_PFC_PIN_GROUP(ssi8_data),
4764 SH_PFC_PIN_GROUP(ssi8_data_b),
4765 SH_PFC_PIN_GROUP(ssi9_data),
4766 SH_PFC_PIN_GROUP(ssi9_data_b),
4767 SH_PFC_PIN_GROUP(ssi9_ctrl),
4768 SH_PFC_PIN_GROUP(ssi9_ctrl_b),
Marek Vasuta99d2912024-12-23 14:34:07 +01004769#endif
Marek Vasuteb900d12018-06-10 16:05:18 +02004770 SH_PFC_PIN_GROUP(tpu_to0),
4771 SH_PFC_PIN_GROUP(tpu_to1),
4772 SH_PFC_PIN_GROUP(tpu_to2),
4773 SH_PFC_PIN_GROUP(tpu_to3),
Marek Vasut06ef9e82018-01-17 17:14:45 +01004774 SH_PFC_PIN_GROUP(usb0),
4775 SH_PFC_PIN_GROUP(usb1),
Marek Vasuta99d2912024-12-23 14:34:07 +01004776#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut0b9053d2023-01-26 21:01:37 +01004777 BUS_DATA_PIN_GROUP(vin0_data, 24),
4778 BUS_DATA_PIN_GROUP(vin0_data, 20),
Marek Vasut06ef9e82018-01-17 17:14:45 +01004779 SH_PFC_PIN_GROUP(vin0_data18),
Marek Vasut0b9053d2023-01-26 21:01:37 +01004780 BUS_DATA_PIN_GROUP(vin0_data, 16),
4781 BUS_DATA_PIN_GROUP(vin0_data, 12),
4782 BUS_DATA_PIN_GROUP(vin0_data, 10),
4783 BUS_DATA_PIN_GROUP(vin0_data, 8),
Marek Vasut06ef9e82018-01-17 17:14:45 +01004784 SH_PFC_PIN_GROUP(vin0_sync),
4785 SH_PFC_PIN_GROUP(vin0_field),
4786 SH_PFC_PIN_GROUP(vin0_clkenb),
4787 SH_PFC_PIN_GROUP(vin0_clk),
4788 SH_PFC_PIN_GROUP(vin1_data8),
4789 SH_PFC_PIN_GROUP(vin1_sync),
4790 SH_PFC_PIN_GROUP(vin1_field),
4791 SH_PFC_PIN_GROUP(vin1_clkenb),
4792 SH_PFC_PIN_GROUP(vin1_clk),
Marek Vasut0b9053d2023-01-26 21:01:37 +01004793 BUS_DATA_PIN_GROUP(vin1_data, 24, _b),
4794 BUS_DATA_PIN_GROUP(vin1_data, 20, _b),
Marek Vasut0913c7a2019-03-04 22:26:28 +01004795 SH_PFC_PIN_GROUP(vin1_data18_b),
Marek Vasut0b9053d2023-01-26 21:01:37 +01004796 BUS_DATA_PIN_GROUP(vin1_data, 16, _b),
4797 BUS_DATA_PIN_GROUP(vin1_data, 12, _b),
4798 BUS_DATA_PIN_GROUP(vin1_data, 10, _b),
4799 BUS_DATA_PIN_GROUP(vin1_data, 8, _b),
Marek Vasut0913c7a2019-03-04 22:26:28 +01004800 SH_PFC_PIN_GROUP(vin1_sync_b),
4801 SH_PFC_PIN_GROUP(vin1_field_b),
4802 SH_PFC_PIN_GROUP(vin1_clkenb_b),
4803 SH_PFC_PIN_GROUP(vin1_clk_b),
Marek Vasut06ef9e82018-01-17 17:14:45 +01004804 SH_PFC_PIN_GROUP(vin2_data8),
4805 SH_PFC_PIN_GROUP(vin2_sync),
4806 SH_PFC_PIN_GROUP(vin2_field),
4807 SH_PFC_PIN_GROUP(vin2_clkenb),
4808 SH_PFC_PIN_GROUP(vin2_clk),
Marek Vasuta99d2912024-12-23 14:34:07 +01004809#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01004810 },
Marek Vasut0e8e9892021-04-26 22:04:11 +02004811#if defined(CONFIG_PINCTRL_PFC_R8A7791) || defined(CONFIG_PINCTRL_PFC_R8A7793)
Marek Vasut0913c7a2019-03-04 22:26:28 +01004812 .automotive = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01004813 SH_PFC_PIN_GROUP(adi_common),
4814 SH_PFC_PIN_GROUP(adi_chsel0),
4815 SH_PFC_PIN_GROUP(adi_chsel1),
4816 SH_PFC_PIN_GROUP(adi_chsel2),
4817 SH_PFC_PIN_GROUP(adi_common_b),
4818 SH_PFC_PIN_GROUP(adi_chsel0_b),
4819 SH_PFC_PIN_GROUP(adi_chsel1_b),
4820 SH_PFC_PIN_GROUP(adi_chsel2_b),
4821 SH_PFC_PIN_GROUP(mlb_3pin),
4822 }
Marek Vasut0e8e9892021-04-26 22:04:11 +02004823#endif /* CONFIG_PINCTRL_PFC_R8A7791 || CONFIG_PINCTRL_PFC_R8A7793 */
Marek Vasut06ef9e82018-01-17 17:14:45 +01004824};
4825
Marek Vasut0e8e9892021-04-26 22:04:11 +02004826#if defined(CONFIG_PINCTRL_PFC_R8A7791) || defined(CONFIG_PINCTRL_PFC_R8A7793)
Marek Vasut06ef9e82018-01-17 17:14:45 +01004827static const char * const adi_groups[] = {
4828 "adi_common",
4829 "adi_chsel0",
4830 "adi_chsel1",
4831 "adi_chsel2",
4832 "adi_common_b",
4833 "adi_chsel0_b",
4834 "adi_chsel1_b",
4835 "adi_chsel2_b",
4836};
Marek Vasut0e8e9892021-04-26 22:04:11 +02004837#endif /* CONFIG_PINCTRL_PFC_R8A7791 || CONFIG_PINCTRL_PFC_R8A7793 */
Marek Vasut06ef9e82018-01-17 17:14:45 +01004838
Marek Vasuta99d2912024-12-23 14:34:07 +01004839#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01004840static const char * const audio_clk_groups[] = {
4841 "audio_clk_a",
4842 "audio_clk_b",
4843 "audio_clk_b_b",
4844 "audio_clk_c",
4845 "audio_clkout",
4846};
Marek Vasuta99d2912024-12-23 14:34:07 +01004847#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01004848
4849static const char * const avb_groups[] = {
4850 "avb_link",
4851 "avb_magic",
4852 "avb_phy_int",
4853 "avb_mdio",
4854 "avb_mii",
4855 "avb_gmii",
4856};
4857
Marek Vasuta99d2912024-12-23 14:34:07 +01004858#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01004859static const char * const can0_groups[] = {
4860 "can0_data",
4861 "can0_data_b",
4862 "can0_data_c",
4863 "can0_data_d",
4864 "can0_data_e",
4865 "can0_data_f",
Marek Vasuteb900d12018-06-10 16:05:18 +02004866 /*
4867 * Retained for backwards compatibility, use can_clk_groups in new
4868 * designs.
4869 */
Marek Vasut06ef9e82018-01-17 17:14:45 +01004870 "can_clk",
4871 "can_clk_b",
4872 "can_clk_c",
4873 "can_clk_d",
4874};
4875
4876static const char * const can1_groups[] = {
4877 "can1_data",
4878 "can1_data_b",
4879 "can1_data_c",
4880 "can1_data_d",
Marek Vasuteb900d12018-06-10 16:05:18 +02004881 /*
4882 * Retained for backwards compatibility, use can_clk_groups in new
4883 * designs.
4884 */
Marek Vasut06ef9e82018-01-17 17:14:45 +01004885 "can_clk",
4886 "can_clk_b",
4887 "can_clk_c",
4888 "can_clk_d",
4889};
4890
Marek Vasuteb900d12018-06-10 16:05:18 +02004891/*
4892 * can_clk_groups allows for independent configuration, use can_clk function
4893 * in new designs.
4894 */
4895static const char * const can_clk_groups[] = {
4896 "can_clk",
4897 "can_clk_b",
4898 "can_clk_c",
4899 "can_clk_d",
4900};
4901
Marek Vasut06ef9e82018-01-17 17:14:45 +01004902static const char * const du_groups[] = {
4903 "du_rgb666",
4904 "du_rgb888",
4905 "du_clk_out_0",
4906 "du_clk_out_1",
4907 "du_sync",
4908 "du_oddf",
4909 "du_cde",
4910 "du_disp",
4911};
4912
4913static const char * const du0_groups[] = {
4914 "du0_clk_in",
4915};
4916
4917static const char * const du1_groups[] = {
4918 "du1_clk_in",
4919 "du1_clk_in_b",
4920 "du1_clk_in_c",
4921};
Marek Vasuta99d2912024-12-23 14:34:07 +01004922#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01004923
4924static const char * const eth_groups[] = {
4925 "eth_link",
4926 "eth_magic",
4927 "eth_mdio",
4928 "eth_rmii",
4929};
4930
4931static const char * const hscif0_groups[] = {
4932 "hscif0_data",
4933 "hscif0_clk",
4934 "hscif0_ctrl",
4935 "hscif0_data_b",
4936 "hscif0_ctrl_b",
4937 "hscif0_data_c",
4938 "hscif0_clk_c",
4939};
4940
4941static const char * const hscif1_groups[] = {
4942 "hscif1_data",
4943 "hscif1_clk",
4944 "hscif1_ctrl",
4945 "hscif1_data_b",
4946 "hscif1_data_c",
4947 "hscif1_clk_c",
4948 "hscif1_ctrl_c",
4949 "hscif1_data_d",
4950 "hscif1_data_e",
4951 "hscif1_clk_e",
4952 "hscif1_ctrl_e",
4953};
4954
4955static const char * const hscif2_groups[] = {
4956 "hscif2_data",
4957 "hscif2_clk",
4958 "hscif2_ctrl",
4959 "hscif2_data_b",
4960 "hscif2_ctrl_b",
4961 "hscif2_data_c",
4962 "hscif2_clk_c",
4963 "hscif2_data_d",
4964};
4965
4966static const char * const i2c0_groups[] = {
4967 "i2c0",
4968 "i2c0_b",
4969 "i2c0_c",
4970};
4971
4972static const char * const i2c1_groups[] = {
4973 "i2c1",
4974 "i2c1_b",
4975 "i2c1_c",
4976 "i2c1_d",
4977 "i2c1_e",
4978};
4979
4980static const char * const i2c2_groups[] = {
4981 "i2c2",
4982 "i2c2_b",
4983 "i2c2_c",
4984 "i2c2_d",
4985};
4986
4987static const char * const i2c3_groups[] = {
4988 "i2c3",
4989 "i2c3_b",
4990 "i2c3_c",
4991 "i2c3_d",
4992};
4993
4994static const char * const i2c4_groups[] = {
4995 "i2c4",
4996 "i2c4_b",
4997 "i2c4_c",
4998};
4999
5000static const char * const i2c7_groups[] = {
5001 "i2c7",
5002 "i2c7_b",
5003 "i2c7_c",
5004};
5005
5006static const char * const i2c8_groups[] = {
5007 "i2c8",
5008 "i2c8_b",
5009 "i2c8_c",
5010};
5011
Marek Vasuta99d2912024-12-23 14:34:07 +01005012#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01005013static const char * const intc_groups[] = {
5014 "intc_irq0",
5015 "intc_irq1",
5016 "intc_irq2",
5017 "intc_irq3",
5018};
Marek Vasuta99d2912024-12-23 14:34:07 +01005019#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01005020
Marek Vasut0e8e9892021-04-26 22:04:11 +02005021#if defined(CONFIG_PINCTRL_PFC_R8A7791) || defined(CONFIG_PINCTRL_PFC_R8A7793)
Marek Vasut06ef9e82018-01-17 17:14:45 +01005022static const char * const mlb_groups[] = {
5023 "mlb_3pin",
5024};
Marek Vasut0e8e9892021-04-26 22:04:11 +02005025#endif /* CONFIG_PINCTRL_PFC_R8A7791 || CONFIG_PINCTRL_PFC_R8A7793 */
Marek Vasut06ef9e82018-01-17 17:14:45 +01005026
5027static const char * const mmc_groups[] = {
5028 "mmc_data1",
5029 "mmc_data4",
5030 "mmc_data8",
5031 "mmc_data8_b",
5032 "mmc_ctrl",
5033};
5034
Marek Vasuta99d2912024-12-23 14:34:07 +01005035#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01005036static const char * const msiof0_groups[] = {
5037 "msiof0_clk",
5038 "msiof0_sync",
5039 "msiof0_ss1",
5040 "msiof0_ss2",
5041 "msiof0_rx",
5042 "msiof0_tx",
5043 "msiof0_clk_b",
5044 "msiof0_sync_b",
5045 "msiof0_ss1_b",
5046 "msiof0_ss2_b",
5047 "msiof0_rx_b",
5048 "msiof0_tx_b",
5049 "msiof0_clk_c",
5050 "msiof0_sync_c",
5051 "msiof0_ss1_c",
5052 "msiof0_ss2_c",
5053 "msiof0_rx_c",
5054 "msiof0_tx_c",
5055};
5056
5057static const char * const msiof1_groups[] = {
5058 "msiof1_clk",
5059 "msiof1_sync",
5060 "msiof1_ss1",
5061 "msiof1_ss2",
5062 "msiof1_rx",
5063 "msiof1_tx",
5064 "msiof1_clk_b",
5065 "msiof1_sync_b",
5066 "msiof1_ss1_b",
5067 "msiof1_ss2_b",
5068 "msiof1_rx_b",
5069 "msiof1_tx_b",
5070 "msiof1_clk_c",
5071 "msiof1_sync_c",
5072 "msiof1_rx_c",
5073 "msiof1_tx_c",
5074 "msiof1_clk_d",
5075 "msiof1_sync_d",
5076 "msiof1_ss1_d",
5077 "msiof1_rx_d",
5078 "msiof1_tx_d",
5079 "msiof1_clk_e",
5080 "msiof1_sync_e",
5081 "msiof1_rx_e",
5082 "msiof1_tx_e",
5083};
5084
5085static const char * const msiof2_groups[] = {
5086 "msiof2_clk",
5087 "msiof2_sync",
5088 "msiof2_ss1",
5089 "msiof2_ss2",
5090 "msiof2_rx",
5091 "msiof2_tx",
5092 "msiof2_clk_b",
5093 "msiof2_sync_b",
5094 "msiof2_ss1_b",
5095 "msiof2_ss2_b",
5096 "msiof2_rx_b",
5097 "msiof2_tx_b",
5098 "msiof2_clk_c",
5099 "msiof2_sync_c",
5100 "msiof2_rx_c",
5101 "msiof2_tx_c",
5102 "msiof2_clk_d",
5103 "msiof2_sync_d",
5104 "msiof2_ss1_d",
5105 "msiof2_ss2_d",
5106 "msiof2_rx_d",
5107 "msiof2_tx_d",
5108 "msiof2_clk_e",
5109 "msiof2_sync_e",
5110 "msiof2_rx_e",
5111 "msiof2_tx_e",
5112};
5113
5114static const char * const pwm0_groups[] = {
5115 "pwm0",
5116 "pwm0_b",
5117};
5118
5119static const char * const pwm1_groups[] = {
5120 "pwm1",
5121 "pwm1_b",
5122};
5123
5124static const char * const pwm2_groups[] = {
5125 "pwm2",
5126 "pwm2_b",
5127};
5128
5129static const char * const pwm3_groups[] = {
5130 "pwm3",
5131};
5132
5133static const char * const pwm4_groups[] = {
5134 "pwm4",
5135 "pwm4_b",
5136};
5137
5138static const char * const pwm5_groups[] = {
5139 "pwm5",
5140 "pwm5_b",
5141};
5142
5143static const char * const pwm6_groups[] = {
5144 "pwm6",
5145};
Marek Vasuta99d2912024-12-23 14:34:07 +01005146#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01005147
5148static const char * const qspi_groups[] = {
5149 "qspi_ctrl",
5150 "qspi_data2",
5151 "qspi_data4",
5152 "qspi_ctrl_b",
5153 "qspi_data2_b",
5154 "qspi_data4_b",
5155};
5156
5157static const char * const scif0_groups[] = {
5158 "scif0_data",
5159 "scif0_data_b",
5160 "scif0_data_c",
5161 "scif0_data_d",
5162 "scif0_data_e",
5163};
5164
5165static const char * const scif1_groups[] = {
5166 "scif1_data",
5167 "scif1_data_b",
5168 "scif1_clk_b",
5169 "scif1_data_c",
5170 "scif1_data_d",
5171};
5172
5173static const char * const scif2_groups[] = {
5174 "scif2_data",
5175 "scif2_data_b",
5176 "scif2_clk_b",
5177 "scif2_data_c",
5178 "scif2_data_e",
5179};
5180static const char * const scif3_groups[] = {
5181 "scif3_data",
5182 "scif3_clk",
5183 "scif3_data_b",
5184 "scif3_clk_b",
5185 "scif3_data_c",
5186 "scif3_data_d",
5187};
5188static const char * const scif4_groups[] = {
5189 "scif4_data",
5190 "scif4_data_b",
5191 "scif4_data_c",
5192};
5193static const char * const scif5_groups[] = {
5194 "scif5_data",
5195 "scif5_data_b",
5196};
5197static const char * const scifa0_groups[] = {
5198 "scifa0_data",
5199 "scifa0_data_b",
5200};
5201static const char * const scifa1_groups[] = {
5202 "scifa1_data",
5203 "scifa1_clk",
5204 "scifa1_data_b",
5205 "scifa1_clk_b",
5206 "scifa1_data_c",
5207};
5208static const char * const scifa2_groups[] = {
5209 "scifa2_data",
5210 "scifa2_clk",
5211 "scifa2_data_b",
5212};
5213static const char * const scifa3_groups[] = {
5214 "scifa3_data",
5215 "scifa3_clk",
5216 "scifa3_data_b",
5217 "scifa3_clk_b",
5218 "scifa3_data_c",
5219 "scifa3_clk_c",
5220};
5221static const char * const scifa4_groups[] = {
5222 "scifa4_data",
5223 "scifa4_data_b",
5224 "scifa4_data_c",
5225};
5226static const char * const scifa5_groups[] = {
5227 "scifa5_data",
5228 "scifa5_data_b",
5229 "scifa5_data_c",
5230};
5231static const char * const scifb0_groups[] = {
5232 "scifb0_data",
5233 "scifb0_clk",
5234 "scifb0_ctrl",
5235 "scifb0_data_b",
5236 "scifb0_clk_b",
5237 "scifb0_ctrl_b",
5238 "scifb0_data_c",
5239 "scifb0_clk_c",
5240 "scifb0_data_d",
5241 "scifb0_clk_d",
5242};
5243static const char * const scifb1_groups[] = {
5244 "scifb1_data",
5245 "scifb1_clk",
5246 "scifb1_ctrl",
5247 "scifb1_data_b",
5248 "scifb1_clk_b",
5249 "scifb1_data_c",
5250 "scifb1_clk_c",
5251 "scifb1_data_d",
5252};
5253static const char * const scifb2_groups[] = {
5254 "scifb2_data",
5255 "scifb2_clk",
5256 "scifb2_ctrl",
5257 "scifb2_data_b",
5258 "scifb2_clk_b",
5259 "scifb2_ctrl_b",
Marek Vasut0913c7a2019-03-04 22:26:28 +01005260 "scifb2_data_c",
Marek Vasut06ef9e82018-01-17 17:14:45 +01005261 "scifb2_clk_c",
5262 "scifb2_data_d",
5263};
5264
5265static const char * const scif_clk_groups[] = {
5266 "scif_clk",
5267 "scif_clk_b",
5268};
5269
5270static const char * const sdhi0_groups[] = {
5271 "sdhi0_data1",
5272 "sdhi0_data4",
5273 "sdhi0_ctrl",
5274 "sdhi0_cd",
5275 "sdhi0_wp",
5276};
5277
5278static const char * const sdhi1_groups[] = {
5279 "sdhi1_data1",
5280 "sdhi1_data4",
5281 "sdhi1_ctrl",
5282 "sdhi1_cd",
5283 "sdhi1_wp",
5284};
5285
5286static const char * const sdhi2_groups[] = {
5287 "sdhi2_data1",
5288 "sdhi2_data4",
5289 "sdhi2_ctrl",
5290 "sdhi2_cd",
5291 "sdhi2_wp",
5292};
5293
Marek Vasuta99d2912024-12-23 14:34:07 +01005294#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01005295static const char * const ssi_groups[] = {
5296 "ssi0_data",
5297 "ssi0_data_b",
5298 "ssi0129_ctrl",
5299 "ssi0129_ctrl_b",
5300 "ssi1_data",
5301 "ssi1_data_b",
5302 "ssi1_ctrl",
5303 "ssi1_ctrl_b",
5304 "ssi2_data",
5305 "ssi2_ctrl",
5306 "ssi3_data",
5307 "ssi34_ctrl",
5308 "ssi4_data",
5309 "ssi4_ctrl",
5310 "ssi5_data",
5311 "ssi5_ctrl",
5312 "ssi6_data",
5313 "ssi6_ctrl",
5314 "ssi7_data",
5315 "ssi7_data_b",
5316 "ssi78_ctrl",
5317 "ssi78_ctrl_b",
5318 "ssi8_data",
5319 "ssi8_data_b",
5320 "ssi9_data",
5321 "ssi9_data_b",
5322 "ssi9_ctrl",
5323 "ssi9_ctrl_b",
5324};
Marek Vasuta99d2912024-12-23 14:34:07 +01005325#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01005326
Marek Vasuteb900d12018-06-10 16:05:18 +02005327static const char * const tpu_groups[] = {
5328 "tpu_to0",
5329 "tpu_to1",
5330 "tpu_to2",
5331 "tpu_to3",
5332};
5333
Marek Vasut06ef9e82018-01-17 17:14:45 +01005334static const char * const usb0_groups[] = {
5335 "usb0",
5336};
5337static const char * const usb1_groups[] = {
5338 "usb1",
5339};
5340
Marek Vasuta99d2912024-12-23 14:34:07 +01005341#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01005342static const char * const vin0_groups[] = {
5343 "vin0_data24",
5344 "vin0_data20",
5345 "vin0_data18",
5346 "vin0_data16",
5347 "vin0_data12",
5348 "vin0_data10",
5349 "vin0_data8",
5350 "vin0_sync",
5351 "vin0_field",
5352 "vin0_clkenb",
5353 "vin0_clk",
5354};
5355
5356static const char * const vin1_groups[] = {
5357 "vin1_data8",
5358 "vin1_sync",
5359 "vin1_field",
5360 "vin1_clkenb",
5361 "vin1_clk",
Marek Vasut0913c7a2019-03-04 22:26:28 +01005362 "vin1_data24_b",
5363 "vin1_data20_b",
5364 "vin1_data18_b",
5365 "vin1_data16_b",
5366 "vin1_data12_b",
5367 "vin1_data10_b",
5368 "vin1_data8_b",
5369 "vin1_sync_b",
5370 "vin1_field_b",
5371 "vin1_clkenb_b",
5372 "vin1_clk_b",
Marek Vasut06ef9e82018-01-17 17:14:45 +01005373};
5374
5375static const char * const vin2_groups[] = {
5376 "vin2_data8",
5377 "vin2_sync",
5378 "vin2_field",
5379 "vin2_clkenb",
5380 "vin2_clk",
5381};
Marek Vasuta99d2912024-12-23 14:34:07 +01005382#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01005383
5384static const struct {
Marek Vasuteb900d12018-06-10 16:05:18 +02005385 struct sh_pfc_function common[58];
Marek Vasut0e8e9892021-04-26 22:04:11 +02005386#if defined(CONFIG_PINCTRL_PFC_R8A7791) || defined(CONFIG_PINCTRL_PFC_R8A7793)
Marek Vasut0913c7a2019-03-04 22:26:28 +01005387 struct sh_pfc_function automotive[2];
Marek Vasut0e8e9892021-04-26 22:04:11 +02005388#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01005389} pinmux_functions = {
5390 .common = {
Marek Vasuta99d2912024-12-23 14:34:07 +01005391#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01005392 SH_PFC_FUNCTION(audio_clk),
Marek Vasuta99d2912024-12-23 14:34:07 +01005393#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01005394 SH_PFC_FUNCTION(avb),
Marek Vasuta99d2912024-12-23 14:34:07 +01005395#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01005396 SH_PFC_FUNCTION(can0),
5397 SH_PFC_FUNCTION(can1),
Marek Vasuteb900d12018-06-10 16:05:18 +02005398 SH_PFC_FUNCTION(can_clk),
Marek Vasut06ef9e82018-01-17 17:14:45 +01005399 SH_PFC_FUNCTION(du),
5400 SH_PFC_FUNCTION(du0),
5401 SH_PFC_FUNCTION(du1),
Marek Vasuta99d2912024-12-23 14:34:07 +01005402#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01005403 SH_PFC_FUNCTION(eth),
5404 SH_PFC_FUNCTION(hscif0),
5405 SH_PFC_FUNCTION(hscif1),
5406 SH_PFC_FUNCTION(hscif2),
5407 SH_PFC_FUNCTION(i2c0),
5408 SH_PFC_FUNCTION(i2c1),
5409 SH_PFC_FUNCTION(i2c2),
5410 SH_PFC_FUNCTION(i2c3),
5411 SH_PFC_FUNCTION(i2c4),
5412 SH_PFC_FUNCTION(i2c7),
5413 SH_PFC_FUNCTION(i2c8),
Marek Vasuta99d2912024-12-23 14:34:07 +01005414#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01005415 SH_PFC_FUNCTION(intc),
Marek Vasuta99d2912024-12-23 14:34:07 +01005416#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01005417 SH_PFC_FUNCTION(mmc),
Marek Vasuta99d2912024-12-23 14:34:07 +01005418#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01005419 SH_PFC_FUNCTION(msiof0),
5420 SH_PFC_FUNCTION(msiof1),
5421 SH_PFC_FUNCTION(msiof2),
5422 SH_PFC_FUNCTION(pwm0),
5423 SH_PFC_FUNCTION(pwm1),
5424 SH_PFC_FUNCTION(pwm2),
5425 SH_PFC_FUNCTION(pwm3),
5426 SH_PFC_FUNCTION(pwm4),
5427 SH_PFC_FUNCTION(pwm5),
5428 SH_PFC_FUNCTION(pwm6),
Marek Vasuta99d2912024-12-23 14:34:07 +01005429#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01005430 SH_PFC_FUNCTION(qspi),
5431 SH_PFC_FUNCTION(scif0),
5432 SH_PFC_FUNCTION(scif1),
5433 SH_PFC_FUNCTION(scif2),
5434 SH_PFC_FUNCTION(scif3),
5435 SH_PFC_FUNCTION(scif4),
5436 SH_PFC_FUNCTION(scif5),
5437 SH_PFC_FUNCTION(scifa0),
5438 SH_PFC_FUNCTION(scifa1),
5439 SH_PFC_FUNCTION(scifa2),
5440 SH_PFC_FUNCTION(scifa3),
5441 SH_PFC_FUNCTION(scifa4),
5442 SH_PFC_FUNCTION(scifa5),
5443 SH_PFC_FUNCTION(scifb0),
5444 SH_PFC_FUNCTION(scifb1),
5445 SH_PFC_FUNCTION(scifb2),
5446 SH_PFC_FUNCTION(scif_clk),
5447 SH_PFC_FUNCTION(sdhi0),
5448 SH_PFC_FUNCTION(sdhi1),
5449 SH_PFC_FUNCTION(sdhi2),
Marek Vasuta99d2912024-12-23 14:34:07 +01005450#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01005451 SH_PFC_FUNCTION(ssi),
Marek Vasuta99d2912024-12-23 14:34:07 +01005452#endif
Marek Vasuteb900d12018-06-10 16:05:18 +02005453 SH_PFC_FUNCTION(tpu),
Marek Vasut06ef9e82018-01-17 17:14:45 +01005454 SH_PFC_FUNCTION(usb0),
5455 SH_PFC_FUNCTION(usb1),
Marek Vasuta99d2912024-12-23 14:34:07 +01005456#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut06ef9e82018-01-17 17:14:45 +01005457 SH_PFC_FUNCTION(vin0),
5458 SH_PFC_FUNCTION(vin1),
5459 SH_PFC_FUNCTION(vin2),
Marek Vasuta99d2912024-12-23 14:34:07 +01005460#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01005461 },
Marek Vasut0e8e9892021-04-26 22:04:11 +02005462#if defined(CONFIG_PINCTRL_PFC_R8A7791) || defined(CONFIG_PINCTRL_PFC_R8A7793)
Marek Vasut0913c7a2019-03-04 22:26:28 +01005463 .automotive = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01005464 SH_PFC_FUNCTION(adi),
5465 SH_PFC_FUNCTION(mlb),
5466 }
Marek Vasut0e8e9892021-04-26 22:04:11 +02005467#endif /* CONFIG_PINCTRL_PFC_R8A7791 || CONFIG_PINCTRL_PFC_R8A7793 */
Marek Vasut06ef9e82018-01-17 17:14:45 +01005468};
5469
5470static const struct pinmux_cfg_reg pinmux_config_regs[] = {
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005471 { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1, GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01005472 GP_0_31_FN, FN_IP1_22_20,
5473 GP_0_30_FN, FN_IP1_19_17,
5474 GP_0_29_FN, FN_IP1_16_14,
5475 GP_0_28_FN, FN_IP1_13_11,
5476 GP_0_27_FN, FN_IP1_10_8,
5477 GP_0_26_FN, FN_IP1_7_6,
5478 GP_0_25_FN, FN_IP1_5_4,
5479 GP_0_24_FN, FN_IP1_3_2,
5480 GP_0_23_FN, FN_IP1_1_0,
5481 GP_0_22_FN, FN_IP0_30_29,
5482 GP_0_21_FN, FN_IP0_28_27,
5483 GP_0_20_FN, FN_IP0_26_25,
5484 GP_0_19_FN, FN_IP0_24_23,
5485 GP_0_18_FN, FN_IP0_22_21,
5486 GP_0_17_FN, FN_IP0_20_19,
5487 GP_0_16_FN, FN_IP0_18_16,
5488 GP_0_15_FN, FN_IP0_15,
5489 GP_0_14_FN, FN_IP0_14,
5490 GP_0_13_FN, FN_IP0_13,
5491 GP_0_12_FN, FN_IP0_12,
5492 GP_0_11_FN, FN_IP0_11,
5493 GP_0_10_FN, FN_IP0_10,
5494 GP_0_9_FN, FN_IP0_9,
5495 GP_0_8_FN, FN_IP0_8,
5496 GP_0_7_FN, FN_IP0_7,
5497 GP_0_6_FN, FN_IP0_6,
5498 GP_0_5_FN, FN_IP0_5,
5499 GP_0_4_FN, FN_IP0_4,
5500 GP_0_3_FN, FN_IP0_3,
5501 GP_0_2_FN, FN_IP0_2,
5502 GP_0_1_FN, FN_IP0_1,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005503 GP_0_0_FN, FN_IP0_0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01005504 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005505 { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1, GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01005506 0, 0,
5507 0, 0,
5508 0, 0,
5509 0, 0,
5510 0, 0,
5511 0, 0,
5512 GP_1_25_FN, FN_IP3_21_20,
5513 GP_1_24_FN, FN_IP3_19_18,
5514 GP_1_23_FN, FN_IP3_17_16,
5515 GP_1_22_FN, FN_IP3_15_14,
5516 GP_1_21_FN, FN_IP3_13_12,
5517 GP_1_20_FN, FN_IP3_11_9,
5518 GP_1_19_FN, FN_RD_N,
5519 GP_1_18_FN, FN_IP3_8_6,
5520 GP_1_17_FN, FN_IP3_5_3,
5521 GP_1_16_FN, FN_IP3_2_0,
5522 GP_1_15_FN, FN_IP2_29_27,
5523 GP_1_14_FN, FN_IP2_26_25,
5524 GP_1_13_FN, FN_IP2_24_23,
5525 GP_1_12_FN, FN_EX_CS0_N,
5526 GP_1_11_FN, FN_IP2_22_21,
5527 GP_1_10_FN, FN_IP2_20_19,
5528 GP_1_9_FN, FN_IP2_18_16,
5529 GP_1_8_FN, FN_IP2_15_13,
5530 GP_1_7_FN, FN_IP2_12_10,
5531 GP_1_6_FN, FN_IP2_9_7,
5532 GP_1_5_FN, FN_IP2_6_5,
5533 GP_1_4_FN, FN_IP2_4_3,
5534 GP_1_3_FN, FN_IP2_2_0,
5535 GP_1_2_FN, FN_IP1_31_29,
5536 GP_1_1_FN, FN_IP1_28_26,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005537 GP_1_0_FN, FN_IP1_25_23, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01005538 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005539 { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1, GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01005540 GP_2_31_FN, FN_IP6_7_6,
5541 GP_2_30_FN, FN_IP6_5_3,
5542 GP_2_29_FN, FN_IP6_2_0,
5543 GP_2_28_FN, FN_AUDIO_CLKA,
5544 GP_2_27_FN, FN_IP5_31_29,
5545 GP_2_26_FN, FN_IP5_28_26,
5546 GP_2_25_FN, FN_IP5_25_24,
5547 GP_2_24_FN, FN_IP5_23_22,
5548 GP_2_23_FN, FN_IP5_21_20,
5549 GP_2_22_FN, FN_IP5_19_17,
5550 GP_2_21_FN, FN_IP5_16_15,
5551 GP_2_20_FN, FN_IP5_14_12,
5552 GP_2_19_FN, FN_IP5_11_9,
5553 GP_2_18_FN, FN_IP5_8_6,
5554 GP_2_17_FN, FN_IP5_5_3,
5555 GP_2_16_FN, FN_IP5_2_0,
5556 GP_2_15_FN, FN_IP4_30_28,
5557 GP_2_14_FN, FN_IP4_27_26,
5558 GP_2_13_FN, FN_IP4_25_24,
5559 GP_2_12_FN, FN_IP4_23_22,
5560 GP_2_11_FN, FN_IP4_21,
5561 GP_2_10_FN, FN_IP4_20,
5562 GP_2_9_FN, FN_IP4_19,
5563 GP_2_8_FN, FN_IP4_18_16,
5564 GP_2_7_FN, FN_IP4_15_13,
5565 GP_2_6_FN, FN_IP4_12_10,
5566 GP_2_5_FN, FN_IP4_9_8,
5567 GP_2_4_FN, FN_IP4_7_5,
5568 GP_2_3_FN, FN_IP4_4_2,
5569 GP_2_2_FN, FN_IP4_1_0,
5570 GP_2_1_FN, FN_IP3_30_28,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005571 GP_2_0_FN, FN_IP3_27_25 ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01005572 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005573 { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1, GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01005574 GP_3_31_FN, FN_IP9_18_17,
5575 GP_3_30_FN, FN_IP9_16,
5576 GP_3_29_FN, FN_IP9_15_13,
5577 GP_3_28_FN, FN_IP9_12,
5578 GP_3_27_FN, FN_IP9_11,
5579 GP_3_26_FN, FN_IP9_10_8,
5580 GP_3_25_FN, FN_IP9_7,
5581 GP_3_24_FN, FN_IP9_6,
5582 GP_3_23_FN, FN_IP9_5_3,
5583 GP_3_22_FN, FN_IP9_2_0,
5584 GP_3_21_FN, FN_IP8_30_28,
5585 GP_3_20_FN, FN_IP8_27_26,
5586 GP_3_19_FN, FN_IP8_25_24,
5587 GP_3_18_FN, FN_IP8_23_21,
5588 GP_3_17_FN, FN_IP8_20_18,
5589 GP_3_16_FN, FN_IP8_17_15,
5590 GP_3_15_FN, FN_IP8_14_12,
5591 GP_3_14_FN, FN_IP8_11_9,
5592 GP_3_13_FN, FN_IP8_8_6,
5593 GP_3_12_FN, FN_IP8_5_3,
5594 GP_3_11_FN, FN_IP8_2_0,
5595 GP_3_10_FN, FN_IP7_29_27,
5596 GP_3_9_FN, FN_IP7_26_24,
5597 GP_3_8_FN, FN_IP7_23_21,
5598 GP_3_7_FN, FN_IP7_20_19,
5599 GP_3_6_FN, FN_IP7_18_17,
5600 GP_3_5_FN, FN_IP7_16_15,
5601 GP_3_4_FN, FN_IP7_14_13,
5602 GP_3_3_FN, FN_IP7_12_11,
5603 GP_3_2_FN, FN_IP7_10_9,
5604 GP_3_1_FN, FN_IP7_8_6,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005605 GP_3_0_FN, FN_IP7_5_3 ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01005606 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005607 { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1, GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01005608 GP_4_31_FN, FN_IP15_5_4,
5609 GP_4_30_FN, FN_IP15_3_2,
5610 GP_4_29_FN, FN_IP15_1_0,
5611 GP_4_28_FN, FN_IP11_8_6,
5612 GP_4_27_FN, FN_IP11_5_3,
5613 GP_4_26_FN, FN_IP11_2_0,
5614 GP_4_25_FN, FN_IP10_31_29,
5615 GP_4_24_FN, FN_IP10_28_27,
5616 GP_4_23_FN, FN_IP10_26_25,
5617 GP_4_22_FN, FN_IP10_24_22,
5618 GP_4_21_FN, FN_IP10_21_19,
5619 GP_4_20_FN, FN_IP10_18_17,
5620 GP_4_19_FN, FN_IP10_16_15,
5621 GP_4_18_FN, FN_IP10_14_12,
5622 GP_4_17_FN, FN_IP10_11_9,
5623 GP_4_16_FN, FN_IP10_8_6,
5624 GP_4_15_FN, FN_IP10_5_3,
5625 GP_4_14_FN, FN_IP10_2_0,
5626 GP_4_13_FN, FN_IP9_31_29,
5627 GP_4_12_FN, FN_VI0_DATA7_VI0_B7,
5628 GP_4_11_FN, FN_VI0_DATA6_VI0_B6,
5629 GP_4_10_FN, FN_VI0_DATA5_VI0_B5,
5630 GP_4_9_FN, FN_VI0_DATA4_VI0_B4,
5631 GP_4_8_FN, FN_IP9_28_27,
5632 GP_4_7_FN, FN_VI0_DATA2_VI0_B2,
5633 GP_4_6_FN, FN_VI0_DATA1_VI0_B1,
5634 GP_4_5_FN, FN_VI0_DATA0_VI0_B0,
5635 GP_4_4_FN, FN_IP9_26_25,
5636 GP_4_3_FN, FN_IP9_24_23,
5637 GP_4_2_FN, FN_IP9_22_21,
5638 GP_4_1_FN, FN_IP9_20_19,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005639 GP_4_0_FN, FN_VI0_CLK ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01005640 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005641 { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1, GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01005642 GP_5_31_FN, FN_IP3_24_22,
5643 GP_5_30_FN, FN_IP13_9_7,
5644 GP_5_29_FN, FN_IP13_6_5,
5645 GP_5_28_FN, FN_IP13_4_3,
5646 GP_5_27_FN, FN_IP13_2_0,
5647 GP_5_26_FN, FN_IP12_29_27,
5648 GP_5_25_FN, FN_IP12_26_24,
5649 GP_5_24_FN, FN_IP12_23_22,
5650 GP_5_23_FN, FN_IP12_21_20,
5651 GP_5_22_FN, FN_IP12_19_18,
5652 GP_5_21_FN, FN_IP12_17_16,
5653 GP_5_20_FN, FN_IP12_15_13,
5654 GP_5_19_FN, FN_IP12_12_10,
5655 GP_5_18_FN, FN_IP12_9_7,
5656 GP_5_17_FN, FN_IP12_6_4,
5657 GP_5_16_FN, FN_IP12_3_2,
5658 GP_5_15_FN, FN_IP12_1_0,
5659 GP_5_14_FN, FN_IP11_31_30,
5660 GP_5_13_FN, FN_IP11_29_28,
5661 GP_5_12_FN, FN_IP11_27,
5662 GP_5_11_FN, FN_IP11_26,
5663 GP_5_10_FN, FN_IP11_25,
5664 GP_5_9_FN, FN_IP11_24,
5665 GP_5_8_FN, FN_IP11_23,
5666 GP_5_7_FN, FN_IP11_22,
5667 GP_5_6_FN, FN_IP11_21,
5668 GP_5_5_FN, FN_IP11_20,
5669 GP_5_4_FN, FN_IP11_19,
5670 GP_5_3_FN, FN_IP11_18_17,
5671 GP_5_2_FN, FN_IP11_16_15,
5672 GP_5_1_FN, FN_IP11_14_12,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005673 GP_5_0_FN, FN_IP11_11_9 ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01005674 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005675 { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1, GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01005676 GP_6_31_FN, FN_DU0_DOTCLKIN,
5677 GP_6_30_FN, FN_USB1_OVC,
5678 GP_6_29_FN, FN_IP14_31_29,
5679 GP_6_28_FN, FN_IP14_28_26,
5680 GP_6_27_FN, FN_IP14_25_23,
5681 GP_6_26_FN, FN_IP14_22_20,
5682 GP_6_25_FN, FN_IP14_19_17,
5683 GP_6_24_FN, FN_IP14_16_14,
5684 GP_6_23_FN, FN_IP14_13_11,
5685 GP_6_22_FN, FN_IP14_10_8,
5686 GP_6_21_FN, FN_IP14_7,
5687 GP_6_20_FN, FN_IP14_6,
5688 GP_6_19_FN, FN_IP14_5,
5689 GP_6_18_FN, FN_IP14_4,
5690 GP_6_17_FN, FN_IP14_3,
5691 GP_6_16_FN, FN_IP14_2,
5692 GP_6_15_FN, FN_IP14_1_0,
5693 GP_6_14_FN, FN_IP13_30_28,
5694 GP_6_13_FN, FN_IP13_27,
5695 GP_6_12_FN, FN_IP13_26,
5696 GP_6_11_FN, FN_IP13_25,
5697 GP_6_10_FN, FN_IP13_24_23,
5698 GP_6_9_FN, FN_IP13_22,
5699 GP_6_8_FN, FN_SD1_CLK,
5700 GP_6_7_FN, FN_IP13_21_19,
5701 GP_6_6_FN, FN_IP13_18_16,
5702 GP_6_5_FN, FN_IP13_15,
5703 GP_6_4_FN, FN_IP13_14,
5704 GP_6_3_FN, FN_IP13_13,
5705 GP_6_2_FN, FN_IP13_12,
5706 GP_6_1_FN, FN_IP13_11,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005707 GP_6_0_FN, FN_IP13_10 ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01005708 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005709 { PINMUX_CFG_REG("GPSR7", 0xE6060074, 32, 1, GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01005710 0, 0,
5711 0, 0,
5712 0, 0,
5713 0, 0,
5714 0, 0,
5715 0, 0,
5716 GP_7_25_FN, FN_USB1_PWEN,
5717 GP_7_24_FN, FN_USB0_OVC,
5718 GP_7_23_FN, FN_USB0_PWEN,
5719 GP_7_22_FN, FN_IP15_14_12,
5720 GP_7_21_FN, FN_IP15_11_9,
5721 GP_7_20_FN, FN_IP15_8_6,
5722 GP_7_19_FN, FN_IP7_2_0,
5723 GP_7_18_FN, FN_IP6_29_27,
5724 GP_7_17_FN, FN_IP6_26_24,
5725 GP_7_16_FN, FN_IP6_23_21,
5726 GP_7_15_FN, FN_IP6_20_19,
5727 GP_7_14_FN, FN_IP6_18_16,
5728 GP_7_13_FN, FN_IP6_15_14,
5729 GP_7_12_FN, FN_IP6_13_12,
5730 GP_7_11_FN, FN_IP6_11_10,
5731 GP_7_10_FN, FN_IP6_9_8,
5732 GP_7_9_FN, FN_IP16_11_10,
5733 GP_7_8_FN, FN_IP16_9_8,
5734 GP_7_7_FN, FN_IP16_7_6,
5735 GP_7_6_FN, FN_IP16_5_3,
5736 GP_7_5_FN, FN_IP16_2_0,
5737 GP_7_4_FN, FN_IP15_29_27,
5738 GP_7_3_FN, FN_IP15_26_24,
5739 GP_7_2_FN, FN_IP15_23_21,
5740 GP_7_1_FN, FN_IP15_20_18,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005741 GP_7_0_FN, FN_IP15_17_15 ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01005742 },
5743 { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
Marek Vasut0b9053d2023-01-26 21:01:37 +01005744 GROUP(-1, 2, 2, 2, 2, 2, 2, 3, 1, 1, 1, 1,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005745 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
5746 GROUP(
Marek Vasut0b9053d2023-01-26 21:01:37 +01005747 /* IP0_31 [1] RESERVED */
Marek Vasut06ef9e82018-01-17 17:14:45 +01005748 /* IP0_30_29 [2] */
5749 FN_A6, FN_MSIOF1_SCK,
5750 0, 0,
5751 /* IP0_28_27 [2] */
5752 FN_A5, FN_MSIOF0_RXD_B,
5753 0, 0,
5754 /* IP0_26_25 [2] */
5755 FN_A4, FN_MSIOF0_TXD_B,
5756 0, 0,
5757 /* IP0_24_23 [2] */
5758 FN_A3, FN_MSIOF0_SS2_B,
5759 0, 0,
5760 /* IP0_22_21 [2] */
5761 FN_A2, FN_MSIOF0_SS1_B,
5762 0, 0,
5763 /* IP0_20_19 [2] */
5764 FN_A1, FN_MSIOF0_SYNC_B,
5765 0, 0,
5766 /* IP0_18_16 [3] */
5767 FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_I2C0_SCL_C, FN_PWM2_B,
5768 0, 0, 0,
5769 /* IP0_15 [1] */
5770 FN_D15, 0,
5771 /* IP0_14 [1] */
5772 FN_D14, 0,
5773 /* IP0_13 [1] */
5774 FN_D13, 0,
5775 /* IP0_12 [1] */
5776 FN_D12, 0,
5777 /* IP0_11 [1] */
5778 FN_D11, 0,
5779 /* IP0_10 [1] */
5780 FN_D10, 0,
5781 /* IP0_9 [1] */
5782 FN_D9, 0,
5783 /* IP0_8 [1] */
5784 FN_D8, 0,
5785 /* IP0_7 [1] */
5786 FN_D7, 0,
5787 /* IP0_6 [1] */
5788 FN_D6, 0,
5789 /* IP0_5 [1] */
5790 FN_D5, 0,
5791 /* IP0_4 [1] */
5792 FN_D4, 0,
5793 /* IP0_3 [1] */
5794 FN_D3, 0,
5795 /* IP0_2 [1] */
5796 FN_D2, 0,
5797 /* IP0_1 [1] */
5798 FN_D1, 0,
5799 /* IP0_0 [1] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005800 FN_D0, 0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01005801 },
5802 { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005803 GROUP(3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2, 2),
5804 GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01005805 /* IP1_31_29 [3] */
5806 FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, 0, FN_SCIFB1_RXD_C,
5807 0, 0, 0,
5808 /* IP1_28_26 [3] */
5809 FN_A17, FN_DACK2_B, 0, FN_I2C0_SDA_C,
5810 0, 0, 0, 0,
5811 /* IP1_25_23 [3] */
5812 FN_A16, FN_DREQ2_B, FN_FMCLK_C, 0, FN_SCIFA1_SCK_B,
5813 0, 0, 0,
5814 /* IP1_22_20 [3] */
5815 FN_A15, FN_BPFCLK_C,
5816 0, 0, 0, 0, 0, 0,
5817 /* IP1_19_17 [3] */
5818 FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
5819 0, 0, 0,
5820 /* IP1_16_14 [3] */
5821 FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
5822 0, 0, 0, 0,
5823 /* IP1_13_11 [3] */
5824 FN_A12, FN_FMCLK, FN_I2C3_SDA_D, FN_MSIOF1_SCK_D,
5825 0, 0, 0, 0,
5826 /* IP1_10_8 [3] */
5827 FN_A11, FN_MSIOF1_RXD, FN_I2C3_SCL_D, FN_MSIOF1_RXD_D,
5828 0, 0, 0, 0,
5829 /* IP1_7_6 [2] */
5830 FN_A10, FN_MSIOF1_TXD, 0, FN_MSIOF1_TXD_D,
5831 /* IP1_5_4 [2] */
5832 FN_A9, FN_MSIOF1_SS2, FN_I2C0_SDA, 0,
5833 /* IP1_3_2 [2] */
5834 FN_A8, FN_MSIOF1_SS1, FN_I2C0_SCL, 0,
5835 /* IP1_1_0 [2] */
5836 FN_A7, FN_MSIOF1_SYNC,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005837 0, 0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01005838 },
5839 { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
Marek Vasut0b9053d2023-01-26 21:01:37 +01005840 GROUP(-2, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2, 3),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005841 GROUP(
Marek Vasut0b9053d2023-01-26 21:01:37 +01005842 /* IP2_31_30 [2] RESERVED */
Marek Vasut06ef9e82018-01-17 17:14:45 +01005843 /* IP2_29_27 [3] */
5844 FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD,
5845 FN_ATAG0_N, 0, FN_EX_WAIT1,
5846 0, 0,
5847 /* IP2_26_25 [2] */
5848 FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC, 0,
5849 /* IP2_24_23 [2] */
5850 FN_EX_CS1_N, FN_MSIOF2_SCK, 0, 0,
5851 /* IP2_22_21 [2] */
5852 FN_CS1_N_A26, FN_ATADIR0_N_B, FN_I2C1_SDA, 0,
5853 /* IP2_20_19 [2] */
5854 FN_CS0_N, FN_ATAG0_N_B, FN_I2C1_SCL, 0,
5855 /* IP2_18_16 [3] */
5856 FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
5857 0, 0,
5858 /* IP2_15_13 [3] */
5859 FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
5860 0, 0, 0,
5861 /* IP2_12_10 [3] */
5862 FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
5863 0, 0, 0,
5864 /* IP2_9_7 [3] */
5865 FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
5866 0, 0, 0,
5867 /* IP2_6_5 [2] */
5868 FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0, 0,
5869 /* IP2_4_3 [2] */
5870 FN_A20, FN_SPCLK, 0, 0,
5871 /* IP2_2_0 [3] */
5872 FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, 0,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005873 FN_SCIFB1_TXD_C, 0, FN_SCIFB1_SCK_B, 0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01005874 },
5875 { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
Marek Vasut0b9053d2023-01-26 21:01:37 +01005876 GROUP(-1, 3, 3, 3, 2, 2, 2, 2, 2, 3, 3, 3, 3),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005877 GROUP(
Marek Vasut0b9053d2023-01-26 21:01:37 +01005878 /* IP3_31 [1] RESERVED */
Marek Vasut06ef9e82018-01-17 17:14:45 +01005879 /* IP3_30_28 [3] */
5880 FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C,
5881 FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
5882 0, 0, 0,
5883 /* IP3_27_25 [3] */
5884 FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C,
5885 FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
5886 0, 0, 0,
5887 /* IP3_24_22 [3] */
5888 FN_SPEEDIN, 0, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
5889 FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
5890 /* IP3_21_20 [2] */
5891 FN_DACK0, FN_DRACK0, FN_REMOCON, 0,
5892 /* IP3_19_18 [2] */
5893 FN_DREQ0, FN_PWM3, FN_TPU_TO3, 0,
5894 /* IP3_17_16 [2] */
5895 FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B, 0,
5896 /* IP3_15_14 [2] */
5897 FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
5898 /* IP3_13_12 [2] */
5899 FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B, 0,
5900 /* IP3_11_9 [3] */
5901 FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
5902 0, 0, 0,
5903 /* IP3_8_6 [3] */
5904 FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
5905 FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2, 0,
5906 /* IP3_5_3 [3] */
5907 FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
5908 FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1, 0,
5909 /* IP3_2_0 [3] */
5910 FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, 0, FN_EX_WAIT2,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005911 0, 0, 0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01005912 },
5913 { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
Marek Vasut0b9053d2023-01-26 21:01:37 +01005914 GROUP(-1, 3, 2, 2, 2, 1, 1, 1, 3, 3, 3, 2,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005915 3, 3, 2),
5916 GROUP(
Marek Vasut0b9053d2023-01-26 21:01:37 +01005917 /* IP4_31 [1] RESERVED */
Marek Vasut06ef9e82018-01-17 17:14:45 +01005918 /* IP4_30_28 [3] */
5919 FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
5920 FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
5921 0, 0,
5922 /* IP4_27_26 [2] */
5923 FN_SSI_SDATA4, FN_MSIOF2_SCK_D, 0, 0,
5924 /* IP4_25_24 [2] */
5925 FN_SSI_WS4, FN_GLO_RFON_D, 0, 0,
5926 /* IP4_23_22 [2] */
5927 FN_SSI_SCK4, FN_GLO_SS_D, 0, 0,
5928 /* IP4_21 [1] */
5929 FN_SSI_SDATA3, 0,
5930 /* IP4_20 [1] */
5931 FN_SSI_WS34, 0,
5932 /* IP4_19 [1] */
5933 FN_SSI_SCK34, 0,
5934 /* IP4_18_16 [3] */
5935 FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
5936 0, 0, 0, 0,
5937 /* IP4_15_13 [3] */
5938 FN_SSI_WS2, FN_I2C2_SDA, FN_GPS_SIGN_B, FN_RX2_E,
5939 FN_GLO_Q1_D, FN_HCTS1_N_E,
5940 0, 0,
5941 /* IP4_12_10 [3] */
5942 FN_SSI_SCK2, FN_I2C2_SCL, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
5943 0, 0, 0,
5944 /* IP4_9_8 [2] */
5945 FN_SSI_SDATA1, FN_I2C1_SDA_B, FN_IIC1_SDA_B, FN_MSIOF2_RXD_C,
5946 /* IP4_7_5 [3] */
5947 FN_SSI_WS1, FN_I2C1_SCL_B, FN_IIC1_SCL_B, FN_MSIOF2_TXD_C,
5948 FN_GLO_I1_D, 0, 0, 0,
5949 /* IP4_4_2 [3] */
5950 FN_SSI_SCK1, FN_I2C0_SDA_B, FN_IIC0_SDA_B,
5951 FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
5952 0, 0, 0,
5953 /* IP4_1_0 [2] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005954 FN_SSI_SDATA0, FN_I2C0_SCL_B, FN_IIC0_SCL_B, FN_MSIOF2_SCK_C,
5955 ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01005956 },
5957 { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005958 GROUP(3, 3, 2, 2, 2, 3, 2, 3, 3, 3, 3, 3),
5959 GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01005960 /* IP5_31_29 [3] */
5961 FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
5962 0, 0, 0, 0, 0,
5963 /* IP5_28_26 [3] */
5964 FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
5965 0, 0, 0, 0,
5966 /* IP5_25_24 [2] */
5967 FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D, 0,
5968 /* IP5_23_22 [2] */
5969 FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B, 0,
5970 /* IP5_21_20 [2] */
5971 FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B, 0,
5972 /* IP5_19_17 [3] */
5973 FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
5974 0, 0, 0, 0,
5975 /* IP5_16_15 [2] */
5976 FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS, 0,
5977 /* IP5_14_12 [3] */
5978 FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
5979 0, 0, 0, 0,
5980 /* IP5_11_9 [3] */
5981 FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
5982 0, 0, 0, 0,
5983 /* IP5_8_6 [3] */
5984 FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
5985 FN_MSIOF2_RXD_D, FN_VI1_R5_B,
5986 0, 0,
5987 /* IP5_5_3 [3] */
5988 FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
5989 FN_MSIOF2_SS1_D, FN_VI1_R4_B,
5990 0, 0,
5991 /* IP5_2_0 [3] */
5992 FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
5993 FN_MSIOF2_TXD_D, FN_VI1_R3_B,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005994 0, 0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01005995 },
5996 { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
Marek Vasut0b9053d2023-01-26 21:01:37 +01005997 GROUP(-2, 3, 3, 3, 2, 3, 2, 2, 2, 2, 2, 3, 3),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005998 GROUP(
Marek Vasut0b9053d2023-01-26 21:01:37 +01005999 /* IP6_31_30 [2] RESERVED */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006000 /* IP6_29_27 [3] */
6001 FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B,
6002 FN_GPS_SIGN_C, FN_GPS_SIGN_D,
6003 0, 0, 0,
6004 /* IP6_26_24 [3] */
6005 FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B,
6006 FN_GPS_CLK_C, FN_GPS_CLK_D,
6007 0, 0, 0,
6008 /* IP6_23_21 [3] */
6009 FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B,
6010 FN_I2C1_SDA_E, FN_MSIOF2_SYNC_E,
6011 0, 0, 0,
6012 /* IP6_20_19 [2] */
6013 FN_IRQ5, FN_HTX1_C, FN_I2C1_SCL_E, FN_MSIOF2_SCK_E,
6014 /* IP6_18_16 [3] */
6015 FN_IRQ4, FN_HRX1_C, FN_I2C4_SDA_C, FN_MSIOF2_RXD_E,
Marek Vasut0b9053d2023-01-26 21:01:37 +01006016 0, 0, 0, 0,
Marek Vasut06ef9e82018-01-17 17:14:45 +01006017 /* IP6_15_14 [2] */
Marek Vasut0b9053d2023-01-26 21:01:37 +01006018 FN_IRQ3, FN_I2C4_SCL_C, FN_MSIOF2_TXD_E, 0,
Marek Vasut06ef9e82018-01-17 17:14:45 +01006019 /* IP6_13_12 [2] */
Marek Vasut0b9053d2023-01-26 21:01:37 +01006020 FN_IRQ2, FN_SCIFB1_TXD_D, 0, 0,
Marek Vasut06ef9e82018-01-17 17:14:45 +01006021 /* IP6_11_10 [2] */
Marek Vasut0b9053d2023-01-26 21:01:37 +01006022 FN_IRQ1, FN_SCIFB1_SCK_C, 0, 0,
Marek Vasut06ef9e82018-01-17 17:14:45 +01006023 /* IP6_9_8 [2] */
Marek Vasut0b9053d2023-01-26 21:01:37 +01006024 FN_IRQ0, FN_SCIFB1_RXD_D, 0, 0,
Marek Vasut06ef9e82018-01-17 17:14:45 +01006025 /* IP6_7_6 [2] */
6026 FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
6027 /* IP6_5_3 [3] */
6028 FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
6029 FN_SCIFA2_RXD, FN_FMIN_E,
6030 0, 0,
6031 /* IP6_2_0 [3] */
6032 FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
6033 FN_SCIF_CLK, FN_DVC_MUTE, FN_BPFCLK_E,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006034 0, 0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01006035 },
6036 { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
Marek Vasut0b9053d2023-01-26 21:01:37 +01006037 GROUP(-2, 3, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 3),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006038 GROUP(
Marek Vasut0b9053d2023-01-26 21:01:37 +01006039 /* IP7_31_30 [2] RESERVED */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006040 /* IP7_29_27 [3] */
6041 FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
6042 FN_SCIFA1_SCK, FN_SSI_SCK78_B,
6043 0, 0,
6044 /* IP7_26_24 [3] */
6045 FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
6046 FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
6047 0, 0,
6048 /* IP7_23_21 [3] */
6049 FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
6050 FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
6051 0, 0,
6052 /* IP7_20_19 [2] */
6053 FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B, 0,
6054 /* IP7_18_17 [2] */
6055 FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B, 0,
6056 /* IP7_16_15 [2] */
6057 FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B, 0,
6058 /* IP7_14_13 [2] */
6059 FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B, 0,
6060 /* IP7_12_11 [2] */
6061 FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B, 0,
6062 /* IP7_10_9 [2] */
6063 FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B, 0,
6064 /* IP7_8_6 [3] */
6065 FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
6066 FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
6067 0, 0,
6068 /* IP7_5_3 [3] */
6069 FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
6070 FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
6071 0, 0,
6072 /* IP7_2_0 [3] */
6073 FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
6074 FN_SCIF_CLK_B, FN_GPS_MAG_D,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006075 0, 0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01006076 },
6077 { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
Marek Vasut0b9053d2023-01-26 21:01:37 +01006078 GROUP(-1, 3, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006079 GROUP(
Marek Vasut0b9053d2023-01-26 21:01:37 +01006080 /* IP8_31 [1] RESERVED */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006081 /* IP8_30_28 [3] */
6082 FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
6083 0, 0, 0,
6084 /* IP8_27_26 [2] */
6085 FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
6086 /* IP8_25_24 [2] */
6087 FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B, 0,
6088 /* IP8_23_21 [3] */
6089 FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
6090 FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
6091 0, 0,
6092 /* IP8_20_18 [3] */
6093 FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
6094 FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
6095 0, 0,
6096 /* IP8_17_15 [3] */
6097 FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
6098 FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
6099 0, 0,
6100 /* IP8_14_12 [3] */
6101 FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B,
6102 FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
6103 0, 0, 0,
6104 /* IP8_11_9 [3] */
6105 FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
6106 FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
6107 0, 0, 0,
6108 /* IP8_8_6 [3] */
6109 FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
6110 FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
6111 0, 0,
6112 /* IP8_5_3 [3] */
6113 FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
6114 FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
6115 0, 0,
6116 /* IP8_2_0 [3] */
6117 FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, 0, FN_SSI_WS78_B,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006118 0, 0, 0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01006119 },
6120 { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006121 GROUP(3, 2, 2, 2, 2, 2, 2, 1, 3, 1, 1, 3,
6122 1, 1, 3, 3),
6123 GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01006124 /* IP9_31_29 [3] */
6125 FN_VI0_G0, FN_IIC1_SCL, FN_STP_IVCXO27_0_C, FN_I2C4_SCL,
6126 FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N, 0,
6127 /* IP9_28_27 [2] */
6128 FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B, 0,
6129 /* IP9_26_25 [2] */
6130 FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
6131 /* IP9_24_23 [2] */
6132 FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
6133 /* IP9_22_21 [2] */
6134 FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
6135 /* IP9_20_19 [2] */
6136 FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
6137 /* IP9_18_17 [2] */
6138 FN_DU1_CDE, FN_QPOLB, FN_PWM4_B, 0,
6139 /* IP9_16 [1] */
6140 FN_DU1_DISP, FN_QPOLA,
6141 /* IP9_15_13 [3] */
6142 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
6143 FN_CAN0_RX, FN_RX3_B, FN_I2C2_SDA_B,
6144 0, 0, 0,
6145 /* IP9_12 [1] */
6146 FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
6147 /* IP9_11 [1] */
6148 FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
6149 /* IP9_10_8 [3] */
6150 FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
6151 FN_TX3_B, FN_I2C2_SCL_B, FN_PWM4,
6152 0, 0,
6153 /* IP9_7 [1] */
6154 FN_DU1_DOTCLKOUT0, FN_QCLK,
6155 /* IP9_6 [1] */
6156 FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
6157 /* IP9_5_3 [3] */
6158 FN_DU1_DB7, FN_LCDOUT23, FN_I2C3_SDA_C,
6159 FN_SCIF3_SCK, FN_SCIFA3_SCK,
6160 0, 0, 0,
6161 /* IP9_2_0 [3] */
6162 FN_DU1_DB6, FN_LCDOUT22, FN_I2C3_SCL_C, FN_RX3, FN_SCIFA3_RXD,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006163 0, 0, 0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01006164 },
6165 { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006166 GROUP(3, 2, 2, 3, 3, 2, 2, 3, 3, 3, 3, 3),
6167 GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01006168 /* IP10_31_29 [3] */
6169 FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_I2C1_SCL_D,
6170 0, 0, 0,
6171 /* IP10_28_27 [2] */
6172 FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
6173 /* IP10_26_25 [2] */
6174 FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
6175 /* IP10_24_22 [3] */
6176 FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B, FN_TS_SCK0_C, FN_ATAG1_N,
6177 0, 0, 0,
6178 /* IP10_21_19 [3] */
6179 FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
6180 FN_TS_SDATA0_C, FN_ATACS11_N,
6181 0, 0, 0,
6182 /* IP10_18_17 [2] */
6183 FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D, 0,
6184 /* IP10_16_15 [2] */
6185 FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D, 0,
6186 /* IP10_14_12 [3] */
6187 FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
6188 FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D, 0,
6189 /* IP10_11_9 [3] */
6190 FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
6191 FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
6192 0, 0,
6193 /* IP10_8_6 [3] */
6194 FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_I2C3_SDA_B,
6195 FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N, 0,
6196 /* IP10_5_3 [3] */
6197 FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_I2C3_SCL_B,
6198 FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N, 0,
6199 /* IP10_2_0 [3] */
6200 FN_VI0_G1, FN_IIC1_SDA, FN_STP_ISCLK_0_C, FN_I2C4_SDA,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006201 FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N, 0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01006202 },
6203 { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006204 GROUP(2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2,
6205 2, 3, 3, 3, 3, 3),
6206 GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01006207 /* IP11_31_30 [2] */
6208 FN_ETH_CRS_DV, FN_AVB_LINK, FN_I2C2_SDA_C, 0,
6209 /* IP11_29_28 [2] */
6210 FN_ETH_MDIO, FN_AVB_RX_CLK, FN_I2C2_SCL_C, 0,
6211 /* IP11_27 [1] */
6212 FN_VI1_DATA7, FN_AVB_MDC,
6213 /* IP11_26 [1] */
6214 FN_VI1_DATA6, FN_AVB_MAGIC,
6215 /* IP11_25 [1] */
6216 FN_VI1_DATA5, FN_AVB_RX_DV,
6217 /* IP11_24 [1] */
6218 FN_VI1_DATA4, FN_AVB_MDIO,
6219 /* IP11_23 [1] */
6220 FN_VI1_DATA3, FN_AVB_RX_ER,
6221 /* IP11_22 [1] */
6222 FN_VI1_DATA2, FN_AVB_RXD7,
6223 /* IP11_21 [1] */
6224 FN_VI1_DATA1, FN_AVB_RXD6,
6225 /* IP11_20 [1] */
6226 FN_VI1_DATA0, FN_AVB_RXD5,
6227 /* IP11_19 [1] */
6228 FN_VI1_CLK, FN_AVB_RXD4,
6229 /* IP11_18_17 [2] */
6230 FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B, 0,
6231 /* IP11_16_15 [2] */
6232 FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B, 0,
6233 /* IP11_14_12 [3] */
6234 FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B,
6235 FN_RX4_B, FN_SCIFA4_RXD_B,
6236 0, 0, 0,
6237 /* IP11_11_9 [3] */
6238 FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B,
6239 FN_TX4_B, FN_SCIFA4_TXD_B,
6240 0, 0, 0,
6241 /* IP11_8_6 [3] */
6242 FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
6243 FN_I2C4_SDA_B, FN_HRX1_D, FN_SCIFB0_RXD_D, 0,
6244 /* IP11_5_3 [3] */
6245 FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_I2C4_SCL_B,
6246 0, 0, 0,
6247 /* IP11_2_0 [3] */
6248 FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006249 FN_I2C1_SDA_D, 0, 0, 0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01006250 },
6251 { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
Marek Vasut0b9053d2023-01-26 21:01:37 +01006252 GROUP(-2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006253 GROUP(
Marek Vasut0b9053d2023-01-26 21:01:37 +01006254 /* IP12_31_30 [2] RESERVED */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006255 /* IP12_29_27 [3] */
6256 FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
6257 FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
6258 0, 0, 0,
6259 /* IP12_26_24 [3] */
6260 FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
6261 FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
6262 0, 0, 0,
6263 /* IP12_23_22 [2] */
6264 FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C, 0,
6265 /* IP12_21_20 [2] */
6266 FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C, 0,
6267 /* IP12_19_18 [2] */
6268 FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C, 0,
6269 /* IP12_17_16 [2] */
6270 FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
6271 /* IP12_15_13 [3] */
6272 FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
6273 FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
6274 0, 0, 0,
6275 /* IP12_12_10 [3] */
6276 FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
6277 FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
6278 0, 0, 0,
6279 /* IP12_9_7 [3] */
6280 FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C,
6281 FN_I2C2_SDA_D, FN_MSIOF1_SCK_E,
6282 0, 0, 0,
6283 /* IP12_6_4 [3] */
6284 FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
6285 FN_I2C2_SCL_D, FN_MSIOF1_RXD_E,
6286 0, 0, 0,
6287 /* IP12_3_2 [2] */
6288 FN_ETH_RXD0, FN_AVB_PHY_INT, FN_I2C3_SDA, FN_IIC0_SDA,
6289 /* IP12_1_0 [2] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006290 FN_ETH_RX_ER, FN_AVB_CRS, FN_I2C3_SCL, FN_IIC0_SCL, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01006291 },
6292 { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
Marek Vasut0b9053d2023-01-26 21:01:37 +01006293 GROUP(-1, 3, 1, 1, 1, 2, 1, 3, 3, 1, 1, 1,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006294 1, 1, 1, 3, 2, 2, 3),
6295 GROUP(
Marek Vasut0b9053d2023-01-26 21:01:37 +01006296 /* IP13_31 [1] RESERVED */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006297 /* IP13_30_28 [3] */
6298 FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_I2C1_SCL_C,
6299 0, 0, 0, 0,
6300 /* IP13_27 [1] */
6301 FN_SD1_DATA3, FN_IERX_B,
6302 /* IP13_26 [1] */
6303 FN_SD1_DATA2, FN_IECLK_B,
6304 /* IP13_25 [1] */
6305 FN_SD1_DATA1, FN_IETX_B,
6306 /* IP13_24_23 [2] */
6307 FN_SD1_DATA0, FN_SPEEDIN_B, 0, 0,
6308 /* IP13_22 [1] */
6309 FN_SD1_CMD, FN_REMOCON_B,
6310 /* IP13_21_19 [3] */
6311 FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
6312 FN_SCIFA5_RXD_B, FN_RX3_C,
6313 0, 0,
6314 /* IP13_18_16 [3] */
6315 FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
6316 FN_SCIFA5_TXD_B, FN_TX3_C,
6317 0, 0,
6318 /* IP13_15 [1] */
6319 FN_SD0_DATA3, FN_SSL_B,
6320 /* IP13_14 [1] */
6321 FN_SD0_DATA2, FN_IO3_B,
6322 /* IP13_13 [1] */
6323 FN_SD0_DATA1, FN_IO2_B,
6324 /* IP13_12 [1] */
6325 FN_SD0_DATA0, FN_MISO_IO1_B,
6326 /* IP13_11 [1] */
6327 FN_SD0_CMD, FN_MOSI_IO0_B,
6328 /* IP13_10 [1] */
6329 FN_SD0_CLK, FN_SPCLK_B,
6330 /* IP13_9_7 [3] */
6331 FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
6332 FN_ADICHS2_B, FN_MSIOF0_TXD_C,
6333 0, 0, 0,
6334 /* IP13_6_5 [2] */
6335 FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
6336 /* IP13_4_3 [2] */
6337 FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
6338 /* IP13_2_0 [3] */
6339 FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
6340 FN_ADICLK_B, FN_MSIOF0_SS1_C,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006341 0, 0, 0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01006342 },
6343 { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006344 GROUP(3, 3, 3, 3, 3, 3, 3, 3, 1, 1, 1, 1,
6345 1, 1, 2),
6346 GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01006347 /* IP14_31_29 [3] */
6348 FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
6349 FN_VI1_VSYNC_N_C, FN_IIC0_SDA_C, FN_VI1_G5_B, 0,
6350 /* IP14_28_26 [3] */
6351 FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
6352 FN_VI1_HSYNC_N_C, FN_IIC0_SCL_C, FN_VI1_G4_B, 0,
6353 /* IP14_25_23 [3] */
6354 FN_MSIOF0_RXD, FN_ADICHS0, 0, FN_VI1_DATA0_C, FN_VI1_G3_B,
6355 0, 0, 0,
6356 /* IP14_22_20 [3] */
6357 FN_MSIOF0_TXD, FN_ADICLK, 0, FN_VI1_FIELD_C, FN_VI1_G2_B,
6358 0, 0, 0,
6359 /* IP14_19_17 [3] */
6360 FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, 0,
6361 FN_VI1_CLKENB_C, FN_VI1_G1_B,
6362 0, 0,
6363 /* IP14_16_14 [3] */
6364 FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, 0,
6365 FN_VI1_CLK_C, FN_VI1_G0_B,
6366 0, 0,
6367 /* IP14_13_11 [3] */
6368 FN_SD2_WP, FN_MMC_D5, FN_IIC1_SDA_C, FN_RX5_B, FN_SCIFA5_RXD_C,
6369 0, 0, 0,
6370 /* IP14_10_8 [3] */
6371 FN_SD2_CD, FN_MMC_D4, FN_IIC1_SCL_C, FN_TX5_B, FN_SCIFA5_TXD_C,
6372 0, 0, 0,
6373 /* IP14_7 [1] */
6374 FN_SD2_DATA3, FN_MMC_D3,
6375 /* IP14_6 [1] */
6376 FN_SD2_DATA2, FN_MMC_D2,
6377 /* IP14_5 [1] */
6378 FN_SD2_DATA1, FN_MMC_D1,
6379 /* IP14_4 [1] */
6380 FN_SD2_DATA0, FN_MMC_D0,
6381 /* IP14_3 [1] */
6382 FN_SD2_CMD, FN_MMC_CMD,
6383 /* IP14_2 [1] */
6384 FN_SD2_CLK, FN_MMC_CLK,
6385 /* IP14_1_0 [2] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006386 FN_SD1_WP, FN_PWM1_B, FN_I2C1_SDA_C, 0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01006387 },
6388 { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
Marek Vasut0b9053d2023-01-26 21:01:37 +01006389 GROUP(-2, 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006390 GROUP(
Marek Vasut0b9053d2023-01-26 21:01:37 +01006391 /* IP15_31_30 [2] RESERVED */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006392 /* IP15_29_27 [3] */
6393 FN_HTX0, FN_SCIFB0_TXD, 0, FN_GLO_SCLK_C,
6394 FN_CAN0_TX_B, FN_VI1_DATA5_C,
6395 0, 0,
6396 /* IP15_26_24 [3] */
6397 FN_HRX0, FN_SCIFB0_RXD, 0, FN_GLO_Q1_C,
6398 FN_CAN0_RX_B, FN_VI1_DATA4_C,
6399 0, 0,
6400 /* IP15_23_21 [3] */
6401 FN_HSCK0, FN_SCIFB0_SCK, 0, FN_GLO_Q0_C, FN_CAN_CLK,
6402 FN_TCLK2, FN_VI1_DATA3_C, 0,
6403 /* IP15_20_18 [3] */
6404 FN_HRTS0_N, FN_SCIFB0_RTS_N, 0, FN_GLO_I1_C, FN_VI1_DATA2_C,
6405 0, 0, 0,
6406 /* IP15_17_15 [3] */
6407 FN_HCTS0_N, FN_SCIFB0_CTS_N, 0, FN_GLO_I0_C,
6408 FN_TCLK1, FN_VI1_DATA1_C,
6409 0, 0,
6410 /* IP15_14_12 [3] */
6411 FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
6412 FN_VI1_G7_B, FN_SCIFA3_SCK_C,
6413 0, 0,
6414 /* IP15_11_9 [3] */
6415 FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
6416 FN_VI1_G6_B, FN_SCIFA3_RXD_C,
6417 0, 0,
6418 /* IP15_8_6 [3] */
6419 FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
6420 FN_PWM5_B, FN_SCIFA3_TXD_C,
6421 0, 0, 0,
6422 /* IP15_5_4 [2] */
6423 FN_SIM0_D, FN_IERX, FN_CAN1_RX_D, 0,
6424 /* IP15_3_2 [2] */
6425 FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C, 0,
6426 /* IP15_1_0 [2] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006427 FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D, 0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01006428 },
6429 { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
Marek Vasut0b9053d2023-01-26 21:01:37 +01006430 GROUP(-20, 2, 2, 2, 3, 3),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006431 GROUP(
Marek Vasut0b9053d2023-01-26 21:01:37 +01006432 /* RESERVED [20] */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006433 /* IP16_11_10 [2] */
6434 FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
6435 /* IP16_9_8 [2] */
6436 FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
6437 /* IP16_7_6 [2] */
6438 FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
6439 /* IP16_5_3 [3] */
6440 FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B,
6441 FN_GLO_SS_C, FN_VI1_DATA7_C,
6442 0, 0, 0,
6443 /* IP16_2_0 [3] */
6444 FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B,
6445 FN_GLO_SDATA_C, FN_VI1_DATA6_C,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006446 0, 0, 0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01006447 },
6448 { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
Marek Vasut0b9053d2023-01-26 21:01:37 +01006449 GROUP(-1, 2, 2, 2, 3, 2, 1, 1, 1, 1, 3, -2,
6450 2, -2, 1, 2, 2, 2),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006451 GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01006452 /* RESERVED [1] */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006453 /* SEL_SCIF1 [2] */
6454 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
6455 /* SEL_SCIFB [2] */
6456 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
6457 /* SEL_SCIFB2 [2] */
6458 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1,
6459 FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
6460 /* SEL_SCIFB1 [3] */
6461 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1,
6462 FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
6463 0, 0, 0, 0,
6464 /* SEL_SCIFA1 [2] */
6465 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
6466 /* SEL_SSI9 [1] */
6467 FN_SEL_SSI9_0, FN_SEL_SSI9_1,
6468 /* SEL_SCFA [1] */
6469 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
6470 /* SEL_QSP [1] */
6471 FN_SEL_QSP_0, FN_SEL_QSP_1,
6472 /* SEL_SSI7 [1] */
6473 FN_SEL_SSI7_0, FN_SEL_SSI7_1,
6474 /* SEL_HSCIF1 [3] */
6475 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
6476 FN_SEL_HSCIF1_3, FN_SEL_HSCIF1_4,
6477 0, 0, 0,
6478 /* RESERVED [2] */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006479 /* SEL_VI1 [2] */
6480 FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2, 0,
6481 /* RESERVED [2] */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006482 /* SEL_TMU [1] */
6483 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
6484 /* SEL_LBS [2] */
6485 FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
6486 /* SEL_TSIF0 [2] */
6487 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
6488 /* SEL_SOF0 [2] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006489 FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2, 0, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01006490 },
6491 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
Marek Vasut0b9053d2023-01-26 21:01:37 +01006492 GROUP(3, -1, 1, 3, 2, -1, 1, 2, -2, 1, 3, 2,
6493 -1, 2, 2, 2, 1, -1, 1),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006494 GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01006495 /* SEL_SCIF0 [3] */
6496 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2,
6497 FN_SEL_SCIF0_3, FN_SEL_SCIF0_4,
6498 0, 0, 0,
6499 /* RESERVED [1] */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006500 /* SEL_SCIF [1] */
6501 FN_SEL_SCIF_0, FN_SEL_SCIF_1,
6502 /* SEL_CAN0 [3] */
6503 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
6504 FN_SEL_CAN0_4, FN_SEL_CAN0_5,
6505 0, 0,
6506 /* SEL_CAN1 [2] */
6507 FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
6508 /* RESERVED [1] */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006509 /* SEL_SCIFA2 [1] */
6510 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
6511 /* SEL_SCIF4 [2] */
6512 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, 0,
6513 /* RESERVED [2] */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006514 /* SEL_ADG [1] */
6515 FN_SEL_ADG_0, FN_SEL_ADG_1,
6516 /* SEL_FM [3] */
6517 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2,
6518 FN_SEL_FM_3, FN_SEL_FM_4,
6519 0, 0, 0,
6520 /* SEL_SCIFA5 [2] */
6521 FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, 0,
6522 /* RESERVED [1] */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006523 /* SEL_GPS [2] */
6524 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
6525 /* SEL_SCIFA4 [2] */
6526 FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, 0,
6527 /* SEL_SCIFA3 [2] */
6528 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2, 0,
6529 /* SEL_SIM [1] */
6530 FN_SEL_SIM_0, FN_SEL_SIM_1,
6531 /* RESERVED [1] */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006532 /* SEL_SSI8 [1] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006533 FN_SEL_SSI8_0, FN_SEL_SSI8_1, ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01006534 },
6535 { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
Marek Vasut0b9053d2023-01-26 21:01:37 +01006536 GROUP(2, 2, 2, 2, 2, 2, 2, 2, 1, 1, -2, 2,
6537 3, 2, -5),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006538 GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01006539 /* SEL_HSCIF2 [2] */
6540 FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1,
6541 FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
6542 /* SEL_CANCLK [2] */
6543 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
6544 FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
6545 /* SEL_IIC1 [2] */
6546 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, 0,
6547 /* SEL_IIC0 [2] */
6548 FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, 0,
6549 /* SEL_I2C4 [2] */
6550 FN_SEL_I2C4_0, FN_SEL_I2C4_1, FN_SEL_I2C4_2, 0,
6551 /* SEL_I2C3 [2] */
6552 FN_SEL_I2C3_0, FN_SEL_I2C3_1, FN_SEL_I2C3_2, FN_SEL_I2C3_3,
6553 /* SEL_SCIF3 [2] */
6554 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
6555 /* SEL_IEB [2] */
6556 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
6557 /* SEL_MMC [1] */
6558 FN_SEL_MMC_0, FN_SEL_MMC_1,
6559 /* SEL_SCIF5 [1] */
6560 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
6561 /* RESERVED [2] */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006562 /* SEL_I2C2 [2] */
6563 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
6564 /* SEL_I2C1 [3] */
6565 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
6566 FN_SEL_I2C1_4,
6567 0, 0, 0,
6568 /* SEL_I2C0 [2] */
6569 FN_SEL_I2C0_0, FN_SEL_I2C0_1, FN_SEL_I2C0_2, 0,
Marek Vasut0b9053d2023-01-26 21:01:37 +01006570 /* RESERVED [5] */ ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01006571 },
6572 { PINMUX_CFG_REG_VAR("MOD_SEL4", 0xE606009C, 32,
Marek Vasut0b9053d2023-01-26 21:01:37 +01006573 GROUP(3, 2, 2, -1, 1, 1, 1, 3, -4, 3, -1,
6574 1, 1, 2, -6),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02006575 GROUP(
Marek Vasut06ef9e82018-01-17 17:14:45 +01006576 /* SEL_SOF1 [3] */
6577 FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
6578 FN_SEL_SOF1_4,
6579 0, 0, 0,
6580 /* SEL_HSCIF0 [2] */
6581 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, 0,
6582 /* SEL_DIS [2] */
6583 FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2, 0,
6584 /* RESERVED [1] */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006585 /* SEL_RAD [1] */
6586 FN_SEL_RAD_0, FN_SEL_RAD_1,
6587 /* SEL_RCN [1] */
6588 FN_SEL_RCN_0, FN_SEL_RCN_1,
6589 /* SEL_RSP [1] */
6590 FN_SEL_RSP_0, FN_SEL_RSP_1,
6591 /* SEL_SCIF2 [3] */
6592 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
6593 FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
6594 0, 0, 0,
6595 /* RESERVED [2] */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006596 /* RESERVED [2] */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006597 /* SEL_SOF2 [3] */
6598 FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2,
6599 FN_SEL_SOF2_3, FN_SEL_SOF2_4,
6600 0, 0, 0,
6601 /* RESERVED [1] */
Marek Vasut06ef9e82018-01-17 17:14:45 +01006602 /* SEL_SSI1 [1] */
6603 FN_SEL_SSI1_0, FN_SEL_SSI1_1,
6604 /* SEL_SSI0 [1] */
6605 FN_SEL_SSI0_0, FN_SEL_SSI0_1,
6606 /* SEL_SSP [2] */
6607 FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2, 0,
Marek Vasut0b9053d2023-01-26 21:01:37 +01006608 /* RESERVED [6] */ ))
Marek Vasut06ef9e82018-01-17 17:14:45 +01006609 },
Marek Vasut3ccfcea2023-09-17 16:08:37 +02006610 { /* sentinel */ }
Marek Vasut06ef9e82018-01-17 17:14:45 +01006611};
6612
Marek Vasut0b9053d2023-01-26 21:01:37 +01006613static int r8a7791_pin_to_pocctrl(unsigned int pin, u32 *pocctrl)
Marek Vasut06ef9e82018-01-17 17:14:45 +01006614{
6615 if (pin < RCAR_GP_PIN(6, 0) || pin > RCAR_GP_PIN(6, 23))
6616 return -EINVAL;
6617
6618 *pocctrl = 0xe606008c;
6619
6620 return 31 - (pin & 0x1f);
6621}
6622
Marek Vasut0b9053d2023-01-26 21:01:37 +01006623static const struct pinmux_bias_reg pinmux_bias_regs[] = {
6624 { PINMUX_BIAS_REG("PUPR0", 0xe6060100, "N/A", 0) {
6625 [ 0] = RCAR_GP_PIN(1, 4), /* A20 */
6626 [ 1] = RCAR_GP_PIN(1, 5), /* A21 */
6627 [ 2] = RCAR_GP_PIN(1, 6), /* A22 */
6628 [ 3] = RCAR_GP_PIN(1, 7), /* A23 */
6629 [ 4] = RCAR_GP_PIN(1, 8), /* A24 */
6630 [ 5] = RCAR_GP_PIN(6, 31), /* DU0_DOTCLKIN */
6631 [ 6] = RCAR_GP_PIN(0, 0), /* D0 */
6632 [ 7] = RCAR_GP_PIN(0, 1), /* D1 */
6633 [ 8] = RCAR_GP_PIN(0, 2), /* D2 */
6634 [ 9] = RCAR_GP_PIN(0, 3), /* D3 */
6635 [10] = RCAR_GP_PIN(0, 4), /* D4 */
6636 [11] = RCAR_GP_PIN(0, 5), /* D5 */
6637 [12] = RCAR_GP_PIN(0, 6), /* D6 */
6638 [13] = RCAR_GP_PIN(0, 7), /* D7 */
6639 [14] = RCAR_GP_PIN(0, 8), /* D8 */
6640 [15] = RCAR_GP_PIN(0, 9), /* D9 */
6641 [16] = RCAR_GP_PIN(0, 10), /* D10 */
6642 [17] = RCAR_GP_PIN(0, 11), /* D11 */
6643 [18] = RCAR_GP_PIN(0, 12), /* D12 */
6644 [19] = RCAR_GP_PIN(0, 13), /* D13 */
6645 [20] = RCAR_GP_PIN(0, 14), /* D14 */
6646 [21] = RCAR_GP_PIN(0, 15), /* D15 */
6647 [22] = RCAR_GP_PIN(0, 16), /* A0 */
6648 [23] = RCAR_GP_PIN(0, 17), /* A1 */
6649 [24] = RCAR_GP_PIN(0, 18), /* A2 */
6650 [25] = RCAR_GP_PIN(0, 19), /* A3 */
6651 [26] = RCAR_GP_PIN(0, 20), /* A4 */
6652 [27] = RCAR_GP_PIN(0, 21), /* A5 */
6653 [28] = RCAR_GP_PIN(0, 22), /* A6 */
6654 [29] = RCAR_GP_PIN(0, 23), /* A7 */
6655 [30] = RCAR_GP_PIN(0, 24), /* A8 */
6656 [31] = RCAR_GP_PIN(0, 25), /* A9 */
6657 } },
6658 { PINMUX_BIAS_REG("PUPR1", 0xe6060104, "N/A", 0) {
6659 [ 0] = RCAR_GP_PIN(0, 26), /* A10 */
6660 [ 1] = RCAR_GP_PIN(0, 27), /* A11 */
6661 [ 2] = RCAR_GP_PIN(0, 28), /* A12 */
6662 [ 3] = RCAR_GP_PIN(0, 29), /* A13 */
6663 [ 4] = RCAR_GP_PIN(0, 30), /* A14 */
6664 [ 5] = RCAR_GP_PIN(0, 31), /* A15 */
6665 [ 6] = RCAR_GP_PIN(1, 0), /* A16 */
6666 [ 7] = RCAR_GP_PIN(1, 1), /* A17 */
6667 [ 8] = RCAR_GP_PIN(1, 2), /* A18 */
6668 [ 9] = RCAR_GP_PIN(1, 3), /* A19 */
6669 [10] = PIN_TRST_N, /* TRST# */
6670 [11] = PIN_TCK, /* TCK */
6671 [12] = PIN_TMS, /* TMS */
6672 [13] = PIN_TDI, /* TDI */
6673 [14] = RCAR_GP_PIN(1, 11), /* CS1#/A26 */
6674 [15] = RCAR_GP_PIN(1, 12), /* EX_CS0# */
6675 [16] = RCAR_GP_PIN(1, 13), /* EX_CS1# */
6676 [17] = RCAR_GP_PIN(1, 14), /* EX_CS2# */
6677 [18] = RCAR_GP_PIN(1, 15), /* EX_CS3# */
6678 [19] = RCAR_GP_PIN(1, 16), /* EX_CS4# */
6679 [20] = RCAR_GP_PIN(1, 17), /* EX_CS5# */
6680 [21] = RCAR_GP_PIN(1, 18), /* BS# */
6681 [22] = RCAR_GP_PIN(1, 19), /* RD# */
6682 [23] = RCAR_GP_PIN(1, 20), /* RD/WR# */
6683 [24] = RCAR_GP_PIN(1, 21), /* WE0# */
6684 [25] = RCAR_GP_PIN(1, 22), /* WE1# */
6685 [26] = RCAR_GP_PIN(1, 23), /* EX_WAIT0 */
6686 [27] = RCAR_GP_PIN(1, 24), /* DREQ0 */
6687 [28] = RCAR_GP_PIN(1, 25), /* DACK0 */
6688 [29] = RCAR_GP_PIN(5, 31), /* SPEEDIN */
6689 [30] = RCAR_GP_PIN(2, 0), /* SSI_SCK0129 */
6690 [31] = RCAR_GP_PIN(2, 1), /* SSI_WS0129 */
6691 } },
6692 { PINMUX_BIAS_REG("PUPR2", 0xe6060108, "N/A", 0) {
6693 [ 0] = RCAR_GP_PIN(2, 2), /* SSI_SDATA0 */
6694 [ 1] = RCAR_GP_PIN(2, 3), /* SSI_SCK1 */
6695 [ 2] = RCAR_GP_PIN(2, 4), /* SSI_WS1 */
6696 [ 3] = RCAR_GP_PIN(2, 5), /* SSI_SDATA1 */
6697 [ 4] = RCAR_GP_PIN(2, 6), /* SSI_SCK2 */
6698 [ 5] = RCAR_GP_PIN(2, 7), /* SSI_WS2 */
6699 [ 6] = RCAR_GP_PIN(2, 8), /* SSI_SDATA2 */
6700 [ 7] = RCAR_GP_PIN(2, 9), /* SSI_SCK34 */
6701 [ 8] = RCAR_GP_PIN(2, 10), /* SSI_WS34 */
6702 [ 9] = RCAR_GP_PIN(2, 11), /* SSI_SDATA3 */
6703 [10] = RCAR_GP_PIN(2, 12), /* SSI_SCK4 */
6704 [11] = RCAR_GP_PIN(2, 13), /* SSI_WS4 */
6705 [12] = RCAR_GP_PIN(2, 14), /* SSI_SDATA4 */
6706 [13] = RCAR_GP_PIN(2, 15), /* SSI_SCK5 */
6707 [14] = RCAR_GP_PIN(2, 16), /* SSI_WS5 */
6708 [15] = RCAR_GP_PIN(2, 17), /* SSI_SDATA5 */
6709 [16] = RCAR_GP_PIN(2, 18), /* SSI_SCK6 */
6710 [17] = RCAR_GP_PIN(2, 19), /* SSI_WS6 */
6711 [18] = RCAR_GP_PIN(2, 20), /* SSI_SDATA6 */
6712 [19] = RCAR_GP_PIN(2, 21), /* SSI_SCK78 */
6713 [20] = RCAR_GP_PIN(2, 22), /* SSI_WS78 */
6714 [21] = RCAR_GP_PIN(2, 23), /* SSI_SDATA7 */
6715 [22] = RCAR_GP_PIN(2, 24), /* SSI_SDATA8 */
6716 [23] = RCAR_GP_PIN(2, 25), /* SSI_SCK9 */
6717 [24] = RCAR_GP_PIN(2, 26), /* SSI_WS9 */
6718 [25] = RCAR_GP_PIN(2, 27), /* SSI_SDATA9 */
6719 [26] = RCAR_GP_PIN(2, 28), /* AUDIO_CLKA */
6720 [27] = RCAR_GP_PIN(2, 29), /* AUDIO_CLKB */
6721 [28] = RCAR_GP_PIN(2, 30), /* AUDIO_CLKC */
6722 [29] = RCAR_GP_PIN(2, 31), /* AUDIO_CLKOUT */
6723 [30] = RCAR_GP_PIN(7, 10), /* IRQ0 */
6724 [31] = RCAR_GP_PIN(7, 11), /* IRQ1 */
6725 } },
6726 { PINMUX_BIAS_REG("PUPR3", 0xe606010c, "N/A", 0) {
6727 [ 0] = RCAR_GP_PIN(7, 12), /* IRQ2 */
6728 [ 1] = RCAR_GP_PIN(7, 13), /* IRQ3 */
6729 [ 2] = RCAR_GP_PIN(7, 14), /* IRQ4 */
6730 [ 3] = RCAR_GP_PIN(7, 15), /* IRQ5 */
6731 [ 4] = RCAR_GP_PIN(7, 16), /* IRQ6 */
6732 [ 5] = RCAR_GP_PIN(7, 17), /* IRQ7 */
6733 [ 6] = RCAR_GP_PIN(7, 18), /* IRQ8 */
6734 [ 7] = RCAR_GP_PIN(7, 19), /* IRQ9 */
6735 [ 8] = RCAR_GP_PIN(3, 0), /* DU1_DR0 */
6736 [ 9] = RCAR_GP_PIN(3, 1), /* DU1_DR1 */
6737 [10] = RCAR_GP_PIN(3, 2), /* DU1_DR2 */
6738 [11] = RCAR_GP_PIN(3, 3), /* DU1_DR3 */
6739 [12] = RCAR_GP_PIN(3, 4), /* DU1_DR4 */
6740 [13] = RCAR_GP_PIN(3, 5), /* DU1_DR5 */
6741 [14] = RCAR_GP_PIN(3, 6), /* DU1_DR6 */
6742 [15] = RCAR_GP_PIN(3, 7), /* DU1_DR7 */
6743 [16] = RCAR_GP_PIN(3, 8), /* DU1_DG0 */
6744 [17] = RCAR_GP_PIN(3, 9), /* DU1_DG1 */
6745 [18] = RCAR_GP_PIN(3, 10), /* DU1_DG2 */
6746 [19] = RCAR_GP_PIN(3, 11), /* DU1_DG3 */
6747 [20] = RCAR_GP_PIN(3, 12), /* DU1_DG4 */
6748 [21] = RCAR_GP_PIN(3, 13), /* DU1_DG5 */
6749 [22] = RCAR_GP_PIN(3, 14), /* DU1_DG6 */
6750 [23] = RCAR_GP_PIN(3, 15), /* DU1_DG7 */
6751 [24] = RCAR_GP_PIN(3, 16), /* DU1_DB0 */
6752 [25] = RCAR_GP_PIN(3, 17), /* DU1_DB1 */
6753 [26] = RCAR_GP_PIN(3, 18), /* DU1_DB2 */
6754 [27] = RCAR_GP_PIN(3, 19), /* DU1_DB3 */
6755 [28] = RCAR_GP_PIN(3, 20), /* DU1_DB4 */
6756 [29] = RCAR_GP_PIN(3, 21), /* DU1_DB5 */
6757 [30] = RCAR_GP_PIN(3, 22), /* DU1_DB6 */
6758 [31] = RCAR_GP_PIN(3, 23), /* DU1_DB7 */
6759 } },
6760 { PINMUX_BIAS_REG("PUPR4", 0xe6060110, "N/A", 0) {
6761 [ 0] = RCAR_GP_PIN(3, 24), /* DU1_DOTCLKIN */
6762 [ 1] = RCAR_GP_PIN(3, 25), /* DU1_DOTCLKOUT0 */
6763 [ 2] = RCAR_GP_PIN(3, 26), /* DU1_DOTCLKOUT1 */
6764 [ 3] = RCAR_GP_PIN(3, 27), /* DU1_EXHSYNC_DU1_HSYNC */
6765 [ 4] = RCAR_GP_PIN(3, 28), /* DU1_EXVSYNC_DU1_VSYNC */
6766 [ 5] = RCAR_GP_PIN(3, 29), /* DU1_EXODDF_DU1_ODDF_DISP_CDE */
6767 [ 6] = RCAR_GP_PIN(3, 30), /* DU1_DISP */
6768 [ 7] = RCAR_GP_PIN(3, 31), /* DU1_CDE */
6769 [ 8] = RCAR_GP_PIN(4, 0), /* VI0_CLK */
6770 [ 9] = RCAR_GP_PIN(4, 1), /* VI0_CLKENB */
6771 [10] = RCAR_GP_PIN(4, 2), /* VI0_FIELD */
6772 [11] = RCAR_GP_PIN(4, 3), /* VI0_HSYNC# */
6773 [12] = RCAR_GP_PIN(4, 4), /* VI0_VSYNC# */
6774 [13] = RCAR_GP_PIN(4, 5), /* VI0_DATA0_VI0_B0 */
6775 [14] = RCAR_GP_PIN(4, 6), /* VI0_DATA1_VI0_B1 */
6776 [15] = RCAR_GP_PIN(4, 7), /* VI0_DATA2_VI0_B2 */
6777 [16] = RCAR_GP_PIN(4, 8), /* VI0_DATA3_VI0_B3 */
6778 [17] = RCAR_GP_PIN(4, 9), /* VI0_DATA4_VI0_B4 */
6779 [18] = RCAR_GP_PIN(4, 10), /* VI0_DATA5_VI0_B5 */
6780 [19] = RCAR_GP_PIN(4, 11), /* VI0_DATA6_VI0_B6 */
6781 [20] = RCAR_GP_PIN(4, 12), /* VI0_DATA7_VI0_B7 */
6782 [21] = RCAR_GP_PIN(4, 13), /* VI0_G0 */
6783 [22] = RCAR_GP_PIN(4, 14), /* VI0_G1 */
6784 [23] = RCAR_GP_PIN(4, 15), /* VI0_G2 */
6785 [24] = RCAR_GP_PIN(4, 16), /* VI0_G3 */
6786 [25] = RCAR_GP_PIN(4, 17), /* VI0_G4 */
6787 [26] = RCAR_GP_PIN(4, 18), /* VI0_G5 */
6788 [27] = RCAR_GP_PIN(4, 19), /* VI0_G6 */
6789 [28] = RCAR_GP_PIN(4, 20), /* VI0_G7 */
6790 [29] = RCAR_GP_PIN(4, 21), /* VI0_R0 */
6791 [30] = RCAR_GP_PIN(4, 22), /* VI0_R1 */
6792 [31] = RCAR_GP_PIN(4, 23), /* VI0_R2 */
6793 } },
6794 { PINMUX_BIAS_REG("PUPR5", 0xe6060114, "N/A", 0) {
6795 [ 0] = RCAR_GP_PIN(4, 24), /* VI0_R3 */
6796 [ 1] = RCAR_GP_PIN(4, 25), /* VI0_R4 */
6797 [ 2] = RCAR_GP_PIN(4, 26), /* VI0_R5 */
6798 [ 3] = RCAR_GP_PIN(4, 27), /* VI0_R6 */
6799 [ 4] = RCAR_GP_PIN(4, 28), /* VI0_R7 */
6800 [ 5] = RCAR_GP_PIN(5, 0), /* VI1_HSYNC# */
6801 [ 6] = RCAR_GP_PIN(5, 1), /* VI1_VSYNC# */
6802 [ 7] = RCAR_GP_PIN(5, 2), /* VI1_CLKENB */
6803 [ 8] = RCAR_GP_PIN(5, 3), /* VI1_FIELD */
6804 [ 9] = RCAR_GP_PIN(5, 4), /* VI1_CLK */
6805 [10] = RCAR_GP_PIN(5, 5), /* VI1_DATA0 */
6806 [11] = RCAR_GP_PIN(5, 6), /* VI1_DATA1 */
6807 [12] = RCAR_GP_PIN(5, 7), /* VI1_DATA2 */
6808 [13] = RCAR_GP_PIN(5, 8), /* VI1_DATA3 */
6809 [14] = RCAR_GP_PIN(5, 9), /* VI1_DATA4 */
6810 [15] = RCAR_GP_PIN(5, 10), /* VI1_DATA5 */
6811 [16] = RCAR_GP_PIN(5, 11), /* VI1_DATA6 */
6812 [17] = RCAR_GP_PIN(5, 12), /* VI1_DATA7 */
6813 [18] = RCAR_GP_PIN(5, 13), /* ETH_MDIO */
6814 [19] = RCAR_GP_PIN(5, 14), /* ETH_CRS_DV */
6815 [20] = RCAR_GP_PIN(5, 15), /* ETH_RX_ER */
6816 [21] = RCAR_GP_PIN(5, 16), /* ETH_RXD0 */
6817 [22] = RCAR_GP_PIN(5, 17), /* ETH_RXD1 */
6818 [23] = RCAR_GP_PIN(5, 18), /* ETH_LINK */
6819 [24] = RCAR_GP_PIN(5, 19), /* ETH_REFCLK */
6820 [25] = RCAR_GP_PIN(5, 20), /* ETH_TXD1 */
6821 [26] = RCAR_GP_PIN(5, 21), /* ETH_TX_EN */
6822 [27] = RCAR_GP_PIN(5, 22), /* ETH_MAGIC */
6823 [28] = RCAR_GP_PIN(5, 23), /* ETH_TXD0 */
6824 [29] = RCAR_GP_PIN(5, 24), /* ETH_MDC */
6825 [30] = RCAR_GP_PIN(5, 25), /* STP_IVCXO27_0 */
6826 [31] = RCAR_GP_PIN(5, 26), /* STP_ISCLK_0 */
6827 } },
6828 { PINMUX_BIAS_REG("PUPR6", 0xe6060118, "N/A", 0) {
6829 [ 0] = RCAR_GP_PIN(5, 27), /* STP_ISD_0 */
6830 [ 1] = RCAR_GP_PIN(5, 28), /* STP_ISEN_0 */
6831 [ 2] = RCAR_GP_PIN(5, 29), /* STP_ISSYNC_0 */
6832 [ 3] = RCAR_GP_PIN(5, 30), /* STP_OPWM_0 */
6833 [ 4] = RCAR_GP_PIN(6, 0), /* SD0_CLK */
6834 [ 5] = RCAR_GP_PIN(6, 1), /* SD0_CMD */
6835 [ 6] = RCAR_GP_PIN(6, 2), /* SD0_DATA0 */
6836 [ 7] = RCAR_GP_PIN(6, 3), /* SD0_DATA1 */
6837 [ 8] = RCAR_GP_PIN(6, 4), /* SD0_DATA2 */
6838 [ 9] = RCAR_GP_PIN(6, 5), /* SD0_DATA3 */
6839 [10] = RCAR_GP_PIN(6, 6), /* SD0_CD */
6840 [11] = RCAR_GP_PIN(6, 7), /* SD0_WP */
6841 [12] = RCAR_GP_PIN(6, 8), /* SD2_CLK */
6842 [13] = RCAR_GP_PIN(6, 9), /* SD2_CMD */
6843 [14] = RCAR_GP_PIN(6, 10), /* SD2_DATA0 */
6844 [15] = RCAR_GP_PIN(6, 11), /* SD2_DATA1 */
6845 [16] = RCAR_GP_PIN(6, 12), /* SD2_DATA2 */
6846 [17] = RCAR_GP_PIN(6, 13), /* SD2_DATA3 */
6847 [18] = RCAR_GP_PIN(6, 14), /* SD2_CD */
6848 [19] = RCAR_GP_PIN(6, 15), /* SD2_WP */
6849 [20] = RCAR_GP_PIN(6, 16), /* SD3_CLK */
6850 [21] = RCAR_GP_PIN(6, 17), /* SD3_CMD */
6851 [22] = RCAR_GP_PIN(6, 18), /* SD3_DATA0 */
6852 [23] = RCAR_GP_PIN(6, 19), /* SD3_DATA1 */
6853 [24] = RCAR_GP_PIN(6, 20), /* SD3_DATA2 */
6854 [25] = RCAR_GP_PIN(6, 21), /* SD3_DATA3 */
6855 [26] = RCAR_GP_PIN(6, 22), /* SD3_CD */
6856 [27] = RCAR_GP_PIN(6, 23), /* SD3_WP */
6857 [28] = RCAR_GP_PIN(6, 24), /* MSIOF0_SCK */
6858 [29] = RCAR_GP_PIN(6, 25), /* MSIOF0_SYNC */
6859 [30] = RCAR_GP_PIN(6, 26), /* MSIOF0_TXD */
6860 [31] = RCAR_GP_PIN(6, 27), /* MSIOF0_RXD */
6861 } },
6862 { PINMUX_BIAS_REG("PUPR7", 0xe606011c, "N/A", 0) {
6863 /* PUPR7 pull-up pins */
6864 [ 0] = RCAR_GP_PIN(6, 28), /* MSIOF0_SS1 */
6865 [ 1] = RCAR_GP_PIN(6, 29), /* MSIOF0_SS2 */
6866 [ 2] = RCAR_GP_PIN(4, 29), /* SIM0_RST */
6867 [ 3] = RCAR_GP_PIN(4, 30), /* SIM0_CLK */
6868 [ 4] = RCAR_GP_PIN(4, 31), /* SIM0_D */
6869 [ 5] = RCAR_GP_PIN(7, 20), /* GPS_CLK */
6870 [ 6] = RCAR_GP_PIN(7, 21), /* GPS_SIGN */
6871 [ 7] = RCAR_GP_PIN(7, 22), /* GPS_MAG */
6872 [ 8] = RCAR_GP_PIN(7, 0), /* HCTS0# */
6873 [ 9] = RCAR_GP_PIN(7, 1), /* HRTS0# */
6874 [10] = RCAR_GP_PIN(7, 2), /* HSCK0 */
6875 [11] = RCAR_GP_PIN(7, 3), /* HRX0 */
6876 [12] = RCAR_GP_PIN(7, 4), /* HTX0 */
6877 [13] = RCAR_GP_PIN(7, 5), /* HRX1 */
6878 [14] = RCAR_GP_PIN(7, 6), /* HTX1 */
6879 [15] = SH_PFC_PIN_NONE,
6880 [16] = SH_PFC_PIN_NONE,
6881 [17] = SH_PFC_PIN_NONE,
6882 [18] = RCAR_GP_PIN(1, 9), /* A25 */
6883 [19] = SH_PFC_PIN_NONE,
6884 [20] = RCAR_GP_PIN(1, 10), /* CS0# */
6885 [21] = RCAR_GP_PIN(7, 23), /* USB0_PWEN */
6886 [22] = RCAR_GP_PIN(7, 24), /* USB0_OVC */
6887 [23] = RCAR_GP_PIN(7, 25), /* USB1_PWEN */
6888 [24] = RCAR_GP_PIN(6, 30), /* USB1_OVC */
6889 [25] = PIN_AVS1, /* AVS1 */
6890 [26] = PIN_AVS2, /* AVS2 */
6891 [27] = SH_PFC_PIN_NONE,
6892 [28] = SH_PFC_PIN_NONE,
6893 [29] = SH_PFC_PIN_NONE,
6894 [30] = SH_PFC_PIN_NONE,
6895 [31] = SH_PFC_PIN_NONE,
6896 } },
6897 { PINMUX_BIAS_REG("N/A", 0, "PUPR7", 0xe606011c) {
6898 /* PUPR7 pull-down pins */
6899 [ 0] = SH_PFC_PIN_NONE,
6900 [ 1] = SH_PFC_PIN_NONE,
6901 [ 2] = SH_PFC_PIN_NONE,
6902 [ 3] = SH_PFC_PIN_NONE,
6903 [ 4] = SH_PFC_PIN_NONE,
6904 [ 5] = SH_PFC_PIN_NONE,
6905 [ 6] = SH_PFC_PIN_NONE,
6906 [ 7] = SH_PFC_PIN_NONE,
6907 [ 8] = SH_PFC_PIN_NONE,
6908 [ 9] = SH_PFC_PIN_NONE,
6909 [10] = SH_PFC_PIN_NONE,
6910 [11] = SH_PFC_PIN_NONE,
6911 [12] = SH_PFC_PIN_NONE,
6912 [13] = SH_PFC_PIN_NONE,
6913 [14] = SH_PFC_PIN_NONE,
6914 [15] = SH_PFC_PIN_NONE,
6915 [16] = SH_PFC_PIN_NONE,
6916 [17] = SH_PFC_PIN_NONE,
6917 [18] = SH_PFC_PIN_NONE,
6918 [19] = PIN_ASEBRK_N_ACK, /* ASEBRK#/ACK */
6919 [20] = SH_PFC_PIN_NONE,
6920 [21] = SH_PFC_PIN_NONE,
6921 [22] = SH_PFC_PIN_NONE,
6922 [23] = SH_PFC_PIN_NONE,
6923 [24] = SH_PFC_PIN_NONE,
6924 [25] = SH_PFC_PIN_NONE,
6925 [26] = SH_PFC_PIN_NONE,
6926 [27] = SH_PFC_PIN_NONE,
6927 [28] = SH_PFC_PIN_NONE,
6928 [29] = SH_PFC_PIN_NONE,
6929 [30] = SH_PFC_PIN_NONE,
6930 [31] = SH_PFC_PIN_NONE,
6931 } },
Marek Vasut3ccfcea2023-09-17 16:08:37 +02006932 { /* sentinel */ }
Marek Vasut0b9053d2023-01-26 21:01:37 +01006933};
6934
6935static const struct sh_pfc_soc_operations r8a7791_pfc_ops = {
Marek Vasut06ef9e82018-01-17 17:14:45 +01006936 .pin_to_pocctrl = r8a7791_pin_to_pocctrl,
Marek Vasut0b9053d2023-01-26 21:01:37 +01006937 .get_bias = rcar_pinmux_get_bias,
6938 .set_bias = rcar_pinmux_set_bias,
Marek Vasut06ef9e82018-01-17 17:14:45 +01006939};
Marek Vasuteb900d12018-06-10 16:05:18 +02006940
6941#ifdef CONFIG_PINCTRL_PFC_R8A7743
6942const struct sh_pfc_soc_info r8a7743_pinmux_info = {
6943 .name = "r8a77430_pfc",
Marek Vasut0b9053d2023-01-26 21:01:37 +01006944 .ops = &r8a7791_pfc_ops,
Marek Vasuteb900d12018-06-10 16:05:18 +02006945 .unlock_reg = 0xe6060000, /* PMMR */
6946
6947 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6948
6949 .pins = pinmux_pins,
6950 .nr_pins = ARRAY_SIZE(pinmux_pins),
6951 .groups = pinmux_groups.common,
6952 .nr_groups = ARRAY_SIZE(pinmux_groups.common),
6953 .functions = pinmux_functions.common,
6954 .nr_functions = ARRAY_SIZE(pinmux_functions.common),
6955
6956 .cfg_regs = pinmux_config_regs,
Marek Vasut0b9053d2023-01-26 21:01:37 +01006957 .bias_regs = pinmux_bias_regs,
Marek Vasuteb900d12018-06-10 16:05:18 +02006958
6959 .pinmux_data = pinmux_data,
6960 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6961};
6962#endif
Marek Vasut06ef9e82018-01-17 17:14:45 +01006963
Marek Vasut0913c7a2019-03-04 22:26:28 +01006964#ifdef CONFIG_PINCTRL_PFC_R8A7744
6965const struct sh_pfc_soc_info r8a7744_pinmux_info = {
6966 .name = "r8a77440_pfc",
Marek Vasut0b9053d2023-01-26 21:01:37 +01006967 .ops = &r8a7791_pfc_ops,
Marek Vasut0913c7a2019-03-04 22:26:28 +01006968 .unlock_reg = 0xe6060000, /* PMMR */
6969
6970 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6971
6972 .pins = pinmux_pins,
6973 .nr_pins = ARRAY_SIZE(pinmux_pins),
6974 .groups = pinmux_groups.common,
6975 .nr_groups = ARRAY_SIZE(pinmux_groups.common),
6976 .functions = pinmux_functions.common,
6977 .nr_functions = ARRAY_SIZE(pinmux_functions.common),
6978
6979 .cfg_regs = pinmux_config_regs,
Marek Vasut0b9053d2023-01-26 21:01:37 +01006980 .bias_regs = pinmux_bias_regs,
Marek Vasut0913c7a2019-03-04 22:26:28 +01006981
6982 .pinmux_data = pinmux_data,
6983 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6984};
6985#endif
6986
Marek Vasut06ef9e82018-01-17 17:14:45 +01006987#ifdef CONFIG_PINCTRL_PFC_R8A7791
6988const struct sh_pfc_soc_info r8a7791_pinmux_info = {
6989 .name = "r8a77910_pfc",
Marek Vasut0b9053d2023-01-26 21:01:37 +01006990 .ops = &r8a7791_pfc_ops,
Marek Vasut06ef9e82018-01-17 17:14:45 +01006991 .unlock_reg = 0xe6060000, /* PMMR */
6992
6993 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6994
6995 .pins = pinmux_pins,
6996 .nr_pins = ARRAY_SIZE(pinmux_pins),
6997 .groups = pinmux_groups.common,
6998 .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
Marek Vasut0913c7a2019-03-04 22:26:28 +01006999 ARRAY_SIZE(pinmux_groups.automotive),
Marek Vasut06ef9e82018-01-17 17:14:45 +01007000 .functions = pinmux_functions.common,
7001 .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
Marek Vasut0913c7a2019-03-04 22:26:28 +01007002 ARRAY_SIZE(pinmux_functions.automotive),
Marek Vasut06ef9e82018-01-17 17:14:45 +01007003
7004 .cfg_regs = pinmux_config_regs,
Marek Vasut0b9053d2023-01-26 21:01:37 +01007005 .bias_regs = pinmux_bias_regs,
Marek Vasut06ef9e82018-01-17 17:14:45 +01007006
7007 .pinmux_data = pinmux_data,
7008 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
7009};
7010#endif
7011
7012#ifdef CONFIG_PINCTRL_PFC_R8A7793
7013const struct sh_pfc_soc_info r8a7793_pinmux_info = {
7014 .name = "r8a77930_pfc",
Marek Vasut0b9053d2023-01-26 21:01:37 +01007015 .ops = &r8a7791_pfc_ops,
Marek Vasut06ef9e82018-01-17 17:14:45 +01007016 .unlock_reg = 0xe6060000, /* PMMR */
7017
7018 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
7019
7020 .pins = pinmux_pins,
7021 .nr_pins = ARRAY_SIZE(pinmux_pins),
7022 .groups = pinmux_groups.common,
7023 .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
Marek Vasut0913c7a2019-03-04 22:26:28 +01007024 ARRAY_SIZE(pinmux_groups.automotive),
Marek Vasut06ef9e82018-01-17 17:14:45 +01007025 .functions = pinmux_functions.common,
7026 .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
Marek Vasut0913c7a2019-03-04 22:26:28 +01007027 ARRAY_SIZE(pinmux_functions.automotive),
Marek Vasut06ef9e82018-01-17 17:14:45 +01007028
7029 .cfg_regs = pinmux_config_regs,
Marek Vasut0b9053d2023-01-26 21:01:37 +01007030 .bias_regs = pinmux_bias_regs,
Marek Vasut06ef9e82018-01-17 17:14:45 +01007031
7032 .pinmux_data = pinmux_data,
7033 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
7034};
7035#endif