blob: 4d6ce06cf16790ce42d45dcce547051322f981c3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Marek Vasutc40f2d62018-01-17 22:18:59 +01002/*
3 * R8A7790 processor support
4 *
5 * Copyright (C) 2013 Renesas Electronics Corporation
6 * Copyright (C) 2013 Magnus Damm
7 * Copyright (C) 2012 Renesas Solutions Corp.
8 * Copyright (C) 2012 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
Marek Vasutc40f2d62018-01-17 22:18:59 +01009 */
10
Marek Vasutc40f2d62018-01-17 22:18:59 +010011#include <dm.h>
12#include <errno.h>
13#include <dm/pinctrl.h>
14#include <linux/kernel.h>
15
16#include "sh_pfc.h"
17
18/*
19 * All pins assigned to GPIO bank 3 can be used for SD interfaces in
20 * which case they support both 3.3V and 1.8V signalling.
21 */
Marek Vasut0e8e9892021-04-26 22:04:11 +020022#define CPU_ALL_GP(fn, sfx) \
Marek Vasut604f5882023-01-26 21:01:36 +010023 PORT_GP_CFG_32(0, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
24 PORT_GP_CFG_30(1, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
25 PORT_GP_CFG_30(2, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
Marek Vasut342aadb2023-09-17 16:08:36 +020026 PORT_GP_CFG_32(3, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE_18_33 | SH_PFC_PIN_CFG_PULL_UP), \
Marek Vasut604f5882023-01-26 21:01:36 +010027 PORT_GP_CFG_32(4, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
28 PORT_GP_CFG_32(5, fn, sfx, SH_PFC_PIN_CFG_PULL_UP)
Marek Vasutc40f2d62018-01-17 22:18:59 +010029
Marek Vasut0e8e9892021-04-26 22:04:11 +020030#define CPU_ALL_NOGP(fn) \
Marek Vasut604f5882023-01-26 21:01:36 +010031 PIN_NOGP_CFG(ASEBRK_N_ACK, "ASEBRK#/ACK", fn, SH_PFC_PIN_CFG_PULL_DOWN), \
Marek Vasut0e8e9892021-04-26 22:04:11 +020032 PIN_NOGP(IIC0_SDA, "AF15", fn), \
33 PIN_NOGP(IIC0_SCL, "AG15", fn), \
34 PIN_NOGP(IIC3_SDA, "AH15", fn), \
Marek Vasut604f5882023-01-26 21:01:36 +010035 PIN_NOGP(IIC3_SCL, "AJ15", fn), \
36 PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP), \
37 PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP), \
38 PIN_NOGP_CFG(TMS, "TMS", fn, SH_PFC_PIN_CFG_PULL_UP), \
39 PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP)
Marek Vasut0e8e9892021-04-26 22:04:11 +020040
Marek Vasutc40f2d62018-01-17 22:18:59 +010041enum {
42 PINMUX_RESERVED = 0,
43
44 PINMUX_DATA_BEGIN,
45 GP_ALL(DATA),
46 PINMUX_DATA_END,
47
48 PINMUX_FUNCTION_BEGIN,
49 GP_ALL(FN),
50
51 /* GPSR0 */
52 FN_IP0_2_0, FN_IP0_5_3, FN_IP0_8_6, FN_IP0_11_9, FN_IP0_15_12,
53 FN_IP0_19_16, FN_IP0_22_20, FN_IP0_26_23, FN_IP0_30_27,
54 FN_IP1_3_0, FN_IP1_7_4, FN_IP1_11_8, FN_IP1_14_12,
55 FN_IP1_17_15, FN_IP1_21_18, FN_IP1_25_22, FN_IP1_27_26,
56 FN_IP1_29_28, FN_IP2_2_0, FN_IP2_5_3, FN_IP2_8_6, FN_IP2_11_9,
57 FN_IP2_14_12, FN_IP2_17_15, FN_IP2_21_18, FN_IP2_25_22,
58 FN_IP2_28_26, FN_IP3_3_0, FN_IP3_7_4, FN_IP3_11_8,
59 FN_IP3_14_12, FN_IP3_17_15,
60
61 /* GPSR1 */
62 FN_IP3_19_18, FN_IP3_22_20, FN_IP3_25_23, FN_IP3_28_26,
63 FN_IP3_31_29, FN_IP4_2_0, FN_IP4_5_3, FN_IP4_8_6, FN_IP4_11_9,
64 FN_IP4_14_12, FN_IP4_17_15, FN_IP4_20_18, FN_IP4_23_21,
65 FN_IP4_26_24, FN_IP4_29_27, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_9_6,
66 FN_IP5_12_10, FN_IP5_14_13, FN_IP5_17_15, FN_IP5_20_18,
67 FN_IP5_23_21, FN_IP5_26_24, FN_IP5_29_27, FN_IP6_2_0,
68 FN_IP6_5_3, FN_IP6_8_6, FN_IP6_10_9, FN_IP6_13_11,
69
70 /* GPSR2 */
71 FN_IP7_28_27, FN_IP7_30_29, FN_IP8_1_0, FN_IP8_3_2, FN_IP8_5_4,
72 FN_IP8_7_6, FN_IP8_9_8, FN_IP8_11_10, FN_IP8_13_12, FN_IP8_15_14,
73 FN_IP8_17_16, FN_IP8_19_18, FN_IP8_21_20, FN_IP8_23_22,
74 FN_IP8_25_24, FN_IP8_26, FN_IP8_27, FN_VI1_DATA7_VI1_B7,
75 FN_IP6_16_14, FN_IP6_19_17, FN_IP6_22_20, FN_IP6_25_23,
76 FN_IP6_28_26, FN_IP6_31_29, FN_IP7_2_0, FN_IP7_5_3, FN_IP7_7_6,
77 FN_IP7_9_8, FN_IP7_12_10, FN_IP7_15_13,
78
79 /* GPSR3 */
80 FN_IP8_28, FN_IP8_30_29, FN_IP9_1_0, FN_IP9_3_2, FN_IP9_5_4,
81 FN_IP9_7_6, FN_IP9_11_8, FN_IP9_15_12, FN_IP9_17_16, FN_IP9_19_18,
82 FN_IP9_21_20, FN_IP9_23_22, FN_IP9_25_24, FN_IP9_27_26,
83 FN_IP9_31_28, FN_IP10_3_0, FN_IP10_6_4, FN_IP10_10_7, FN_IP10_14_11,
84 FN_IP10_18_15, FN_IP10_22_19, FN_IP10_25_23, FN_IP10_29_26,
85 FN_IP11_3_0, FN_IP11_4, FN_IP11_6_5, FN_IP11_8_7, FN_IP11_10_9,
86 FN_IP11_12_11, FN_IP11_14_13, FN_IP11_17_15, FN_IP11_21_18,
87
88 /* GPSR4 */
89 FN_IP11_23_22, FN_IP11_26_24, FN_IP11_29_27, FN_IP11_31_30,
90 FN_IP12_1_0, FN_IP12_3_2, FN_IP12_5_4, FN_IP12_7_6, FN_IP12_10_8,
91 FN_IP12_13_11, FN_IP12_16_14, FN_IP12_19_17, FN_IP12_22_20,
92 FN_IP12_24_23, FN_IP12_27_25, FN_IP12_30_28, FN_IP13_2_0,
93 FN_IP13_6_3, FN_IP13_9_7, FN_IP13_12_10, FN_IP13_15_13,
94 FN_IP13_18_16, FN_IP13_22_19, FN_IP13_25_23, FN_IP13_28_26,
95 FN_IP13_30_29, FN_IP14_2_0, FN_IP14_5_3, FN_IP14_8_6, FN_IP14_11_9,
96 FN_IP14_15_12, FN_IP14_18_16,
97
98 /* GPSR5 */
99 FN_IP14_21_19, FN_IP14_24_22, FN_IP14_27_25, FN_IP14_30_28,
100 FN_IP15_2_0, FN_IP15_5_3, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_13_12,
101 FN_IP15_15_14, FN_IP15_17_16, FN_IP15_19_18, FN_IP15_22_20,
102 FN_IP15_25_23, FN_IP15_27_26, FN_IP15_29_28, FN_IP16_2_0,
103 FN_IP16_5_3, FN_USB0_PWEN, FN_USB0_OVC_VBUS, FN_IP16_6, FN_IP16_7,
104 FN_USB2_PWEN, FN_USB2_OVC, FN_AVS1, FN_AVS2, FN_DU_DOTCLKIN0,
105 FN_IP7_26_25, FN_DU_DOTCLKIN2, FN_IP7_18_16, FN_IP7_21_19, FN_IP7_24_22,
106
107 /* IPSR0 */
108 FN_D0, FN_MSIOF3_SCK_B, FN_VI3_DATA0, FN_VI0_G4, FN_VI0_G4_B,
109 FN_D1, FN_MSIOF3_SYNC_B, FN_VI3_DATA1, FN_VI0_G5,
110 FN_VI0_G5_B, FN_D2, FN_MSIOF3_RXD_B, FN_VI3_DATA2,
111 FN_VI0_G6, FN_VI0_G6_B, FN_D3, FN_MSIOF3_TXD_B,
112 FN_VI3_DATA3, FN_VI0_G7, FN_VI0_G7_B, FN_D4,
113 FN_SCIFB1_RXD_F, FN_SCIFB0_RXD_C, FN_VI3_DATA4,
114 FN_VI0_R0, FN_VI0_R0_B, FN_RX0_B, FN_D5,
115 FN_SCIFB1_TXD_F, FN_SCIFB0_TXD_C, FN_VI3_DATA5,
116 FN_VI0_R1, FN_VI0_R1_B, FN_TX0_B, FN_D6,
117 FN_IIC2_SCL_C, FN_VI3_DATA6, FN_VI0_R2, FN_VI0_R2_B,
118 FN_I2C2_SCL_C, FN_D7, FN_AD_DI_B, FN_IIC2_SDA_C,
119 FN_VI3_DATA7, FN_VI0_R3, FN_VI0_R3_B, FN_I2C2_SDA_C, FN_TCLK1,
120 FN_D8, FN_SCIFA1_SCK_C, FN_AVB_TXD0,
121 FN_VI0_G0, FN_VI0_G0_B, FN_VI2_DATA0_VI2_B0,
122
123 /* IPSR1 */
124 FN_D9, FN_SCIFA1_RXD_C, FN_AVB_TXD1,
125 FN_VI0_G1, FN_VI0_G1_B, FN_VI2_DATA1_VI2_B1, FN_D10,
126 FN_SCIFA1_TXD_C, FN_AVB_TXD2,
127 FN_VI0_G2, FN_VI0_G2_B, FN_VI2_DATA2_VI2_B2, FN_D11,
128 FN_SCIFA1_CTS_N_C, FN_AVB_TXD3,
129 FN_VI0_G3, FN_VI0_G3_B, FN_VI2_DATA3_VI2_B3,
130 FN_D12, FN_SCIFA1_RTS_N_C, FN_AVB_TXD4,
131 FN_VI0_HSYNC_N, FN_VI0_HSYNC_N_B, FN_VI2_DATA4_VI2_B4,
132 FN_D13, FN_AVB_TXD5, FN_VI0_VSYNC_N,
133 FN_VI0_VSYNC_N_B, FN_VI2_DATA5_VI2_B5, FN_D14,
134 FN_SCIFB1_RXD_C, FN_AVB_TXD6, FN_RX1_B,
135 FN_VI0_CLKENB, FN_VI0_CLKENB_B, FN_VI2_DATA6_VI2_B6,
136 FN_D15, FN_SCIFB1_TXD_C, FN_AVB_TXD7, FN_TX1_B,
137 FN_VI0_FIELD, FN_VI0_FIELD_B, FN_VI2_DATA7_VI2_B7,
138 FN_A0, FN_PWM3, FN_A1, FN_PWM4,
139
140 /* IPSR2 */
141 FN_A2, FN_PWM5, FN_MSIOF1_SS1_B, FN_A3,
142 FN_PWM6, FN_MSIOF1_SS2_B, FN_A4, FN_MSIOF1_TXD_B,
143 FN_TPU0TO0, FN_A5, FN_SCIFA1_TXD_B, FN_TPU0TO1,
144 FN_A6, FN_SCIFA1_RTS_N_B, FN_TPU0TO2, FN_A7,
145 FN_SCIFA1_SCK_B, FN_AUDIO_CLKOUT_B, FN_TPU0TO3,
146 FN_A8, FN_SCIFA1_RXD_B, FN_SSI_SCK5_B, FN_VI0_R4,
147 FN_VI0_R4_B, FN_SCIFB2_RXD_C, FN_RX2_B, FN_VI2_DATA0_VI2_B0_B,
148 FN_A9, FN_SCIFA1_CTS_N_B, FN_SSI_WS5_B, FN_VI0_R5,
149 FN_VI0_R5_B, FN_SCIFB2_TXD_C, FN_TX2_B, FN_VI2_DATA1_VI2_B1_B,
150 FN_A10, FN_SSI_SDATA5_B, FN_MSIOF2_SYNC, FN_VI0_R6,
151 FN_VI0_R6_B, FN_VI2_DATA2_VI2_B2_B,
152
153 /* IPSR3 */
154 FN_A11, FN_SCIFB2_CTS_N_B, FN_MSIOF2_SCK, FN_VI1_R0,
155 FN_VI1_R0_B, FN_VI2_G0, FN_VI2_DATA3_VI2_B3_B,
156 FN_A12, FN_SCIFB2_RXD_B, FN_MSIOF2_TXD, FN_VI1_R1,
157 FN_VI1_R1_B, FN_VI2_G1, FN_VI2_DATA4_VI2_B4_B,
158 FN_A13, FN_SCIFB2_RTS_N_B, FN_EX_WAIT2,
159 FN_MSIOF2_RXD, FN_VI1_R2, FN_VI1_R2_B, FN_VI2_G2,
160 FN_VI2_DATA5_VI2_B5_B, FN_A14, FN_SCIFB2_TXD_B,
161 FN_ATACS11_N, FN_MSIOF2_SS1, FN_A15, FN_SCIFB2_SCK_B,
162 FN_ATARD1_N, FN_MSIOF2_SS2, FN_A16, FN_ATAWR1_N,
163 FN_A17, FN_AD_DO_B, FN_ATADIR1_N, FN_A18,
164 FN_AD_CLK_B, FN_ATAG1_N, FN_A19, FN_AD_NCS_N_B,
165 FN_ATACS01_N, FN_EX_WAIT0_B, FN_A20, FN_SPCLK,
166 FN_VI1_R3, FN_VI1_R3_B, FN_VI2_G4,
167
168 /* IPSR4 */
169 FN_A21, FN_MOSI_IO0, FN_VI1_R4, FN_VI1_R4_B, FN_VI2_G5,
170 FN_A22, FN_MISO_IO1, FN_VI1_R5, FN_VI1_R5_B,
171 FN_VI2_G6, FN_A23, FN_IO2, FN_VI1_G7,
172 FN_VI1_G7_B, FN_VI2_G7, FN_A24, FN_IO3,
173 FN_VI1_R7, FN_VI1_R7_B, FN_VI2_CLKENB,
174 FN_VI2_CLKENB_B, FN_A25, FN_SSL, FN_VI1_G6,
175 FN_VI1_G6_B, FN_VI2_FIELD, FN_VI2_FIELD_B, FN_CS0_N,
176 FN_VI1_R6, FN_VI1_R6_B, FN_VI2_G3, FN_MSIOF0_SS2_B,
177 FN_CS1_N_A26, FN_SPEEDIN, FN_VI0_R7, FN_VI0_R7_B,
178 FN_VI2_CLK, FN_VI2_CLK_B, FN_EX_CS0_N, FN_HRX1_B,
179 FN_VI1_G5, FN_VI1_G5_B, FN_VI2_R0, FN_HTX0_B,
180 FN_MSIOF0_SS1_B, FN_EX_CS1_N, FN_GPS_CLK,
181 FN_HCTS1_N_B, FN_VI1_FIELD, FN_VI1_FIELD_B,
182 FN_VI2_R1, FN_EX_CS2_N, FN_GPS_SIGN, FN_HRTS1_N_B,
183 FN_VI3_CLKENB, FN_VI1_G0, FN_VI1_G0_B, FN_VI2_R2,
184
185 /* IPSR5 */
186 FN_EX_CS3_N, FN_GPS_MAG, FN_VI3_FIELD, FN_VI1_G1, FN_VI1_G1_B,
187 FN_VI2_R3, FN_EX_CS4_N, FN_MSIOF1_SCK_B, FN_VI3_HSYNC_N,
188 FN_VI2_HSYNC_N, FN_IIC1_SCL, FN_VI2_HSYNC_N_B,
189 FN_INTC_EN0_N, FN_I2C1_SCL, FN_EX_CS5_N, FN_CAN0_RX,
190 FN_MSIOF1_RXD_B, FN_VI3_VSYNC_N, FN_VI1_G2,
191 FN_VI1_G2_B, FN_VI2_R4, FN_IIC1_SDA, FN_INTC_EN1_N,
192 FN_I2C1_SDA, FN_BS_N, FN_IETX, FN_HTX1_B,
193 FN_CAN1_TX, FN_DRACK0, FN_IETX_C, FN_RD_N,
194 FN_CAN0_TX, FN_SCIFA0_SCK_B, FN_RD_WR_N, FN_VI1_G3,
195 FN_VI1_G3_B, FN_VI2_R5, FN_SCIFA0_RXD_B,
Marek Vasut604f5882023-01-26 21:01:36 +0100196 FN_WE0_N, FN_IECLK, FN_CAN_CLK,
Marek Vasutc40f2d62018-01-17 22:18:59 +0100197 FN_VI2_VSYNC_N, FN_SCIFA0_TXD_B, FN_VI2_VSYNC_N_B,
198 FN_WE1_N, FN_IERX, FN_CAN1_RX, FN_VI1_G4,
199 FN_VI1_G4_B, FN_VI2_R6, FN_SCIFA0_CTS_N_B,
Marek Vasut604f5882023-01-26 21:01:36 +0100200 FN_IERX_C, FN_EX_WAIT0, FN_IRQ3,
Marek Vasutc40f2d62018-01-17 22:18:59 +0100201 FN_VI3_CLK, FN_SCIFA0_RTS_N_B, FN_HRX0_B,
202 FN_MSIOF0_SCK_B, FN_DREQ0_N, FN_VI1_HSYNC_N,
203 FN_VI1_HSYNC_N_B, FN_VI2_R7, FN_SSI_SCK78_C,
204 FN_SSI_WS78_B,
205
206 /* IPSR6 */
Marek Vasut604f5882023-01-26 21:01:36 +0100207 FN_DACK0, FN_IRQ0, FN_SSI_SCK6_B,
Marek Vasutc40f2d62018-01-17 22:18:59 +0100208 FN_VI1_VSYNC_N, FN_VI1_VSYNC_N_B, FN_SSI_WS78_C,
209 FN_DREQ1_N, FN_VI1_CLKENB, FN_VI1_CLKENB_B,
210 FN_SSI_SDATA7_C, FN_SSI_SCK78_B, FN_DACK1, FN_IRQ1,
Marek Vasut604f5882023-01-26 21:01:36 +0100211 FN_SSI_WS6_B, FN_SSI_SDATA8_C,
Marek Vasutc40f2d62018-01-17 22:18:59 +0100212 FN_DREQ2_N, FN_HSCK1_B, FN_HCTS0_N_B,
Marek Vasut604f5882023-01-26 21:01:36 +0100213 FN_MSIOF0_TXD_B, FN_DACK2, FN_IRQ2,
Marek Vasutc40f2d62018-01-17 22:18:59 +0100214 FN_SSI_SDATA6_B, FN_HRTS0_N_B, FN_MSIOF0_RXD_B,
215 FN_ETH_CRS_DV, FN_STP_ISCLK_0_B,
216 FN_TS_SDEN0_D, FN_GLO_Q0_C, FN_IIC2_SCL_E,
217 FN_I2C2_SCL_E, FN_ETH_RX_ER,
218 FN_STP_ISD_0_B, FN_TS_SPSYNC0_D, FN_GLO_Q1_C,
219 FN_IIC2_SDA_E, FN_I2C2_SDA_E, FN_ETH_RXD0,
220 FN_STP_ISEN_0_B, FN_TS_SDAT0_D, FN_GLO_I0_C,
221 FN_SCIFB1_SCK_G, FN_SCK1_E, FN_ETH_RXD1,
222 FN_HRX0_E, FN_STP_ISSYNC_0_B,
223 FN_TS_SCK0_D, FN_GLO_I1_C, FN_SCIFB1_RXD_G,
224 FN_RX1_E, FN_ETH_LINK, FN_HTX0_E,
225 FN_STP_IVCXO27_0_B, FN_SCIFB1_TXD_G, FN_TX1_E,
226 FN_ETH_REF_CLK, FN_HCTS0_N_E,
227 FN_STP_IVCXO27_1_B, FN_HRX0_F,
228
229 /* IPSR7 */
230 FN_ETH_MDIO, FN_HRTS0_N_E,
231 FN_SIM0_D_C, FN_HCTS0_N_F, FN_ETH_TXD1,
232 FN_HTX0_F, FN_BPFCLK_G,
233 FN_ETH_TX_EN, FN_SIM0_CLK_C,
234 FN_HRTS0_N_F, FN_ETH_MAGIC,
235 FN_SIM0_RST_C, FN_ETH_TXD0,
236 FN_STP_ISCLK_1_B, FN_TS_SDEN1_C, FN_GLO_SCLK_C,
237 FN_ETH_MDC, FN_STP_ISD_1_B,
238 FN_TS_SPSYNC1_C, FN_GLO_SDATA_C, FN_PWM0,
239 FN_SCIFA2_SCK_C, FN_STP_ISEN_1_B, FN_TS_SDAT1_C,
240 FN_GLO_SS_C, FN_PWM1, FN_SCIFA2_TXD_C,
241 FN_STP_ISSYNC_1_B, FN_TS_SCK1_C, FN_GLO_RFON_C,
242 FN_PCMOE_N, FN_PWM2, FN_PWMFSW0, FN_SCIFA2_RXD_C,
243 FN_PCMWE_N, FN_IECLK_C, FN_DU_DOTCLKIN1,
244 FN_AUDIO_CLKC, FN_AUDIO_CLKOUT_C, FN_VI0_CLK,
245 FN_ATACS00_N, FN_AVB_RXD1,
246 FN_VI0_DATA0_VI0_B0, FN_ATACS10_N, FN_AVB_RXD2,
247
248 /* IPSR8 */
249 FN_VI0_DATA1_VI0_B1, FN_ATARD0_N, FN_AVB_RXD3,
250 FN_VI0_DATA2_VI0_B2, FN_ATAWR0_N,
251 FN_AVB_RXD4, FN_VI0_DATA3_VI0_B3, FN_ATADIR0_N,
252 FN_AVB_RXD5, FN_VI0_DATA4_VI0_B4, FN_ATAG0_N,
253 FN_AVB_RXD6, FN_VI0_DATA5_VI0_B5, FN_EX_WAIT1,
254 FN_AVB_RXD7, FN_VI0_DATA6_VI0_B6, FN_AVB_RX_ER,
255 FN_VI0_DATA7_VI0_B7, FN_AVB_RX_CLK,
256 FN_VI1_CLK, FN_AVB_RX_DV,
257 FN_VI1_DATA0_VI1_B0, FN_SCIFA1_SCK_D,
258 FN_AVB_CRS, FN_VI1_DATA1_VI1_B1,
259 FN_SCIFA1_RXD_D, FN_AVB_MDC,
260 FN_VI1_DATA2_VI1_B2, FN_SCIFA1_TXD_D, FN_AVB_MDIO,
261 FN_VI1_DATA3_VI1_B3, FN_SCIFA1_CTS_N_D,
262 FN_AVB_GTX_CLK, FN_VI1_DATA4_VI1_B4, FN_SCIFA1_RTS_N_D,
263 FN_AVB_MAGIC, FN_VI1_DATA5_VI1_B5,
264 FN_AVB_PHY_INT, FN_VI1_DATA6_VI1_B6, FN_AVB_GTXREFCLK,
265 FN_SD0_CLK, FN_VI1_DATA0_VI1_B0_B, FN_SD0_CMD,
266 FN_SCIFB1_SCK_B, FN_VI1_DATA1_VI1_B1_B,
267
268 /* IPSR9 */
269 FN_SD0_DAT0, FN_SCIFB1_RXD_B, FN_VI1_DATA2_VI1_B2_B,
270 FN_SD0_DAT1, FN_SCIFB1_TXD_B, FN_VI1_DATA3_VI1_B3_B,
271 FN_SD0_DAT2, FN_SCIFB1_CTS_N_B, FN_VI1_DATA4_VI1_B4_B,
272 FN_SD0_DAT3, FN_SCIFB1_RTS_N_B, FN_VI1_DATA5_VI1_B5_B,
273 FN_SD0_CD, FN_MMC0_D6, FN_TS_SDEN0_B, FN_USB0_EXTP,
274 FN_GLO_SCLK, FN_VI1_DATA6_VI1_B6_B, FN_IIC1_SCL_B,
275 FN_I2C1_SCL_B, FN_VI2_DATA6_VI2_B6_B, FN_SD0_WP,
276 FN_MMC0_D7, FN_TS_SPSYNC0_B, FN_USB0_IDIN,
277 FN_GLO_SDATA, FN_VI1_DATA7_VI1_B7_B, FN_IIC1_SDA_B,
278 FN_I2C1_SDA_B, FN_VI2_DATA7_VI2_B7_B, FN_SD1_CLK,
279 FN_AVB_TX_EN, FN_SD1_CMD,
280 FN_AVB_TX_ER, FN_SCIFB0_SCK_B,
281 FN_SD1_DAT0, FN_AVB_TX_CLK,
282 FN_SCIFB0_RXD_B, FN_SD1_DAT1, FN_AVB_LINK,
283 FN_SCIFB0_TXD_B, FN_SD1_DAT2,
284 FN_AVB_COL, FN_SCIFB0_CTS_N_B,
285 FN_SD1_DAT3, FN_AVB_RXD0,
286 FN_SCIFB0_RTS_N_B, FN_SD1_CD, FN_MMC1_D6,
287 FN_TS_SDEN1, FN_USB1_EXTP, FN_GLO_SS, FN_VI0_CLK_B,
288 FN_IIC2_SCL_D, FN_I2C2_SCL_D, FN_SIM0_CLK_B,
289 FN_VI3_CLK_B,
290
291 /* IPSR10 */
292 FN_SD1_WP, FN_MMC1_D7, FN_TS_SPSYNC1, FN_USB1_IDIN,
293 FN_GLO_RFON, FN_VI1_CLK_B, FN_IIC2_SDA_D, FN_I2C2_SDA_D,
294 FN_SIM0_D_B, FN_SD2_CLK, FN_MMC0_CLK, FN_SIM0_CLK,
295 FN_VI0_DATA0_VI0_B0_B, FN_TS_SDEN0_C, FN_GLO_SCLK_B,
296 FN_VI3_DATA0_B, FN_SD2_CMD, FN_MMC0_CMD, FN_SIM0_D,
297 FN_VI0_DATA1_VI0_B1_B, FN_SCIFB1_SCK_E, FN_SCK1_D,
298 FN_TS_SPSYNC0_C, FN_GLO_SDATA_B, FN_VI3_DATA1_B,
299 FN_SD2_DAT0, FN_MMC0_D0, FN_FMCLK_B,
300 FN_VI0_DATA2_VI0_B2_B, FN_SCIFB1_RXD_E, FN_RX1_D,
301 FN_TS_SDAT0_C, FN_GLO_SS_B, FN_VI3_DATA2_B,
302 FN_SD2_DAT1, FN_MMC0_D1, FN_FMIN_B,
303 FN_VI0_DATA3_VI0_B3_B, FN_SCIFB1_TXD_E, FN_TX1_D,
304 FN_TS_SCK0_C, FN_GLO_RFON_B, FN_VI3_DATA3_B,
305 FN_SD2_DAT2, FN_MMC0_D2, FN_BPFCLK_B,
306 FN_VI0_DATA4_VI0_B4_B, FN_HRX0_D, FN_TS_SDEN1_B,
307 FN_GLO_Q0_B, FN_VI3_DATA4_B, FN_SD2_DAT3,
308 FN_MMC0_D3, FN_SIM0_RST, FN_VI0_DATA5_VI0_B5_B,
309 FN_HTX0_D, FN_TS_SPSYNC1_B, FN_GLO_Q1_B,
310 FN_VI3_DATA5_B, FN_SD2_CD, FN_MMC0_D4,
311 FN_TS_SDAT0_B, FN_USB2_EXTP, FN_GLO_I0,
312 FN_VI0_DATA6_VI0_B6_B, FN_HCTS0_N_D, FN_TS_SDAT1_B,
313 FN_GLO_I0_B, FN_VI3_DATA6_B,
314
315 /* IPSR11 */
316 FN_SD2_WP, FN_MMC0_D5, FN_TS_SCK0_B, FN_USB2_IDIN,
317 FN_GLO_I1, FN_VI0_DATA7_VI0_B7_B, FN_HRTS0_N_D,
318 FN_TS_SCK1_B, FN_GLO_I1_B, FN_VI3_DATA7_B,
319 FN_SD3_CLK, FN_MMC1_CLK, FN_SD3_CMD, FN_MMC1_CMD,
320 FN_MTS_N, FN_SD3_DAT0, FN_MMC1_D0, FN_STM_N,
321 FN_SD3_DAT1, FN_MMC1_D1, FN_MDATA, FN_SD3_DAT2,
322 FN_MMC1_D2, FN_SDATA, FN_SD3_DAT3, FN_MMC1_D3,
323 FN_SCKZ, FN_SD3_CD, FN_MMC1_D4, FN_TS_SDAT1,
324 FN_VSP, FN_GLO_Q0, FN_SIM0_RST_B, FN_SD3_WP,
325 FN_MMC1_D5, FN_TS_SCK1, FN_GLO_Q1, FN_FMIN_C,
326 FN_FMIN_E, FN_FMIN_F,
327 FN_MLB_CLK, FN_IIC2_SCL_B, FN_I2C2_SCL_B,
328 FN_MLB_SIG, FN_SCIFB1_RXD_D, FN_RX1_C, FN_IIC2_SDA_B,
329 FN_I2C2_SDA_B, FN_MLB_DAT,
330 FN_SCIFB1_TXD_D, FN_TX1_C, FN_BPFCLK_C,
331 FN_SSI_SCK0129, FN_CAN_CLK_B,
332 FN_MOUT0,
333
334 /* IPSR12 */
335 FN_SSI_WS0129, FN_CAN0_TX_B, FN_MOUT1,
336 FN_SSI_SDATA0, FN_CAN0_RX_B, FN_MOUT2,
337 FN_SSI_SDATA1, FN_CAN1_TX_B, FN_MOUT5,
338 FN_SSI_SDATA2, FN_CAN1_RX_B, FN_SSI_SCK1, FN_MOUT6,
339 FN_SSI_SCK34, FN_STP_OPWM_0, FN_SCIFB0_SCK,
340 FN_MSIOF1_SCK, FN_CAN_DEBUG_HW_TRIGGER, FN_SSI_WS34,
341 FN_STP_IVCXO27_0, FN_SCIFB0_RXD, FN_MSIOF1_SYNC,
342 FN_CAN_STEP0, FN_SSI_SDATA3, FN_STP_ISCLK_0,
343 FN_SCIFB0_TXD, FN_MSIOF1_SS1, FN_CAN_TXCLK,
344 FN_SSI_SCK4, FN_STP_ISD_0, FN_SCIFB0_CTS_N,
345 FN_MSIOF1_SS2, FN_SSI_SCK5_C, FN_CAN_DEBUGOUT0,
346 FN_SSI_WS4, FN_STP_ISEN_0, FN_SCIFB0_RTS_N,
347 FN_MSIOF1_TXD, FN_SSI_WS5_C, FN_CAN_DEBUGOUT1,
348 FN_SSI_SDATA4, FN_STP_ISSYNC_0, FN_MSIOF1_RXD,
349 FN_CAN_DEBUGOUT2, FN_SSI_SCK5, FN_SCIFB1_SCK,
350 FN_IERX_B, FN_DU2_EXHSYNC_DU2_HSYNC, FN_QSTH_QHS,
351 FN_CAN_DEBUGOUT3, FN_SSI_WS5, FN_SCIFB1_RXD,
352 FN_IECLK_B, FN_DU2_EXVSYNC_DU2_VSYNC, FN_QSTB_QHE,
353 FN_CAN_DEBUGOUT4,
354
355 /* IPSR13 */
356 FN_SSI_SDATA5, FN_SCIFB1_TXD, FN_IETX_B, FN_DU2_DR2,
357 FN_LCDOUT2, FN_CAN_DEBUGOUT5, FN_SSI_SCK6,
358 FN_SCIFB1_CTS_N, FN_BPFCLK_D,
359 FN_DU2_DR3, FN_LCDOUT3, FN_CAN_DEBUGOUT6,
360 FN_BPFCLK_F, FN_SSI_WS6,
361 FN_SCIFB1_RTS_N, FN_CAN0_TX_D, FN_DU2_DR4,
362 FN_LCDOUT4, FN_CAN_DEBUGOUT7, FN_SSI_SDATA6,
363 FN_FMIN_D, FN_DU2_DR5, FN_LCDOUT5,
364 FN_CAN_DEBUGOUT8, FN_SSI_SCK78, FN_STP_IVCXO27_1,
365 FN_SCK1, FN_SCIFA1_SCK, FN_DU2_DR6, FN_LCDOUT6,
366 FN_CAN_DEBUGOUT9, FN_SSI_WS78, FN_STP_ISCLK_1,
367 FN_SCIFB2_SCK, FN_SCIFA2_CTS_N, FN_DU2_DR7,
368 FN_LCDOUT7, FN_CAN_DEBUGOUT10, FN_SSI_SDATA7,
369 FN_STP_ISD_1, FN_SCIFB2_RXD, FN_SCIFA2_RTS_N,
370 FN_TCLK2, FN_QSTVA_QVS, FN_CAN_DEBUGOUT11,
371 FN_BPFCLK_E, FN_SSI_SDATA7_B,
372 FN_FMIN_G, FN_SSI_SDATA8,
373 FN_STP_ISEN_1, FN_SCIFB2_TXD, FN_CAN0_TX_C,
374 FN_CAN_DEBUGOUT12, FN_SSI_SDATA8_B, FN_SSI_SDATA9,
375 FN_STP_ISSYNC_1, FN_SCIFB2_CTS_N, FN_SSI_WS1,
376 FN_SSI_SDATA5_C, FN_CAN_DEBUGOUT13, FN_AUDIO_CLKA,
377 FN_SCIFB2_RTS_N, FN_CAN_DEBUGOUT14,
378
379 /* IPSR14 */
380 FN_AUDIO_CLKB, FN_SCIF_CLK, FN_CAN0_RX_D,
381 FN_DVC_MUTE, FN_CAN0_RX_C, FN_CAN_DEBUGOUT15,
382 FN_REMOCON, FN_SCIFA0_SCK, FN_HSCK1, FN_SCK0,
383 FN_MSIOF3_SS2, FN_DU2_DG2, FN_LCDOUT10, FN_IIC1_SDA_C,
384 FN_I2C1_SDA_C, FN_SCIFA0_RXD, FN_HRX1, FN_RX0,
385 FN_DU2_DR0, FN_LCDOUT0, FN_SCIFA0_TXD, FN_HTX1,
386 FN_TX0, FN_DU2_DR1, FN_LCDOUT1, FN_SCIFA0_CTS_N,
387 FN_HCTS1_N, FN_CTS0_N, FN_MSIOF3_SYNC, FN_DU2_DG3,
388 FN_LCDOUT11, FN_PWM0_B, FN_IIC1_SCL_C, FN_I2C1_SCL_C,
389 FN_SCIFA0_RTS_N, FN_HRTS1_N, FN_RTS0_N,
390 FN_MSIOF3_SS1, FN_DU2_DG0, FN_LCDOUT8, FN_PWM1_B,
391 FN_SCIFA1_RXD, FN_AD_DI, FN_RX1,
392 FN_DU2_EXODDF_DU2_ODDF_DISP_CDE, FN_QCPV_QDE,
393 FN_SCIFA1_TXD, FN_AD_DO, FN_TX1, FN_DU2_DG1,
394 FN_LCDOUT9, FN_SCIFA1_CTS_N, FN_AD_CLK,
395 FN_CTS1_N, FN_MSIOF3_RXD, FN_DU0_DOTCLKOUT, FN_QCLK,
396 FN_SCIFA1_RTS_N, FN_AD_NCS_N, FN_RTS1_N,
397 FN_MSIOF3_TXD, FN_DU1_DOTCLKOUT, FN_QSTVB_QVE,
398 FN_HRTS0_N_C,
399
400 /* IPSR15 */
401 FN_SCIFA2_SCK, FN_FMCLK, FN_SCK2, FN_MSIOF3_SCK, FN_DU2_DG7,
402 FN_LCDOUT15, FN_SCIF_CLK_B, FN_SCIFA2_RXD, FN_FMIN,
403 FN_TX2, FN_DU2_DB0, FN_LCDOUT16, FN_IIC2_SCL, FN_I2C2_SCL,
404 FN_SCIFA2_TXD, FN_BPFCLK, FN_RX2, FN_DU2_DB1, FN_LCDOUT17,
405 FN_IIC2_SDA, FN_I2C2_SDA, FN_HSCK0, FN_TS_SDEN0,
406 FN_DU2_DG4, FN_LCDOUT12, FN_HCTS0_N_C, FN_HRX0,
407 FN_DU2_DB2, FN_LCDOUT18, FN_HTX0, FN_DU2_DB3,
408 FN_LCDOUT19, FN_HCTS0_N, FN_SSI_SCK9, FN_DU2_DB4,
409 FN_LCDOUT20, FN_HRTS0_N, FN_SSI_WS9, FN_DU2_DB5,
410 FN_LCDOUT21, FN_MSIOF0_SCK, FN_TS_SDAT0, FN_ADICLK,
411 FN_DU2_DB6, FN_LCDOUT22, FN_MSIOF0_SYNC, FN_TS_SCK0,
412 FN_SSI_SCK2, FN_ADIDATA, FN_DU2_DB7, FN_LCDOUT23,
413 FN_HRX0_C, FN_MSIOF0_SS1, FN_ADICHS0,
414 FN_DU2_DG5, FN_LCDOUT13, FN_MSIOF0_TXD, FN_ADICHS1,
415 FN_DU2_DG6, FN_LCDOUT14,
416
417 /* IPSR16 */
418 FN_MSIOF0_SS2, FN_AUDIO_CLKOUT, FN_ADICHS2,
419 FN_DU2_DISP, FN_QPOLA, FN_HTX0_C, FN_SCIFA2_TXD_B,
420 FN_MSIOF0_RXD, FN_TS_SPSYNC0, FN_SSI_WS2,
421 FN_ADICS_SAMP, FN_DU2_CDE, FN_QPOLB, FN_SCIFA2_RXD_B,
422 FN_USB1_PWEN, FN_AUDIO_CLKOUT_D, FN_USB1_OVC,
423 FN_TCLK1_B,
424
425 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
426 FN_SEL_SCIF1_4,
427 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2,
428 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2,
429 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
430 FN_SEL_SCIFB1_4,
431 FN_SEL_SCIFB1_5, FN_SEL_SCIFB1_6,
432 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, FN_SEL_SCIFA1_3,
433 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1,
434 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
435 FN_SEL_SOF1_0, FN_SEL_SOF1_1,
436 FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
437 FN_SEL_SSI6_0, FN_SEL_SSI6_1,
438 FN_SEL_SSI5_0, FN_SEL_SSI5_1, FN_SEL_SSI5_2,
439 FN_SEL_VI3_0, FN_SEL_VI3_1,
440 FN_SEL_VI2_0, FN_SEL_VI2_1,
441 FN_SEL_VI1_0, FN_SEL_VI1_1,
442 FN_SEL_VI0_0, FN_SEL_VI0_1,
443 FN_SEL_TSIF1_0, FN_SEL_TSIF1_1, FN_SEL_TSIF1_2,
444 FN_SEL_LBS_0, FN_SEL_LBS_1,
445 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
446 FN_SEL_SOF3_0, FN_SEL_SOF3_1,
447 FN_SEL_SOF0_0, FN_SEL_SOF0_1,
448
449 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
450 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
451 FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
452 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
453 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
454 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA2_2,
455 FN_SEL_CAN1_0, FN_SEL_CAN1_1,
456 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1,
457 FN_SEL_ADI_0, FN_SEL_ADI_1,
458 FN_SEL_SSP_0, FN_SEL_SSP_1,
459 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3,
460 FN_SEL_FM_4, FN_SEL_FM_5, FN_SEL_FM_6,
461 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, FN_SEL_HSCIF0_3,
462 FN_SEL_HSCIF0_4, FN_SEL_HSCIF0_5,
463 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2,
464 FN_SEL_SIM_0, FN_SEL_SIM_1, FN_SEL_SIM_2,
465 FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
466
467 FN_SEL_IICDVFS_0, FN_SEL_IICDVFS_1,
468 FN_SEL_IIC0_0, FN_SEL_IIC0_1,
469 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
470 FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
471 FN_SEL_IIC2_4,
472 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2,
473 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
474 FN_SEL_I2C2_4,
475 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2,
476 PINMUX_FUNCTION_END,
477
478 PINMUX_MARK_BEGIN,
479
480 VI1_DATA7_VI1_B7_MARK,
481
482 USB0_PWEN_MARK, USB0_OVC_VBUS_MARK,
483 USB2_PWEN_MARK, USB2_OVC_MARK, AVS1_MARK, AVS2_MARK,
484 DU_DOTCLKIN0_MARK, DU_DOTCLKIN2_MARK,
485
486 D0_MARK, MSIOF3_SCK_B_MARK, VI3_DATA0_MARK, VI0_G4_MARK, VI0_G4_B_MARK,
487 D1_MARK, MSIOF3_SYNC_B_MARK, VI3_DATA1_MARK, VI0_G5_MARK,
488 VI0_G5_B_MARK, D2_MARK, MSIOF3_RXD_B_MARK, VI3_DATA2_MARK,
489 VI0_G6_MARK, VI0_G6_B_MARK, D3_MARK, MSIOF3_TXD_B_MARK,
490 VI3_DATA3_MARK, VI0_G7_MARK, VI0_G7_B_MARK, D4_MARK,
491 SCIFB1_RXD_F_MARK, SCIFB0_RXD_C_MARK, VI3_DATA4_MARK,
492 VI0_R0_MARK, VI0_R0_B_MARK, RX0_B_MARK, D5_MARK,
493 SCIFB1_TXD_F_MARK, SCIFB0_TXD_C_MARK, VI3_DATA5_MARK,
494 VI0_R1_MARK, VI0_R1_B_MARK, TX0_B_MARK, D6_MARK,
495 IIC2_SCL_C_MARK, VI3_DATA6_MARK, VI0_R2_MARK, VI0_R2_B_MARK,
496 I2C2_SCL_C_MARK, D7_MARK, AD_DI_B_MARK, IIC2_SDA_C_MARK,
497 VI3_DATA7_MARK, VI0_R3_MARK, VI0_R3_B_MARK, I2C2_SDA_C_MARK, TCLK1_MARK,
498 D8_MARK, SCIFA1_SCK_C_MARK, AVB_TXD0_MARK,
499 VI0_G0_MARK, VI0_G0_B_MARK, VI2_DATA0_VI2_B0_MARK,
500
501 D9_MARK, SCIFA1_RXD_C_MARK, AVB_TXD1_MARK,
502 VI0_G1_MARK, VI0_G1_B_MARK, VI2_DATA1_VI2_B1_MARK, D10_MARK,
503 SCIFA1_TXD_C_MARK, AVB_TXD2_MARK,
504 VI0_G2_MARK, VI0_G2_B_MARK, VI2_DATA2_VI2_B2_MARK, D11_MARK,
505 SCIFA1_CTS_N_C_MARK, AVB_TXD3_MARK,
506 VI0_G3_MARK, VI0_G3_B_MARK, VI2_DATA3_VI2_B3_MARK,
507 D12_MARK, SCIFA1_RTS_N_C_MARK, AVB_TXD4_MARK,
508 VI0_HSYNC_N_MARK, VI0_HSYNC_N_B_MARK, VI2_DATA4_VI2_B4_MARK,
509 D13_MARK, AVB_TXD5_MARK, VI0_VSYNC_N_MARK,
510 VI0_VSYNC_N_B_MARK, VI2_DATA5_VI2_B5_MARK, D14_MARK,
511 SCIFB1_RXD_C_MARK, AVB_TXD6_MARK, RX1_B_MARK,
512 VI0_CLKENB_MARK, VI0_CLKENB_B_MARK, VI2_DATA6_VI2_B6_MARK,
513 D15_MARK, SCIFB1_TXD_C_MARK, AVB_TXD7_MARK, TX1_B_MARK,
514 VI0_FIELD_MARK, VI0_FIELD_B_MARK, VI2_DATA7_VI2_B7_MARK,
515 A0_MARK, PWM3_MARK, A1_MARK, PWM4_MARK,
516
517 A2_MARK, PWM5_MARK, MSIOF1_SS1_B_MARK, A3_MARK,
518 PWM6_MARK, MSIOF1_SS2_B_MARK, A4_MARK, MSIOF1_TXD_B_MARK,
519 TPU0TO0_MARK, A5_MARK, SCIFA1_TXD_B_MARK, TPU0TO1_MARK,
520 A6_MARK, SCIFA1_RTS_N_B_MARK, TPU0TO2_MARK, A7_MARK,
521 SCIFA1_SCK_B_MARK, AUDIO_CLKOUT_B_MARK, TPU0TO3_MARK,
522 A8_MARK, SCIFA1_RXD_B_MARK, SSI_SCK5_B_MARK, VI0_R4_MARK,
523 VI0_R4_B_MARK, SCIFB2_RXD_C_MARK, RX2_B_MARK, VI2_DATA0_VI2_B0_B_MARK,
524 A9_MARK, SCIFA1_CTS_N_B_MARK, SSI_WS5_B_MARK, VI0_R5_MARK,
525 VI0_R5_B_MARK, SCIFB2_TXD_C_MARK, TX2_B_MARK, VI2_DATA1_VI2_B1_B_MARK,
526 A10_MARK, SSI_SDATA5_B_MARK, MSIOF2_SYNC_MARK, VI0_R6_MARK,
527 VI0_R6_B_MARK, VI2_DATA2_VI2_B2_B_MARK,
528
529 A11_MARK, SCIFB2_CTS_N_B_MARK, MSIOF2_SCK_MARK, VI1_R0_MARK,
530 VI1_R0_B_MARK, VI2_G0_MARK, VI2_DATA3_VI2_B3_B_MARK,
531 A12_MARK, SCIFB2_RXD_B_MARK, MSIOF2_TXD_MARK, VI1_R1_MARK,
532 VI1_R1_B_MARK, VI2_G1_MARK, VI2_DATA4_VI2_B4_B_MARK,
533 A13_MARK, SCIFB2_RTS_N_B_MARK, EX_WAIT2_MARK,
534 MSIOF2_RXD_MARK, VI1_R2_MARK, VI1_R2_B_MARK, VI2_G2_MARK,
535 VI2_DATA5_VI2_B5_B_MARK, A14_MARK, SCIFB2_TXD_B_MARK,
536 ATACS11_N_MARK, MSIOF2_SS1_MARK, A15_MARK, SCIFB2_SCK_B_MARK,
537 ATARD1_N_MARK, MSIOF2_SS2_MARK, A16_MARK, ATAWR1_N_MARK,
538 A17_MARK, AD_DO_B_MARK, ATADIR1_N_MARK, A18_MARK,
539 AD_CLK_B_MARK, ATAG1_N_MARK, A19_MARK, AD_NCS_N_B_MARK,
540 ATACS01_N_MARK, EX_WAIT0_B_MARK, A20_MARK, SPCLK_MARK,
541 VI1_R3_MARK, VI1_R3_B_MARK, VI2_G4_MARK,
542
543 A21_MARK, MOSI_IO0_MARK, VI1_R4_MARK, VI1_R4_B_MARK, VI2_G5_MARK,
544 A22_MARK, MISO_IO1_MARK, VI1_R5_MARK, VI1_R5_B_MARK,
545 VI2_G6_MARK, A23_MARK, IO2_MARK, VI1_G7_MARK,
546 VI1_G7_B_MARK, VI2_G7_MARK, A24_MARK, IO3_MARK,
547 VI1_R7_MARK, VI1_R7_B_MARK, VI2_CLKENB_MARK,
548 VI2_CLKENB_B_MARK, A25_MARK, SSL_MARK, VI1_G6_MARK,
549 VI1_G6_B_MARK, VI2_FIELD_MARK, VI2_FIELD_B_MARK, CS0_N_MARK,
550 VI1_R6_MARK, VI1_R6_B_MARK, VI2_G3_MARK, MSIOF0_SS2_B_MARK,
551 CS1_N_A26_MARK, SPEEDIN_MARK, VI0_R7_MARK, VI0_R7_B_MARK,
552 VI2_CLK_MARK, VI2_CLK_B_MARK, EX_CS0_N_MARK, HRX1_B_MARK,
553 VI1_G5_MARK, VI1_G5_B_MARK, VI2_R0_MARK, HTX0_B_MARK,
554 MSIOF0_SS1_B_MARK, EX_CS1_N_MARK, GPS_CLK_MARK,
555 HCTS1_N_B_MARK, VI1_FIELD_MARK, VI1_FIELD_B_MARK,
556 VI2_R1_MARK, EX_CS2_N_MARK, GPS_SIGN_MARK, HRTS1_N_B_MARK,
557 VI3_CLKENB_MARK, VI1_G0_MARK, VI1_G0_B_MARK, VI2_R2_MARK,
558
559 EX_CS3_N_MARK, GPS_MAG_MARK, VI3_FIELD_MARK,
560 VI1_G1_MARK, VI1_G1_B_MARK, VI2_R3_MARK,
561 EX_CS4_N_MARK, MSIOF1_SCK_B_MARK, VI3_HSYNC_N_MARK,
562 VI2_HSYNC_N_MARK, IIC1_SCL_MARK, VI2_HSYNC_N_B_MARK,
563 INTC_EN0_N_MARK, I2C1_SCL_MARK, EX_CS5_N_MARK, CAN0_RX_MARK,
564 MSIOF1_RXD_B_MARK, VI3_VSYNC_N_MARK, VI1_G2_MARK,
565 VI1_G2_B_MARK, VI2_R4_MARK, IIC1_SDA_MARK, INTC_EN1_N_MARK,
566 I2C1_SDA_MARK, BS_N_MARK, IETX_MARK, HTX1_B_MARK,
567 CAN1_TX_MARK, DRACK0_MARK, IETX_C_MARK, RD_N_MARK,
568 CAN0_TX_MARK, SCIFA0_SCK_B_MARK, RD_WR_N_MARK, VI1_G3_MARK,
569 VI1_G3_B_MARK, VI2_R5_MARK, SCIFA0_RXD_B_MARK,
Marek Vasut604f5882023-01-26 21:01:36 +0100570 WE0_N_MARK, IECLK_MARK, CAN_CLK_MARK,
Marek Vasutc40f2d62018-01-17 22:18:59 +0100571 VI2_VSYNC_N_MARK, SCIFA0_TXD_B_MARK, VI2_VSYNC_N_B_MARK,
572 WE1_N_MARK, IERX_MARK, CAN1_RX_MARK, VI1_G4_MARK,
573 VI1_G4_B_MARK, VI2_R6_MARK, SCIFA0_CTS_N_B_MARK,
Marek Vasut604f5882023-01-26 21:01:36 +0100574 IERX_C_MARK, EX_WAIT0_MARK, IRQ3_MARK,
Marek Vasutc40f2d62018-01-17 22:18:59 +0100575 VI3_CLK_MARK, SCIFA0_RTS_N_B_MARK, HRX0_B_MARK,
576 MSIOF0_SCK_B_MARK, DREQ0_N_MARK, VI1_HSYNC_N_MARK,
577 VI1_HSYNC_N_B_MARK, VI2_R7_MARK, SSI_SCK78_C_MARK,
578 SSI_WS78_B_MARK,
579
Marek Vasut604f5882023-01-26 21:01:36 +0100580 DACK0_MARK, IRQ0_MARK, SSI_SCK6_B_MARK,
Marek Vasutc40f2d62018-01-17 22:18:59 +0100581 VI1_VSYNC_N_MARK, VI1_VSYNC_N_B_MARK, SSI_WS78_C_MARK,
582 DREQ1_N_MARK, VI1_CLKENB_MARK, VI1_CLKENB_B_MARK,
583 SSI_SDATA7_C_MARK, SSI_SCK78_B_MARK, DACK1_MARK, IRQ1_MARK,
Marek Vasut604f5882023-01-26 21:01:36 +0100584 SSI_WS6_B_MARK, SSI_SDATA8_C_MARK,
Marek Vasutc40f2d62018-01-17 22:18:59 +0100585 DREQ2_N_MARK, HSCK1_B_MARK, HCTS0_N_B_MARK,
Marek Vasut604f5882023-01-26 21:01:36 +0100586 MSIOF0_TXD_B_MARK, DACK2_MARK, IRQ2_MARK,
Marek Vasutc40f2d62018-01-17 22:18:59 +0100587 SSI_SDATA6_B_MARK, HRTS0_N_B_MARK, MSIOF0_RXD_B_MARK,
588 ETH_CRS_DV_MARK, STP_ISCLK_0_B_MARK,
589 TS_SDEN0_D_MARK, GLO_Q0_C_MARK, IIC2_SCL_E_MARK,
590 I2C2_SCL_E_MARK, ETH_RX_ER_MARK,
591 STP_ISD_0_B_MARK, TS_SPSYNC0_D_MARK, GLO_Q1_C_MARK,
592 IIC2_SDA_E_MARK, I2C2_SDA_E_MARK, ETH_RXD0_MARK,
593 STP_ISEN_0_B_MARK, TS_SDAT0_D_MARK, GLO_I0_C_MARK,
594 SCIFB1_SCK_G_MARK, SCK1_E_MARK, ETH_RXD1_MARK,
595 HRX0_E_MARK, STP_ISSYNC_0_B_MARK,
596 TS_SCK0_D_MARK, GLO_I1_C_MARK, SCIFB1_RXD_G_MARK,
597 RX1_E_MARK, ETH_LINK_MARK, HTX0_E_MARK,
598 STP_IVCXO27_0_B_MARK, SCIFB1_TXD_G_MARK, TX1_E_MARK,
599 ETH_REF_CLK_MARK, HCTS0_N_E_MARK,
600 STP_IVCXO27_1_B_MARK, HRX0_F_MARK,
601
602 ETH_MDIO_MARK, HRTS0_N_E_MARK,
603 SIM0_D_C_MARK, HCTS0_N_F_MARK, ETH_TXD1_MARK,
604 HTX0_F_MARK, BPFCLK_G_MARK,
605 ETH_TX_EN_MARK, SIM0_CLK_C_MARK,
606 HRTS0_N_F_MARK, ETH_MAGIC_MARK,
607 SIM0_RST_C_MARK, ETH_TXD0_MARK,
608 STP_ISCLK_1_B_MARK, TS_SDEN1_C_MARK, GLO_SCLK_C_MARK,
609 ETH_MDC_MARK, STP_ISD_1_B_MARK,
610 TS_SPSYNC1_C_MARK, GLO_SDATA_C_MARK, PWM0_MARK,
611 SCIFA2_SCK_C_MARK, STP_ISEN_1_B_MARK, TS_SDAT1_C_MARK,
612 GLO_SS_C_MARK, PWM1_MARK, SCIFA2_TXD_C_MARK,
613 STP_ISSYNC_1_B_MARK, TS_SCK1_C_MARK, GLO_RFON_C_MARK,
614 PCMOE_N_MARK, PWM2_MARK, PWMFSW0_MARK, SCIFA2_RXD_C_MARK,
615 PCMWE_N_MARK, IECLK_C_MARK, DU_DOTCLKIN1_MARK,
616 AUDIO_CLKC_MARK, AUDIO_CLKOUT_C_MARK, VI0_CLK_MARK,
617 ATACS00_N_MARK, AVB_RXD1_MARK,
618 VI0_DATA0_VI0_B0_MARK, ATACS10_N_MARK, AVB_RXD2_MARK,
619
620 VI0_DATA1_VI0_B1_MARK, ATARD0_N_MARK, AVB_RXD3_MARK,
621 VI0_DATA2_VI0_B2_MARK, ATAWR0_N_MARK,
622 AVB_RXD4_MARK, VI0_DATA3_VI0_B3_MARK, ATADIR0_N_MARK,
623 AVB_RXD5_MARK, VI0_DATA4_VI0_B4_MARK, ATAG0_N_MARK,
624 AVB_RXD6_MARK, VI0_DATA5_VI0_B5_MARK, EX_WAIT1_MARK,
625 AVB_RXD7_MARK, VI0_DATA6_VI0_B6_MARK, AVB_RX_ER_MARK,
626 VI0_DATA7_VI0_B7_MARK, AVB_RX_CLK_MARK,
627 VI1_CLK_MARK, AVB_RX_DV_MARK,
628 VI1_DATA0_VI1_B0_MARK, SCIFA1_SCK_D_MARK,
629 AVB_CRS_MARK, VI1_DATA1_VI1_B1_MARK,
630 SCIFA1_RXD_D_MARK, AVB_MDC_MARK,
631 VI1_DATA2_VI1_B2_MARK, SCIFA1_TXD_D_MARK, AVB_MDIO_MARK,
632 VI1_DATA3_VI1_B3_MARK, SCIFA1_CTS_N_D_MARK,
633 AVB_GTX_CLK_MARK, VI1_DATA4_VI1_B4_MARK, SCIFA1_RTS_N_D_MARK,
634 AVB_MAGIC_MARK, VI1_DATA5_VI1_B5_MARK,
635 AVB_PHY_INT_MARK, VI1_DATA6_VI1_B6_MARK, AVB_GTXREFCLK_MARK,
636 SD0_CLK_MARK, VI1_DATA0_VI1_B0_B_MARK, SD0_CMD_MARK,
637 SCIFB1_SCK_B_MARK, VI1_DATA1_VI1_B1_B_MARK,
638
639 SD0_DAT0_MARK, SCIFB1_RXD_B_MARK, VI1_DATA2_VI1_B2_B_MARK,
640 SD0_DAT1_MARK, SCIFB1_TXD_B_MARK, VI1_DATA3_VI1_B3_B_MARK,
641 SD0_DAT2_MARK, SCIFB1_CTS_N_B_MARK, VI1_DATA4_VI1_B4_B_MARK,
642 SD0_DAT3_MARK, SCIFB1_RTS_N_B_MARK, VI1_DATA5_VI1_B5_B_MARK,
643 SD0_CD_MARK, MMC0_D6_MARK, TS_SDEN0_B_MARK, USB0_EXTP_MARK,
644 GLO_SCLK_MARK, VI1_DATA6_VI1_B6_B_MARK, IIC1_SCL_B_MARK,
645 I2C1_SCL_B_MARK, VI2_DATA6_VI2_B6_B_MARK, SD0_WP_MARK,
646 MMC0_D7_MARK, TS_SPSYNC0_B_MARK, USB0_IDIN_MARK,
647 GLO_SDATA_MARK, VI1_DATA7_VI1_B7_B_MARK, IIC1_SDA_B_MARK,
648 I2C1_SDA_B_MARK, VI2_DATA7_VI2_B7_B_MARK, SD1_CLK_MARK,
649 AVB_TX_EN_MARK, SD1_CMD_MARK,
650 AVB_TX_ER_MARK, SCIFB0_SCK_B_MARK,
651 SD1_DAT0_MARK, AVB_TX_CLK_MARK,
652 SCIFB0_RXD_B_MARK, SD1_DAT1_MARK, AVB_LINK_MARK,
653 SCIFB0_TXD_B_MARK, SD1_DAT2_MARK,
654 AVB_COL_MARK, SCIFB0_CTS_N_B_MARK,
655 SD1_DAT3_MARK, AVB_RXD0_MARK,
656 SCIFB0_RTS_N_B_MARK, SD1_CD_MARK, MMC1_D6_MARK,
657 TS_SDEN1_MARK, USB1_EXTP_MARK, GLO_SS_MARK, VI0_CLK_B_MARK,
658 IIC2_SCL_D_MARK, I2C2_SCL_D_MARK, SIM0_CLK_B_MARK,
659 VI3_CLK_B_MARK,
660
661 SD1_WP_MARK, MMC1_D7_MARK, TS_SPSYNC1_MARK, USB1_IDIN_MARK,
662 GLO_RFON_MARK, VI1_CLK_B_MARK, IIC2_SDA_D_MARK, I2C2_SDA_D_MARK,
663 SIM0_D_B_MARK, SD2_CLK_MARK, MMC0_CLK_MARK, SIM0_CLK_MARK,
664 VI0_DATA0_VI0_B0_B_MARK, TS_SDEN0_C_MARK, GLO_SCLK_B_MARK,
665 VI3_DATA0_B_MARK, SD2_CMD_MARK, MMC0_CMD_MARK, SIM0_D_MARK,
666 VI0_DATA1_VI0_B1_B_MARK, SCIFB1_SCK_E_MARK, SCK1_D_MARK,
667 TS_SPSYNC0_C_MARK, GLO_SDATA_B_MARK, VI3_DATA1_B_MARK,
668 SD2_DAT0_MARK, MMC0_D0_MARK, FMCLK_B_MARK,
669 VI0_DATA2_VI0_B2_B_MARK, SCIFB1_RXD_E_MARK, RX1_D_MARK,
670 TS_SDAT0_C_MARK, GLO_SS_B_MARK, VI3_DATA2_B_MARK,
671 SD2_DAT1_MARK, MMC0_D1_MARK, FMIN_B_MARK,
672 VI0_DATA3_VI0_B3_B_MARK, SCIFB1_TXD_E_MARK, TX1_D_MARK,
673 TS_SCK0_C_MARK, GLO_RFON_B_MARK, VI3_DATA3_B_MARK,
674 SD2_DAT2_MARK, MMC0_D2_MARK, BPFCLK_B_MARK,
675 VI0_DATA4_VI0_B4_B_MARK, HRX0_D_MARK, TS_SDEN1_B_MARK,
676 GLO_Q0_B_MARK, VI3_DATA4_B_MARK, SD2_DAT3_MARK,
677 MMC0_D3_MARK, SIM0_RST_MARK, VI0_DATA5_VI0_B5_B_MARK,
678 HTX0_D_MARK, TS_SPSYNC1_B_MARK, GLO_Q1_B_MARK,
679 VI3_DATA5_B_MARK, SD2_CD_MARK, MMC0_D4_MARK,
680 TS_SDAT0_B_MARK, USB2_EXTP_MARK, GLO_I0_MARK,
681 VI0_DATA6_VI0_B6_B_MARK, HCTS0_N_D_MARK, TS_SDAT1_B_MARK,
682 GLO_I0_B_MARK, VI3_DATA6_B_MARK,
683
684 SD2_WP_MARK, MMC0_D5_MARK, TS_SCK0_B_MARK, USB2_IDIN_MARK,
685 GLO_I1_MARK, VI0_DATA7_VI0_B7_B_MARK, HRTS0_N_D_MARK,
686 TS_SCK1_B_MARK, GLO_I1_B_MARK, VI3_DATA7_B_MARK,
687 SD3_CLK_MARK, MMC1_CLK_MARK, SD3_CMD_MARK, MMC1_CMD_MARK,
688 MTS_N_MARK, SD3_DAT0_MARK, MMC1_D0_MARK, STM_N_MARK,
689 SD3_DAT1_MARK, MMC1_D1_MARK, MDATA_MARK, SD3_DAT2_MARK,
690 MMC1_D2_MARK, SDATA_MARK, SD3_DAT3_MARK, MMC1_D3_MARK,
691 SCKZ_MARK, SD3_CD_MARK, MMC1_D4_MARK, TS_SDAT1_MARK,
692 VSP_MARK, GLO_Q0_MARK, SIM0_RST_B_MARK, SD3_WP_MARK,
693 MMC1_D5_MARK, TS_SCK1_MARK, GLO_Q1_MARK, FMIN_C_MARK,
694 FMIN_E_MARK, FMIN_F_MARK,
695 MLB_CLK_MARK, IIC2_SCL_B_MARK, I2C2_SCL_B_MARK,
696 MLB_SIG_MARK, SCIFB1_RXD_D_MARK, RX1_C_MARK, IIC2_SDA_B_MARK,
697 I2C2_SDA_B_MARK, MLB_DAT_MARK,
698 SCIFB1_TXD_D_MARK, TX1_C_MARK, BPFCLK_C_MARK,
699 SSI_SCK0129_MARK, CAN_CLK_B_MARK,
700 MOUT0_MARK,
701
702 SSI_WS0129_MARK, CAN0_TX_B_MARK, MOUT1_MARK,
703 SSI_SDATA0_MARK, CAN0_RX_B_MARK, MOUT2_MARK,
704 SSI_SDATA1_MARK, CAN1_TX_B_MARK, MOUT5_MARK,
705 SSI_SDATA2_MARK, CAN1_RX_B_MARK, SSI_SCK1_MARK, MOUT6_MARK,
706 SSI_SCK34_MARK, STP_OPWM_0_MARK, SCIFB0_SCK_MARK,
707 MSIOF1_SCK_MARK, CAN_DEBUG_HW_TRIGGER_MARK, SSI_WS34_MARK,
708 STP_IVCXO27_0_MARK, SCIFB0_RXD_MARK, MSIOF1_SYNC_MARK,
709 CAN_STEP0_MARK, SSI_SDATA3_MARK, STP_ISCLK_0_MARK,
710 SCIFB0_TXD_MARK, MSIOF1_SS1_MARK, CAN_TXCLK_MARK,
711 SSI_SCK4_MARK, STP_ISD_0_MARK, SCIFB0_CTS_N_MARK,
712 MSIOF1_SS2_MARK, SSI_SCK5_C_MARK, CAN_DEBUGOUT0_MARK,
713 SSI_WS4_MARK, STP_ISEN_0_MARK, SCIFB0_RTS_N_MARK,
714 MSIOF1_TXD_MARK, SSI_WS5_C_MARK, CAN_DEBUGOUT1_MARK,
715 SSI_SDATA4_MARK, STP_ISSYNC_0_MARK, MSIOF1_RXD_MARK,
716 CAN_DEBUGOUT2_MARK, SSI_SCK5_MARK, SCIFB1_SCK_MARK,
717 IERX_B_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK, QSTH_QHS_MARK,
718 CAN_DEBUGOUT3_MARK, SSI_WS5_MARK, SCIFB1_RXD_MARK,
719 IECLK_B_MARK, DU2_EXVSYNC_DU2_VSYNC_MARK, QSTB_QHE_MARK,
720 CAN_DEBUGOUT4_MARK,
721
722 SSI_SDATA5_MARK, SCIFB1_TXD_MARK, IETX_B_MARK, DU2_DR2_MARK,
723 LCDOUT2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK6_MARK,
724 SCIFB1_CTS_N_MARK, BPFCLK_D_MARK,
725 DU2_DR3_MARK, LCDOUT3_MARK, CAN_DEBUGOUT6_MARK,
726 BPFCLK_F_MARK, SSI_WS6_MARK,
727 SCIFB1_RTS_N_MARK, CAN0_TX_D_MARK, DU2_DR4_MARK,
728 LCDOUT4_MARK, CAN_DEBUGOUT7_MARK, SSI_SDATA6_MARK,
729 FMIN_D_MARK, DU2_DR5_MARK, LCDOUT5_MARK,
730 CAN_DEBUGOUT8_MARK, SSI_SCK78_MARK, STP_IVCXO27_1_MARK,
731 SCK1_MARK, SCIFA1_SCK_MARK, DU2_DR6_MARK, LCDOUT6_MARK,
732 CAN_DEBUGOUT9_MARK, SSI_WS78_MARK, STP_ISCLK_1_MARK,
733 SCIFB2_SCK_MARK, SCIFA2_CTS_N_MARK, DU2_DR7_MARK,
734 LCDOUT7_MARK, CAN_DEBUGOUT10_MARK, SSI_SDATA7_MARK,
735 STP_ISD_1_MARK, SCIFB2_RXD_MARK, SCIFA2_RTS_N_MARK,
736 TCLK2_MARK, QSTVA_QVS_MARK, CAN_DEBUGOUT11_MARK,
737 BPFCLK_E_MARK, SSI_SDATA7_B_MARK,
738 FMIN_G_MARK, SSI_SDATA8_MARK,
739 STP_ISEN_1_MARK, SCIFB2_TXD_MARK, CAN0_TX_C_MARK,
740 CAN_DEBUGOUT12_MARK, SSI_SDATA8_B_MARK, SSI_SDATA9_MARK,
741 STP_ISSYNC_1_MARK, SCIFB2_CTS_N_MARK, SSI_WS1_MARK,
742 SSI_SDATA5_C_MARK, CAN_DEBUGOUT13_MARK, AUDIO_CLKA_MARK,
743 SCIFB2_RTS_N_MARK, CAN_DEBUGOUT14_MARK,
744
745 AUDIO_CLKB_MARK, SCIF_CLK_MARK, CAN0_RX_D_MARK,
746 DVC_MUTE_MARK, CAN0_RX_C_MARK, CAN_DEBUGOUT15_MARK,
747 REMOCON_MARK, SCIFA0_SCK_MARK, HSCK1_MARK, SCK0_MARK,
748 MSIOF3_SS2_MARK, DU2_DG2_MARK, LCDOUT10_MARK, IIC1_SDA_C_MARK,
749 I2C1_SDA_C_MARK, SCIFA0_RXD_MARK, HRX1_MARK, RX0_MARK,
750 DU2_DR0_MARK, LCDOUT0_MARK, SCIFA0_TXD_MARK, HTX1_MARK,
751 TX0_MARK, DU2_DR1_MARK, LCDOUT1_MARK, SCIFA0_CTS_N_MARK,
752 HCTS1_N_MARK, CTS0_N_MARK, MSIOF3_SYNC_MARK, DU2_DG3_MARK,
753 LCDOUT11_MARK, PWM0_B_MARK, IIC1_SCL_C_MARK, I2C1_SCL_C_MARK,
754 SCIFA0_RTS_N_MARK, HRTS1_N_MARK, RTS0_N_MARK,
755 MSIOF3_SS1_MARK, DU2_DG0_MARK, LCDOUT8_MARK, PWM1_B_MARK,
756 SCIFA1_RXD_MARK, AD_DI_MARK, RX1_MARK,
757 DU2_EXODDF_DU2_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
758 SCIFA1_TXD_MARK, AD_DO_MARK, TX1_MARK, DU2_DG1_MARK,
759 LCDOUT9_MARK, SCIFA1_CTS_N_MARK, AD_CLK_MARK,
760 CTS1_N_MARK, MSIOF3_RXD_MARK, DU0_DOTCLKOUT_MARK, QCLK_MARK,
761 SCIFA1_RTS_N_MARK, AD_NCS_N_MARK, RTS1_N_MARK,
762 MSIOF3_TXD_MARK, DU1_DOTCLKOUT_MARK, QSTVB_QVE_MARK,
763 HRTS0_N_C_MARK,
764
765 SCIFA2_SCK_MARK, FMCLK_MARK, SCK2_MARK, MSIOF3_SCK_MARK, DU2_DG7_MARK,
766 LCDOUT15_MARK, SCIF_CLK_B_MARK, SCIFA2_RXD_MARK, FMIN_MARK,
767 TX2_MARK, DU2_DB0_MARK, LCDOUT16_MARK, IIC2_SCL_MARK, I2C2_SCL_MARK,
768 SCIFA2_TXD_MARK, BPFCLK_MARK, RX2_MARK, DU2_DB1_MARK, LCDOUT17_MARK,
769 IIC2_SDA_MARK, I2C2_SDA_MARK, HSCK0_MARK, TS_SDEN0_MARK,
770 DU2_DG4_MARK, LCDOUT12_MARK, HCTS0_N_C_MARK, HRX0_MARK,
771 DU2_DB2_MARK, LCDOUT18_MARK, HTX0_MARK, DU2_DB3_MARK,
772 LCDOUT19_MARK, HCTS0_N_MARK, SSI_SCK9_MARK, DU2_DB4_MARK,
773 LCDOUT20_MARK, HRTS0_N_MARK, SSI_WS9_MARK, DU2_DB5_MARK,
774 LCDOUT21_MARK, MSIOF0_SCK_MARK, TS_SDAT0_MARK, ADICLK_MARK,
775 DU2_DB6_MARK, LCDOUT22_MARK, MSIOF0_SYNC_MARK, TS_SCK0_MARK,
776 SSI_SCK2_MARK, ADIDATA_MARK, DU2_DB7_MARK, LCDOUT23_MARK,
777 HRX0_C_MARK, MSIOF0_SS1_MARK, ADICHS0_MARK,
778 DU2_DG5_MARK, LCDOUT13_MARK, MSIOF0_TXD_MARK, ADICHS1_MARK,
779 DU2_DG6_MARK, LCDOUT14_MARK,
780
781 MSIOF0_SS2_MARK, AUDIO_CLKOUT_MARK, ADICHS2_MARK,
782 DU2_DISP_MARK, QPOLA_MARK, HTX0_C_MARK, SCIFA2_TXD_B_MARK,
783 MSIOF0_RXD_MARK, TS_SPSYNC0_MARK, SSI_WS2_MARK,
784 ADICS_SAMP_MARK, DU2_CDE_MARK, QPOLB_MARK, SCIFA2_RXD_B_MARK,
785 USB1_PWEN_MARK, AUDIO_CLKOUT_D_MARK, USB1_OVC_MARK,
786 TCLK1_B_MARK,
787
788 IIC0_SCL_MARK, IIC0_SDA_MARK, I2C0_SCL_MARK, I2C0_SDA_MARK,
789 IIC3_SCL_MARK, IIC3_SDA_MARK, I2C3_SCL_MARK, I2C3_SDA_MARK,
790 PINMUX_MARK_END,
791};
792
793static const u16 pinmux_data[] = {
794 PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
795
796 PINMUX_SINGLE(VI1_DATA7_VI1_B7),
797 PINMUX_SINGLE(USB0_PWEN),
798 PINMUX_SINGLE(USB0_OVC_VBUS),
799 PINMUX_SINGLE(USB2_PWEN),
800 PINMUX_SINGLE(USB2_OVC),
801 PINMUX_SINGLE(AVS1),
802 PINMUX_SINGLE(AVS2),
803 PINMUX_SINGLE(DU_DOTCLKIN0),
804 PINMUX_SINGLE(DU_DOTCLKIN2),
805
806 PINMUX_IPSR_GPSR(IP0_2_0, D0),
807 PINMUX_IPSR_MSEL(IP0_2_0, MSIOF3_SCK_B, SEL_SOF3_1),
808 PINMUX_IPSR_MSEL(IP0_2_0, VI3_DATA0, SEL_VI3_0),
809 PINMUX_IPSR_MSEL(IP0_2_0, VI0_G4, SEL_VI0_0),
810 PINMUX_IPSR_MSEL(IP0_2_0, VI0_G4_B, SEL_VI0_1),
811 PINMUX_IPSR_GPSR(IP0_5_3, D1),
812 PINMUX_IPSR_MSEL(IP0_5_3, MSIOF3_SYNC_B, SEL_SOF3_1),
813 PINMUX_IPSR_MSEL(IP0_5_3, VI3_DATA1, SEL_VI3_0),
814 PINMUX_IPSR_MSEL(IP0_5_3, VI0_G5, SEL_VI0_0),
815 PINMUX_IPSR_MSEL(IP0_5_3, VI0_G5_B, SEL_VI0_1),
816 PINMUX_IPSR_GPSR(IP0_8_6, D2),
817 PINMUX_IPSR_MSEL(IP0_8_6, MSIOF3_RXD_B, SEL_SOF3_1),
818 PINMUX_IPSR_MSEL(IP0_8_6, VI3_DATA2, SEL_VI3_0),
819 PINMUX_IPSR_MSEL(IP0_8_6, VI0_G6, SEL_VI0_0),
820 PINMUX_IPSR_MSEL(IP0_8_6, VI0_G6_B, SEL_VI0_1),
821 PINMUX_IPSR_GPSR(IP0_11_9, D3),
822 PINMUX_IPSR_MSEL(IP0_11_9, MSIOF3_TXD_B, SEL_SOF3_1),
823 PINMUX_IPSR_MSEL(IP0_11_9, VI3_DATA3, SEL_VI3_0),
824 PINMUX_IPSR_MSEL(IP0_11_9, VI0_G7, SEL_VI0_0),
825 PINMUX_IPSR_MSEL(IP0_11_9, VI0_G7_B, SEL_VI0_1),
826 PINMUX_IPSR_GPSR(IP0_15_12, D4),
827 PINMUX_IPSR_MSEL(IP0_15_12, SCIFB1_RXD_F, SEL_SCIFB1_5),
828 PINMUX_IPSR_MSEL(IP0_15_12, SCIFB0_RXD_C, SEL_SCIFB_2),
829 PINMUX_IPSR_MSEL(IP0_15_12, VI3_DATA4, SEL_VI3_0),
830 PINMUX_IPSR_MSEL(IP0_15_12, VI0_R0, SEL_VI0_0),
831 PINMUX_IPSR_MSEL(IP0_15_12, VI0_R0_B, SEL_VI0_1),
832 PINMUX_IPSR_MSEL(IP0_15_12, RX0_B, SEL_SCIF0_1),
833 PINMUX_IPSR_GPSR(IP0_19_16, D5),
834 PINMUX_IPSR_MSEL(IP0_19_16, SCIFB1_TXD_F, SEL_SCIFB1_5),
835 PINMUX_IPSR_MSEL(IP0_19_16, SCIFB0_TXD_C, SEL_SCIFB_2),
836 PINMUX_IPSR_MSEL(IP0_19_16, VI3_DATA5, SEL_VI3_0),
837 PINMUX_IPSR_MSEL(IP0_19_16, VI0_R1, SEL_VI0_0),
838 PINMUX_IPSR_MSEL(IP0_19_16, VI0_R1_B, SEL_VI0_1),
839 PINMUX_IPSR_MSEL(IP0_19_16, TX0_B, SEL_SCIF0_1),
840 PINMUX_IPSR_GPSR(IP0_22_20, D6),
841 PINMUX_IPSR_MSEL(IP0_22_20, IIC2_SCL_C, SEL_IIC2_2),
842 PINMUX_IPSR_MSEL(IP0_22_20, VI3_DATA6, SEL_VI3_0),
843 PINMUX_IPSR_MSEL(IP0_22_20, VI0_R2, SEL_VI0_0),
844 PINMUX_IPSR_MSEL(IP0_22_20, VI0_R2_B, SEL_VI0_1),
845 PINMUX_IPSR_MSEL(IP0_22_20, I2C2_SCL_C, SEL_I2C2_2),
846 PINMUX_IPSR_GPSR(IP0_26_23, D7),
847 PINMUX_IPSR_MSEL(IP0_26_23, AD_DI_B, SEL_ADI_1),
848 PINMUX_IPSR_MSEL(IP0_26_23, IIC2_SDA_C, SEL_IIC2_2),
849 PINMUX_IPSR_MSEL(IP0_26_23, VI3_DATA7, SEL_VI3_0),
850 PINMUX_IPSR_MSEL(IP0_26_23, VI0_R3, SEL_VI0_0),
851 PINMUX_IPSR_MSEL(IP0_26_23, VI0_R3_B, SEL_VI0_1),
852 PINMUX_IPSR_MSEL(IP0_26_23, I2C2_SDA_C, SEL_I2C2_2),
853 PINMUX_IPSR_MSEL(IP0_26_23, TCLK1, SEL_TMU1_0),
854 PINMUX_IPSR_GPSR(IP0_30_27, D8),
855 PINMUX_IPSR_MSEL(IP0_30_27, SCIFA1_SCK_C, SEL_SCIFA1_2),
856 PINMUX_IPSR_GPSR(IP0_30_27, AVB_TXD0),
857 PINMUX_IPSR_MSEL(IP0_30_27, VI0_G0, SEL_VI0_0),
858 PINMUX_IPSR_MSEL(IP0_30_27, VI0_G0_B, SEL_VI0_1),
859 PINMUX_IPSR_MSEL(IP0_30_27, VI2_DATA0_VI2_B0, SEL_VI2_0),
860
861 PINMUX_IPSR_GPSR(IP1_3_0, D9),
862 PINMUX_IPSR_MSEL(IP1_3_0, SCIFA1_RXD_C, SEL_SCIFA1_2),
863 PINMUX_IPSR_GPSR(IP1_3_0, AVB_TXD1),
864 PINMUX_IPSR_MSEL(IP1_3_0, VI0_G1, SEL_VI0_0),
865 PINMUX_IPSR_MSEL(IP1_3_0, VI0_G1_B, SEL_VI0_1),
866 PINMUX_IPSR_MSEL(IP1_3_0, VI2_DATA1_VI2_B1, SEL_VI2_0),
867 PINMUX_IPSR_GPSR(IP1_7_4, D10),
868 PINMUX_IPSR_MSEL(IP1_7_4, SCIFA1_TXD_C, SEL_SCIFA1_2),
869 PINMUX_IPSR_GPSR(IP1_7_4, AVB_TXD2),
870 PINMUX_IPSR_MSEL(IP1_7_4, VI0_G2, SEL_VI0_0),
871 PINMUX_IPSR_MSEL(IP1_7_4, VI0_G2_B, SEL_VI0_1),
872 PINMUX_IPSR_MSEL(IP1_7_4, VI2_DATA2_VI2_B2, SEL_VI2_0),
873 PINMUX_IPSR_GPSR(IP1_11_8, D11),
874 PINMUX_IPSR_MSEL(IP1_11_8, SCIFA1_CTS_N_C, SEL_SCIFA1_2),
875 PINMUX_IPSR_GPSR(IP1_11_8, AVB_TXD3),
876 PINMUX_IPSR_MSEL(IP1_11_8, VI0_G3, SEL_VI0_0),
877 PINMUX_IPSR_MSEL(IP1_11_8, VI0_G3_B, SEL_VI0_1),
878 PINMUX_IPSR_MSEL(IP1_11_8, VI2_DATA3_VI2_B3, SEL_VI2_0),
879 PINMUX_IPSR_GPSR(IP1_14_12, D12),
880 PINMUX_IPSR_MSEL(IP1_14_12, SCIFA1_RTS_N_C, SEL_SCIFA1_2),
881 PINMUX_IPSR_GPSR(IP1_14_12, AVB_TXD4),
882 PINMUX_IPSR_MSEL(IP1_14_12, VI0_HSYNC_N, SEL_VI0_0),
883 PINMUX_IPSR_MSEL(IP1_14_12, VI0_HSYNC_N_B, SEL_VI0_1),
884 PINMUX_IPSR_MSEL(IP1_14_12, VI2_DATA4_VI2_B4, SEL_VI2_0),
885 PINMUX_IPSR_GPSR(IP1_17_15, D13),
886 PINMUX_IPSR_GPSR(IP1_17_15, AVB_TXD5),
887 PINMUX_IPSR_MSEL(IP1_17_15, VI0_VSYNC_N, SEL_VI0_0),
888 PINMUX_IPSR_MSEL(IP1_17_15, VI0_VSYNC_N_B, SEL_VI0_1),
889 PINMUX_IPSR_MSEL(IP1_17_15, VI2_DATA5_VI2_B5, SEL_VI2_0),
890 PINMUX_IPSR_GPSR(IP1_21_18, D14),
891 PINMUX_IPSR_MSEL(IP1_21_18, SCIFB1_RXD_C, SEL_SCIFB1_2),
892 PINMUX_IPSR_GPSR(IP1_21_18, AVB_TXD6),
893 PINMUX_IPSR_MSEL(IP1_21_18, RX1_B, SEL_SCIF1_1),
894 PINMUX_IPSR_MSEL(IP1_21_18, VI0_CLKENB, SEL_VI0_0),
895 PINMUX_IPSR_MSEL(IP1_21_18, VI0_CLKENB_B, SEL_VI0_1),
896 PINMUX_IPSR_MSEL(IP1_21_18, VI2_DATA6_VI2_B6, SEL_VI2_0),
897 PINMUX_IPSR_GPSR(IP1_25_22, D15),
898 PINMUX_IPSR_MSEL(IP1_25_22, SCIFB1_TXD_C, SEL_SCIFB1_2),
899 PINMUX_IPSR_GPSR(IP1_25_22, AVB_TXD7),
900 PINMUX_IPSR_MSEL(IP1_25_22, TX1_B, SEL_SCIF1_1),
901 PINMUX_IPSR_MSEL(IP1_25_22, VI0_FIELD, SEL_VI0_0),
902 PINMUX_IPSR_MSEL(IP1_25_22, VI0_FIELD_B, SEL_VI0_1),
903 PINMUX_IPSR_MSEL(IP1_25_22, VI2_DATA7_VI2_B7, SEL_VI2_0),
904 PINMUX_IPSR_GPSR(IP1_27_26, A0),
905 PINMUX_IPSR_GPSR(IP1_27_26, PWM3),
906 PINMUX_IPSR_GPSR(IP1_29_28, A1),
907 PINMUX_IPSR_GPSR(IP1_29_28, PWM4),
908
909 PINMUX_IPSR_GPSR(IP2_2_0, A2),
910 PINMUX_IPSR_GPSR(IP2_2_0, PWM5),
911 PINMUX_IPSR_MSEL(IP2_2_0, MSIOF1_SS1_B, SEL_SOF1_1),
912 PINMUX_IPSR_GPSR(IP2_5_3, A3),
913 PINMUX_IPSR_GPSR(IP2_5_3, PWM6),
914 PINMUX_IPSR_MSEL(IP2_5_3, MSIOF1_SS2_B, SEL_SOF1_1),
915 PINMUX_IPSR_GPSR(IP2_8_6, A4),
916 PINMUX_IPSR_MSEL(IP2_8_6, MSIOF1_TXD_B, SEL_SOF1_1),
917 PINMUX_IPSR_GPSR(IP2_8_6, TPU0TO0),
918 PINMUX_IPSR_GPSR(IP2_11_9, A5),
919 PINMUX_IPSR_MSEL(IP2_11_9, SCIFA1_TXD_B, SEL_SCIFA1_1),
920 PINMUX_IPSR_GPSR(IP2_11_9, TPU0TO1),
921 PINMUX_IPSR_GPSR(IP2_14_12, A6),
922 PINMUX_IPSR_MSEL(IP2_14_12, SCIFA1_RTS_N_B, SEL_SCIFA1_1),
923 PINMUX_IPSR_GPSR(IP2_14_12, TPU0TO2),
924 PINMUX_IPSR_GPSR(IP2_17_15, A7),
925 PINMUX_IPSR_MSEL(IP2_17_15, SCIFA1_SCK_B, SEL_SCIFA1_1),
926 PINMUX_IPSR_GPSR(IP2_17_15, AUDIO_CLKOUT_B),
927 PINMUX_IPSR_GPSR(IP2_17_15, TPU0TO3),
928 PINMUX_IPSR_GPSR(IP2_21_18, A8),
929 PINMUX_IPSR_MSEL(IP2_21_18, SCIFA1_RXD_B, SEL_SCIFA1_1),
930 PINMUX_IPSR_MSEL(IP2_21_18, SSI_SCK5_B, SEL_SSI5_1),
931 PINMUX_IPSR_MSEL(IP2_21_18, VI0_R4, SEL_VI0_0),
932 PINMUX_IPSR_MSEL(IP2_21_18, VI0_R4_B, SEL_VI0_1),
933 PINMUX_IPSR_MSEL(IP2_21_18, SCIFB2_RXD_C, SEL_SCIFB2_2),
934 PINMUX_IPSR_MSEL(IP2_21_18, RX2_B, SEL_SCIF2_1),
935 PINMUX_IPSR_MSEL(IP2_21_18, VI2_DATA0_VI2_B0_B, SEL_VI2_1),
936 PINMUX_IPSR_GPSR(IP2_25_22, A9),
937 PINMUX_IPSR_MSEL(IP2_25_22, SCIFA1_CTS_N_B, SEL_SCIFA1_1),
938 PINMUX_IPSR_MSEL(IP2_25_22, SSI_WS5_B, SEL_SSI5_1),
939 PINMUX_IPSR_MSEL(IP2_25_22, VI0_R5, SEL_VI0_0),
940 PINMUX_IPSR_MSEL(IP2_25_22, VI0_R5_B, SEL_VI0_1),
941 PINMUX_IPSR_MSEL(IP2_25_22, SCIFB2_TXD_C, SEL_SCIFB2_2),
942 PINMUX_IPSR_MSEL(IP2_25_22, TX2_B, SEL_SCIF2_1),
943 PINMUX_IPSR_MSEL(IP2_25_22, VI2_DATA1_VI2_B1_B, SEL_VI2_1),
944 PINMUX_IPSR_GPSR(IP2_28_26, A10),
945 PINMUX_IPSR_MSEL(IP2_28_26, SSI_SDATA5_B, SEL_SSI5_1),
946 PINMUX_IPSR_GPSR(IP2_28_26, MSIOF2_SYNC),
947 PINMUX_IPSR_MSEL(IP2_28_26, VI0_R6, SEL_VI0_0),
948 PINMUX_IPSR_MSEL(IP2_28_26, VI0_R6_B, SEL_VI0_1),
949 PINMUX_IPSR_MSEL(IP2_28_26, VI2_DATA2_VI2_B2_B, SEL_VI2_1),
950
951 PINMUX_IPSR_GPSR(IP3_3_0, A11),
952 PINMUX_IPSR_MSEL(IP3_3_0, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
953 PINMUX_IPSR_GPSR(IP3_3_0, MSIOF2_SCK),
954 PINMUX_IPSR_MSEL(IP3_3_0, VI1_R0, SEL_VI1_0),
955 PINMUX_IPSR_MSEL(IP3_3_0, VI1_R0_B, SEL_VI1_1),
956 PINMUX_IPSR_GPSR(IP3_3_0, VI2_G0),
957 PINMUX_IPSR_MSEL(IP3_3_0, VI2_DATA3_VI2_B3_B, SEL_VI2_1),
958 PINMUX_IPSR_GPSR(IP3_7_4, A12),
959 PINMUX_IPSR_MSEL(IP3_7_4, SCIFB2_RXD_B, SEL_SCIFB2_1),
960 PINMUX_IPSR_GPSR(IP3_7_4, MSIOF2_TXD),
961 PINMUX_IPSR_MSEL(IP3_7_4, VI1_R1, SEL_VI1_0),
962 PINMUX_IPSR_MSEL(IP3_7_4, VI1_R1_B, SEL_VI1_1),
963 PINMUX_IPSR_GPSR(IP3_7_4, VI2_G1),
964 PINMUX_IPSR_MSEL(IP3_7_4, VI2_DATA4_VI2_B4_B, SEL_VI2_1),
965 PINMUX_IPSR_GPSR(IP3_11_8, A13),
966 PINMUX_IPSR_MSEL(IP3_11_8, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
967 PINMUX_IPSR_GPSR(IP3_11_8, EX_WAIT2),
968 PINMUX_IPSR_GPSR(IP3_11_8, MSIOF2_RXD),
969 PINMUX_IPSR_MSEL(IP3_11_8, VI1_R2, SEL_VI1_0),
970 PINMUX_IPSR_MSEL(IP3_11_8, VI1_R2_B, SEL_VI1_1),
971 PINMUX_IPSR_GPSR(IP3_11_8, VI2_G2),
972 PINMUX_IPSR_MSEL(IP3_11_8, VI2_DATA5_VI2_B5_B, SEL_VI2_1),
973 PINMUX_IPSR_GPSR(IP3_14_12, A14),
974 PINMUX_IPSR_MSEL(IP3_14_12, SCIFB2_TXD_B, SEL_SCIFB2_1),
975 PINMUX_IPSR_GPSR(IP3_14_12, ATACS11_N),
976 PINMUX_IPSR_GPSR(IP3_14_12, MSIOF2_SS1),
977 PINMUX_IPSR_GPSR(IP3_17_15, A15),
978 PINMUX_IPSR_MSEL(IP3_17_15, SCIFB2_SCK_B, SEL_SCIFB2_1),
979 PINMUX_IPSR_GPSR(IP3_17_15, ATARD1_N),
980 PINMUX_IPSR_GPSR(IP3_17_15, MSIOF2_SS2),
981 PINMUX_IPSR_GPSR(IP3_19_18, A16),
982 PINMUX_IPSR_GPSR(IP3_19_18, ATAWR1_N),
983 PINMUX_IPSR_GPSR(IP3_22_20, A17),
984 PINMUX_IPSR_MSEL(IP3_22_20, AD_DO_B, SEL_ADI_1),
985 PINMUX_IPSR_GPSR(IP3_22_20, ATADIR1_N),
986 PINMUX_IPSR_GPSR(IP3_25_23, A18),
987 PINMUX_IPSR_MSEL(IP3_25_23, AD_CLK_B, SEL_ADI_1),
988 PINMUX_IPSR_GPSR(IP3_25_23, ATAG1_N),
989 PINMUX_IPSR_GPSR(IP3_28_26, A19),
990 PINMUX_IPSR_MSEL(IP3_28_26, AD_NCS_N_B, SEL_ADI_1),
991 PINMUX_IPSR_GPSR(IP3_28_26, ATACS01_N),
992 PINMUX_IPSR_MSEL(IP3_28_26, EX_WAIT0_B, SEL_LBS_1),
993 PINMUX_IPSR_GPSR(IP3_31_29, A20),
994 PINMUX_IPSR_GPSR(IP3_31_29, SPCLK),
995 PINMUX_IPSR_MSEL(IP3_31_29, VI1_R3, SEL_VI1_0),
996 PINMUX_IPSR_MSEL(IP3_31_29, VI1_R3_B, SEL_VI1_1),
997 PINMUX_IPSR_GPSR(IP3_31_29, VI2_G4),
998
999 PINMUX_IPSR_GPSR(IP4_2_0, A21),
1000 PINMUX_IPSR_GPSR(IP4_2_0, MOSI_IO0),
1001 PINMUX_IPSR_MSEL(IP4_2_0, VI1_R4, SEL_VI1_0),
1002 PINMUX_IPSR_MSEL(IP4_2_0, VI1_R4_B, SEL_VI1_1),
1003 PINMUX_IPSR_GPSR(IP4_2_0, VI2_G5),
1004 PINMUX_IPSR_GPSR(IP4_5_3, A22),
1005 PINMUX_IPSR_GPSR(IP4_5_3, MISO_IO1),
1006 PINMUX_IPSR_MSEL(IP4_5_3, VI1_R5, SEL_VI1_0),
1007 PINMUX_IPSR_MSEL(IP4_5_3, VI1_R5_B, SEL_VI1_1),
1008 PINMUX_IPSR_GPSR(IP4_5_3, VI2_G6),
1009 PINMUX_IPSR_GPSR(IP4_8_6, A23),
1010 PINMUX_IPSR_GPSR(IP4_8_6, IO2),
1011 PINMUX_IPSR_MSEL(IP4_8_6, VI1_G7, SEL_VI1_0),
1012 PINMUX_IPSR_MSEL(IP4_8_6, VI1_G7_B, SEL_VI1_1),
1013 PINMUX_IPSR_GPSR(IP4_8_6, VI2_G7),
1014 PINMUX_IPSR_GPSR(IP4_11_9, A24),
1015 PINMUX_IPSR_GPSR(IP4_11_9, IO3),
1016 PINMUX_IPSR_MSEL(IP4_11_9, VI1_R7, SEL_VI1_0),
1017 PINMUX_IPSR_MSEL(IP4_11_9, VI1_R7_B, SEL_VI1_1),
1018 PINMUX_IPSR_MSEL(IP4_11_9, VI2_CLKENB, SEL_VI2_0),
1019 PINMUX_IPSR_MSEL(IP4_11_9, VI2_CLKENB_B, SEL_VI2_1),
1020 PINMUX_IPSR_GPSR(IP4_14_12, A25),
1021 PINMUX_IPSR_GPSR(IP4_14_12, SSL),
1022 PINMUX_IPSR_MSEL(IP4_14_12, VI1_G6, SEL_VI1_0),
1023 PINMUX_IPSR_MSEL(IP4_14_12, VI1_G6_B, SEL_VI1_1),
1024 PINMUX_IPSR_MSEL(IP4_14_12, VI2_FIELD, SEL_VI2_0),
1025 PINMUX_IPSR_MSEL(IP4_14_12, VI2_FIELD_B, SEL_VI2_1),
1026 PINMUX_IPSR_GPSR(IP4_17_15, CS0_N),
1027 PINMUX_IPSR_MSEL(IP4_17_15, VI1_R6, SEL_VI1_0),
1028 PINMUX_IPSR_MSEL(IP4_17_15, VI1_R6_B, SEL_VI1_1),
1029 PINMUX_IPSR_GPSR(IP4_17_15, VI2_G3),
1030 PINMUX_IPSR_MSEL(IP4_17_15, MSIOF0_SS2_B, SEL_SOF0_1),
1031 PINMUX_IPSR_GPSR(IP4_20_18, CS1_N_A26),
1032 PINMUX_IPSR_GPSR(IP4_20_18, SPEEDIN),
1033 PINMUX_IPSR_MSEL(IP4_20_18, VI0_R7, SEL_VI0_0),
1034 PINMUX_IPSR_MSEL(IP4_20_18, VI0_R7_B, SEL_VI0_1),
1035 PINMUX_IPSR_MSEL(IP4_20_18, VI2_CLK, SEL_VI2_0),
1036 PINMUX_IPSR_MSEL(IP4_20_18, VI2_CLK_B, SEL_VI2_1),
1037 PINMUX_IPSR_GPSR(IP4_23_21, EX_CS0_N),
1038 PINMUX_IPSR_MSEL(IP4_23_21, HRX1_B, SEL_HSCIF1_1),
1039 PINMUX_IPSR_MSEL(IP4_23_21, VI1_G5, SEL_VI1_0),
1040 PINMUX_IPSR_MSEL(IP4_23_21, VI1_G5_B, SEL_VI1_1),
1041 PINMUX_IPSR_GPSR(IP4_23_21, VI2_R0),
1042 PINMUX_IPSR_MSEL(IP4_23_21, HTX0_B, SEL_HSCIF0_1),
1043 PINMUX_IPSR_MSEL(IP4_23_21, MSIOF0_SS1_B, SEL_SOF0_1),
1044 PINMUX_IPSR_GPSR(IP4_26_24, EX_CS1_N),
1045 PINMUX_IPSR_GPSR(IP4_26_24, GPS_CLK),
1046 PINMUX_IPSR_MSEL(IP4_26_24, HCTS1_N_B, SEL_HSCIF1_1),
1047 PINMUX_IPSR_MSEL(IP4_26_24, VI1_FIELD, SEL_VI1_0),
1048 PINMUX_IPSR_MSEL(IP4_26_24, VI1_FIELD_B, SEL_VI1_1),
1049 PINMUX_IPSR_GPSR(IP4_26_24, VI2_R1),
1050 PINMUX_IPSR_GPSR(IP4_29_27, EX_CS2_N),
1051 PINMUX_IPSR_GPSR(IP4_29_27, GPS_SIGN),
1052 PINMUX_IPSR_MSEL(IP4_29_27, HRTS1_N_B, SEL_HSCIF1_1),
1053 PINMUX_IPSR_GPSR(IP4_29_27, VI3_CLKENB),
1054 PINMUX_IPSR_MSEL(IP4_29_27, VI1_G0, SEL_VI1_0),
1055 PINMUX_IPSR_MSEL(IP4_29_27, VI1_G0_B, SEL_VI1_1),
1056 PINMUX_IPSR_GPSR(IP4_29_27, VI2_R2),
1057
1058 PINMUX_IPSR_GPSR(IP5_2_0, EX_CS3_N),
1059 PINMUX_IPSR_GPSR(IP5_2_0, GPS_MAG),
1060 PINMUX_IPSR_GPSR(IP5_2_0, VI3_FIELD),
1061 PINMUX_IPSR_MSEL(IP5_2_0, VI1_G1, SEL_VI1_0),
1062 PINMUX_IPSR_MSEL(IP5_2_0, VI1_G1_B, SEL_VI1_1),
1063 PINMUX_IPSR_GPSR(IP5_2_0, VI2_R3),
1064 PINMUX_IPSR_GPSR(IP5_5_3, EX_CS4_N),
1065 PINMUX_IPSR_MSEL(IP5_5_3, MSIOF1_SCK_B, SEL_SOF1_1),
1066 PINMUX_IPSR_GPSR(IP5_5_3, VI3_HSYNC_N),
1067 PINMUX_IPSR_MSEL(IP5_5_3, VI2_HSYNC_N, SEL_VI2_0),
1068 PINMUX_IPSR_MSEL(IP5_5_3, IIC1_SCL, SEL_IIC1_0),
1069 PINMUX_IPSR_MSEL(IP5_5_3, VI2_HSYNC_N_B, SEL_VI2_1),
1070 PINMUX_IPSR_GPSR(IP5_5_3, INTC_EN0_N),
1071 PINMUX_IPSR_MSEL(IP5_5_3, I2C1_SCL, SEL_I2C1_0),
1072 PINMUX_IPSR_GPSR(IP5_9_6, EX_CS5_N),
1073 PINMUX_IPSR_MSEL(IP5_9_6, CAN0_RX, SEL_CAN0_0),
1074 PINMUX_IPSR_MSEL(IP5_9_6, MSIOF1_RXD_B, SEL_SOF1_1),
1075 PINMUX_IPSR_GPSR(IP5_9_6, VI3_VSYNC_N),
1076 PINMUX_IPSR_MSEL(IP5_9_6, VI1_G2, SEL_VI1_0),
1077 PINMUX_IPSR_MSEL(IP5_9_6, VI1_G2_B, SEL_VI1_1),
1078 PINMUX_IPSR_GPSR(IP5_9_6, VI2_R4),
1079 PINMUX_IPSR_MSEL(IP5_9_6, IIC1_SDA, SEL_IIC1_0),
1080 PINMUX_IPSR_GPSR(IP5_9_6, INTC_EN1_N),
1081 PINMUX_IPSR_MSEL(IP5_9_6, I2C1_SDA, SEL_I2C1_0),
1082 PINMUX_IPSR_GPSR(IP5_12_10, BS_N),
1083 PINMUX_IPSR_MSEL(IP5_12_10, IETX, SEL_IEB_0),
1084 PINMUX_IPSR_MSEL(IP5_12_10, HTX1_B, SEL_HSCIF1_1),
1085 PINMUX_IPSR_MSEL(IP5_12_10, CAN1_TX, SEL_CAN1_0),
1086 PINMUX_IPSR_GPSR(IP5_12_10, DRACK0),
1087 PINMUX_IPSR_MSEL(IP5_12_10, IETX_C, SEL_IEB_2),
1088 PINMUX_IPSR_GPSR(IP5_14_13, RD_N),
1089 PINMUX_IPSR_MSEL(IP5_14_13, CAN0_TX, SEL_CAN0_0),
1090 PINMUX_IPSR_MSEL(IP5_14_13, SCIFA0_SCK_B, SEL_SCFA_1),
1091 PINMUX_IPSR_GPSR(IP5_17_15, RD_WR_N),
1092 PINMUX_IPSR_MSEL(IP5_17_15, VI1_G3, SEL_VI1_0),
1093 PINMUX_IPSR_MSEL(IP5_17_15, VI1_G3_B, SEL_VI1_1),
1094 PINMUX_IPSR_GPSR(IP5_17_15, VI2_R5),
1095 PINMUX_IPSR_MSEL(IP5_17_15, SCIFA0_RXD_B, SEL_SCFA_1),
Marek Vasutc40f2d62018-01-17 22:18:59 +01001096 PINMUX_IPSR_GPSR(IP5_20_18, WE0_N),
1097 PINMUX_IPSR_MSEL(IP5_20_18, IECLK, SEL_IEB_0),
1098 PINMUX_IPSR_MSEL(IP5_20_18, CAN_CLK, SEL_CANCLK_0),
1099 PINMUX_IPSR_MSEL(IP5_20_18, VI2_VSYNC_N, SEL_VI2_0),
1100 PINMUX_IPSR_MSEL(IP5_20_18, SCIFA0_TXD_B, SEL_SCFA_1),
1101 PINMUX_IPSR_MSEL(IP5_20_18, VI2_VSYNC_N_B, SEL_VI2_1),
1102 PINMUX_IPSR_GPSR(IP5_23_21, WE1_N),
1103 PINMUX_IPSR_MSEL(IP5_23_21, IERX, SEL_IEB_0),
1104 PINMUX_IPSR_MSEL(IP5_23_21, CAN1_RX, SEL_CAN1_0),
1105 PINMUX_IPSR_MSEL(IP5_23_21, VI1_G4, SEL_VI1_0),
1106 PINMUX_IPSR_MSEL(IP5_23_21, VI1_G4_B, SEL_VI1_1),
1107 PINMUX_IPSR_GPSR(IP5_23_21, VI2_R6),
1108 PINMUX_IPSR_MSEL(IP5_23_21, SCIFA0_CTS_N_B, SEL_SCFA_1),
1109 PINMUX_IPSR_MSEL(IP5_23_21, IERX_C, SEL_IEB_2),
1110 PINMUX_IPSR_MSEL(IP5_26_24, EX_WAIT0, SEL_LBS_0),
1111 PINMUX_IPSR_GPSR(IP5_26_24, IRQ3),
Marek Vasutc40f2d62018-01-17 22:18:59 +01001112 PINMUX_IPSR_MSEL(IP5_26_24, VI3_CLK, SEL_VI3_0),
1113 PINMUX_IPSR_MSEL(IP5_26_24, SCIFA0_RTS_N_B, SEL_SCFA_1),
1114 PINMUX_IPSR_MSEL(IP5_26_24, HRX0_B, SEL_HSCIF0_1),
1115 PINMUX_IPSR_MSEL(IP5_26_24, MSIOF0_SCK_B, SEL_SOF0_1),
1116 PINMUX_IPSR_GPSR(IP5_29_27, DREQ0_N),
1117 PINMUX_IPSR_MSEL(IP5_29_27, VI1_HSYNC_N, SEL_VI1_0),
1118 PINMUX_IPSR_MSEL(IP5_29_27, VI1_HSYNC_N_B, SEL_VI1_1),
1119 PINMUX_IPSR_GPSR(IP5_29_27, VI2_R7),
1120 PINMUX_IPSR_MSEL(IP5_29_27, SSI_SCK78_C, SEL_SSI7_2),
1121 PINMUX_IPSR_MSEL(IP5_29_27, SSI_WS78_B, SEL_SSI7_1),
1122
1123 PINMUX_IPSR_GPSR(IP6_2_0, DACK0),
1124 PINMUX_IPSR_GPSR(IP6_2_0, IRQ0),
Marek Vasutc40f2d62018-01-17 22:18:59 +01001125 PINMUX_IPSR_MSEL(IP6_2_0, SSI_SCK6_B, SEL_SSI6_1),
1126 PINMUX_IPSR_MSEL(IP6_2_0, VI1_VSYNC_N, SEL_VI1_0),
1127 PINMUX_IPSR_MSEL(IP6_2_0, VI1_VSYNC_N_B, SEL_VI1_1),
1128 PINMUX_IPSR_MSEL(IP6_2_0, SSI_WS78_C, SEL_SSI7_2),
1129 PINMUX_IPSR_GPSR(IP6_5_3, DREQ1_N),
1130 PINMUX_IPSR_MSEL(IP6_5_3, VI1_CLKENB, SEL_VI1_0),
1131 PINMUX_IPSR_MSEL(IP6_5_3, VI1_CLKENB_B, SEL_VI1_1),
1132 PINMUX_IPSR_MSEL(IP6_5_3, SSI_SDATA7_C, SEL_SSI7_2),
1133 PINMUX_IPSR_MSEL(IP6_5_3, SSI_SCK78_B, SEL_SSI7_1),
1134 PINMUX_IPSR_GPSR(IP6_8_6, DACK1),
1135 PINMUX_IPSR_GPSR(IP6_8_6, IRQ1),
Marek Vasutc40f2d62018-01-17 22:18:59 +01001136 PINMUX_IPSR_MSEL(IP6_8_6, SSI_WS6_B, SEL_SSI6_1),
1137 PINMUX_IPSR_MSEL(IP6_8_6, SSI_SDATA8_C, SEL_SSI8_2),
1138 PINMUX_IPSR_GPSR(IP6_10_9, DREQ2_N),
1139 PINMUX_IPSR_MSEL(IP6_10_9, HSCK1_B, SEL_HSCIF1_1),
1140 PINMUX_IPSR_MSEL(IP6_10_9, HCTS0_N_B, SEL_HSCIF0_1),
1141 PINMUX_IPSR_MSEL(IP6_10_9, MSIOF0_TXD_B, SEL_SOF0_1),
1142 PINMUX_IPSR_GPSR(IP6_13_11, DACK2),
1143 PINMUX_IPSR_GPSR(IP6_13_11, IRQ2),
Marek Vasutc40f2d62018-01-17 22:18:59 +01001144 PINMUX_IPSR_MSEL(IP6_13_11, SSI_SDATA6_B, SEL_SSI6_1),
1145 PINMUX_IPSR_MSEL(IP6_13_11, HRTS0_N_B, SEL_HSCIF0_1),
1146 PINMUX_IPSR_MSEL(IP6_13_11, MSIOF0_RXD_B, SEL_SOF0_1),
1147 PINMUX_IPSR_GPSR(IP6_16_14, ETH_CRS_DV),
1148 PINMUX_IPSR_MSEL(IP6_16_14, STP_ISCLK_0_B, SEL_SSP_1),
1149 PINMUX_IPSR_MSEL(IP6_16_14, TS_SDEN0_D, SEL_TSIF0_3),
1150 PINMUX_IPSR_MSEL(IP6_16_14, GLO_Q0_C, SEL_GPS_2),
1151 PINMUX_IPSR_MSEL(IP6_16_14, IIC2_SCL_E, SEL_IIC2_4),
1152 PINMUX_IPSR_MSEL(IP6_16_14, I2C2_SCL_E, SEL_I2C2_4),
1153 PINMUX_IPSR_GPSR(IP6_19_17, ETH_RX_ER),
1154 PINMUX_IPSR_MSEL(IP6_19_17, STP_ISD_0_B, SEL_SSP_1),
1155 PINMUX_IPSR_MSEL(IP6_19_17, TS_SPSYNC0_D, SEL_TSIF0_3),
1156 PINMUX_IPSR_MSEL(IP6_19_17, GLO_Q1_C, SEL_GPS_2),
1157 PINMUX_IPSR_MSEL(IP6_19_17, IIC2_SDA_E, SEL_IIC2_4),
1158 PINMUX_IPSR_MSEL(IP6_19_17, I2C2_SDA_E, SEL_I2C2_4),
1159 PINMUX_IPSR_GPSR(IP6_22_20, ETH_RXD0),
1160 PINMUX_IPSR_MSEL(IP6_22_20, STP_ISEN_0_B, SEL_SSP_1),
1161 PINMUX_IPSR_MSEL(IP6_22_20, TS_SDAT0_D, SEL_TSIF0_3),
1162 PINMUX_IPSR_MSEL(IP6_22_20, GLO_I0_C, SEL_GPS_2),
1163 PINMUX_IPSR_MSEL(IP6_22_20, SCIFB1_SCK_G, SEL_SCIFB1_6),
1164 PINMUX_IPSR_MSEL(IP6_22_20, SCK1_E, SEL_SCIF1_4),
1165 PINMUX_IPSR_GPSR(IP6_25_23, ETH_RXD1),
1166 PINMUX_IPSR_MSEL(IP6_25_23, HRX0_E, SEL_HSCIF0_4),
1167 PINMUX_IPSR_MSEL(IP6_25_23, STP_ISSYNC_0_B, SEL_SSP_1),
1168 PINMUX_IPSR_MSEL(IP6_25_23, TS_SCK0_D, SEL_TSIF0_3),
1169 PINMUX_IPSR_MSEL(IP6_25_23, GLO_I1_C, SEL_GPS_2),
1170 PINMUX_IPSR_MSEL(IP6_25_23, SCIFB1_RXD_G, SEL_SCIFB1_6),
1171 PINMUX_IPSR_MSEL(IP6_25_23, RX1_E, SEL_SCIF1_4),
1172 PINMUX_IPSR_GPSR(IP6_28_26, ETH_LINK),
1173 PINMUX_IPSR_MSEL(IP6_28_26, HTX0_E, SEL_HSCIF0_4),
1174 PINMUX_IPSR_MSEL(IP6_28_26, STP_IVCXO27_0_B, SEL_SSP_1),
1175 PINMUX_IPSR_MSEL(IP6_28_26, SCIFB1_TXD_G, SEL_SCIFB1_6),
1176 PINMUX_IPSR_MSEL(IP6_28_26, TX1_E, SEL_SCIF1_4),
1177 PINMUX_IPSR_GPSR(IP6_31_29, ETH_REF_CLK),
1178 PINMUX_IPSR_MSEL(IP6_31_29, HCTS0_N_E, SEL_HSCIF0_4),
1179 PINMUX_IPSR_MSEL(IP6_31_29, STP_IVCXO27_1_B, SEL_SSP_1),
1180 PINMUX_IPSR_MSEL(IP6_31_29, HRX0_F, SEL_HSCIF0_5),
1181
1182 PINMUX_IPSR_GPSR(IP7_2_0, ETH_MDIO),
1183 PINMUX_IPSR_MSEL(IP7_2_0, HRTS0_N_E, SEL_HSCIF0_4),
1184 PINMUX_IPSR_MSEL(IP7_2_0, SIM0_D_C, SEL_SIM_2),
1185 PINMUX_IPSR_MSEL(IP7_2_0, HCTS0_N_F, SEL_HSCIF0_5),
1186 PINMUX_IPSR_GPSR(IP7_5_3, ETH_TXD1),
1187 PINMUX_IPSR_MSEL(IP7_5_3, HTX0_F, SEL_HSCIF0_5),
1188 PINMUX_IPSR_MSEL(IP7_5_3, BPFCLK_G, SEL_FM_6),
1189 PINMUX_IPSR_GPSR(IP7_7_6, ETH_TX_EN),
1190 PINMUX_IPSR_MSEL(IP7_7_6, SIM0_CLK_C, SEL_SIM_2),
1191 PINMUX_IPSR_MSEL(IP7_7_6, HRTS0_N_F, SEL_HSCIF0_5),
1192 PINMUX_IPSR_GPSR(IP7_9_8, ETH_MAGIC),
1193 PINMUX_IPSR_MSEL(IP7_9_8, SIM0_RST_C, SEL_SIM_2),
1194 PINMUX_IPSR_GPSR(IP7_12_10, ETH_TXD0),
1195 PINMUX_IPSR_MSEL(IP7_12_10, STP_ISCLK_1_B, SEL_SSP_1),
1196 PINMUX_IPSR_MSEL(IP7_12_10, TS_SDEN1_C, SEL_TSIF1_2),
1197 PINMUX_IPSR_MSEL(IP7_12_10, GLO_SCLK_C, SEL_GPS_2),
1198 PINMUX_IPSR_GPSR(IP7_15_13, ETH_MDC),
1199 PINMUX_IPSR_MSEL(IP7_15_13, STP_ISD_1_B, SEL_SSP_1),
1200 PINMUX_IPSR_MSEL(IP7_15_13, TS_SPSYNC1_C, SEL_TSIF1_2),
1201 PINMUX_IPSR_MSEL(IP7_15_13, GLO_SDATA_C, SEL_GPS_2),
1202 PINMUX_IPSR_GPSR(IP7_18_16, PWM0),
1203 PINMUX_IPSR_MSEL(IP7_18_16, SCIFA2_SCK_C, SEL_SCIFA2_2),
1204 PINMUX_IPSR_MSEL(IP7_18_16, STP_ISEN_1_B, SEL_SSP_1),
1205 PINMUX_IPSR_MSEL(IP7_18_16, TS_SDAT1_C, SEL_TSIF1_2),
1206 PINMUX_IPSR_MSEL(IP7_18_16, GLO_SS_C, SEL_GPS_2),
1207 PINMUX_IPSR_GPSR(IP7_21_19, PWM1),
1208 PINMUX_IPSR_MSEL(IP7_21_19, SCIFA2_TXD_C, SEL_SCIFA2_2),
1209 PINMUX_IPSR_MSEL(IP7_21_19, STP_ISSYNC_1_B, SEL_SSP_1),
1210 PINMUX_IPSR_MSEL(IP7_21_19, TS_SCK1_C, SEL_TSIF1_2),
1211 PINMUX_IPSR_MSEL(IP7_21_19, GLO_RFON_C, SEL_GPS_2),
1212 PINMUX_IPSR_GPSR(IP7_21_19, PCMOE_N),
1213 PINMUX_IPSR_GPSR(IP7_24_22, PWM2),
1214 PINMUX_IPSR_GPSR(IP7_24_22, PWMFSW0),
1215 PINMUX_IPSR_MSEL(IP7_24_22, SCIFA2_RXD_C, SEL_SCIFA2_2),
1216 PINMUX_IPSR_GPSR(IP7_24_22, PCMWE_N),
1217 PINMUX_IPSR_MSEL(IP7_24_22, IECLK_C, SEL_IEB_2),
1218 PINMUX_IPSR_GPSR(IP7_26_25, DU_DOTCLKIN1),
1219 PINMUX_IPSR_GPSR(IP7_26_25, AUDIO_CLKC),
1220 PINMUX_IPSR_GPSR(IP7_26_25, AUDIO_CLKOUT_C),
1221 PINMUX_IPSR_MSEL(IP7_28_27, VI0_CLK, SEL_VI0_0),
1222 PINMUX_IPSR_GPSR(IP7_28_27, ATACS00_N),
1223 PINMUX_IPSR_GPSR(IP7_28_27, AVB_RXD1),
1224 PINMUX_IPSR_MSEL(IP7_30_29, VI0_DATA0_VI0_B0, SEL_VI0_0),
1225 PINMUX_IPSR_GPSR(IP7_30_29, ATACS10_N),
1226 PINMUX_IPSR_GPSR(IP7_30_29, AVB_RXD2),
1227
1228 PINMUX_IPSR_MSEL(IP8_1_0, VI0_DATA1_VI0_B1, SEL_VI0_0),
1229 PINMUX_IPSR_GPSR(IP8_1_0, ATARD0_N),
1230 PINMUX_IPSR_GPSR(IP8_1_0, AVB_RXD3),
1231 PINMUX_IPSR_MSEL(IP8_3_2, VI0_DATA2_VI0_B2, SEL_VI0_0),
1232 PINMUX_IPSR_GPSR(IP8_3_2, ATAWR0_N),
1233 PINMUX_IPSR_GPSR(IP8_3_2, AVB_RXD4),
1234 PINMUX_IPSR_MSEL(IP8_5_4, VI0_DATA3_VI0_B3, SEL_VI0_0),
1235 PINMUX_IPSR_GPSR(IP8_5_4, ATADIR0_N),
1236 PINMUX_IPSR_GPSR(IP8_5_4, AVB_RXD5),
1237 PINMUX_IPSR_MSEL(IP8_7_6, VI0_DATA4_VI0_B4, SEL_VI0_0),
1238 PINMUX_IPSR_GPSR(IP8_7_6, ATAG0_N),
1239 PINMUX_IPSR_GPSR(IP8_7_6, AVB_RXD6),
1240 PINMUX_IPSR_MSEL(IP8_9_8, VI0_DATA5_VI0_B5, SEL_VI0_0),
1241 PINMUX_IPSR_GPSR(IP8_9_8, EX_WAIT1),
1242 PINMUX_IPSR_GPSR(IP8_9_8, AVB_RXD7),
1243 PINMUX_IPSR_MSEL(IP8_11_10, VI0_DATA6_VI0_B6, SEL_VI0_0),
1244 PINMUX_IPSR_GPSR(IP8_11_10, AVB_RX_ER),
1245 PINMUX_IPSR_MSEL(IP8_13_12, VI0_DATA7_VI0_B7, SEL_VI0_0),
1246 PINMUX_IPSR_GPSR(IP8_13_12, AVB_RX_CLK),
1247 PINMUX_IPSR_MSEL(IP8_15_14, VI1_CLK, SEL_VI1_0),
1248 PINMUX_IPSR_GPSR(IP8_15_14, AVB_RX_DV),
1249 PINMUX_IPSR_MSEL(IP8_17_16, VI1_DATA0_VI1_B0, SEL_VI1_0),
1250 PINMUX_IPSR_MSEL(IP8_17_16, SCIFA1_SCK_D, SEL_SCIFA1_3),
1251 PINMUX_IPSR_GPSR(IP8_17_16, AVB_CRS),
1252 PINMUX_IPSR_MSEL(IP8_19_18, VI1_DATA1_VI1_B1, SEL_VI1_0),
1253 PINMUX_IPSR_MSEL(IP8_19_18, SCIFA1_RXD_D, SEL_SCIFA1_3),
1254 PINMUX_IPSR_GPSR(IP8_19_18, AVB_MDC),
1255 PINMUX_IPSR_MSEL(IP8_21_20, VI1_DATA2_VI1_B2, SEL_VI1_0),
1256 PINMUX_IPSR_MSEL(IP8_21_20, SCIFA1_TXD_D, SEL_SCIFA1_3),
1257 PINMUX_IPSR_GPSR(IP8_21_20, AVB_MDIO),
1258 PINMUX_IPSR_MSEL(IP8_23_22, VI1_DATA3_VI1_B3, SEL_VI1_0),
1259 PINMUX_IPSR_MSEL(IP8_23_22, SCIFA1_CTS_N_D, SEL_SCIFA1_3),
1260 PINMUX_IPSR_GPSR(IP8_23_22, AVB_GTX_CLK),
1261 PINMUX_IPSR_MSEL(IP8_25_24, VI1_DATA4_VI1_B4, SEL_VI1_0),
1262 PINMUX_IPSR_MSEL(IP8_25_24, SCIFA1_RTS_N_D, SEL_SCIFA1_3),
1263 PINMUX_IPSR_GPSR(IP8_25_24, AVB_MAGIC),
1264 PINMUX_IPSR_MSEL(IP8_26, VI1_DATA5_VI1_B5, SEL_VI1_0),
1265 PINMUX_IPSR_GPSR(IP8_26, AVB_PHY_INT),
1266 PINMUX_IPSR_MSEL(IP8_27, VI1_DATA6_VI1_B6, SEL_VI1_0),
1267 PINMUX_IPSR_GPSR(IP8_27, AVB_GTXREFCLK),
1268 PINMUX_IPSR_GPSR(IP8_28, SD0_CLK),
1269 PINMUX_IPSR_MSEL(IP8_28, VI1_DATA0_VI1_B0_B, SEL_VI1_1),
1270 PINMUX_IPSR_GPSR(IP8_30_29, SD0_CMD),
1271 PINMUX_IPSR_MSEL(IP8_30_29, SCIFB1_SCK_B, SEL_SCIFB1_1),
1272 PINMUX_IPSR_MSEL(IP8_30_29, VI1_DATA1_VI1_B1_B, SEL_VI1_1),
1273
1274 PINMUX_IPSR_GPSR(IP9_1_0, SD0_DAT0),
1275 PINMUX_IPSR_MSEL(IP9_1_0, SCIFB1_RXD_B, SEL_SCIFB1_1),
1276 PINMUX_IPSR_MSEL(IP9_1_0, VI1_DATA2_VI1_B2_B, SEL_VI1_1),
1277 PINMUX_IPSR_GPSR(IP9_3_2, SD0_DAT1),
1278 PINMUX_IPSR_MSEL(IP9_3_2, SCIFB1_TXD_B, SEL_SCIFB1_1),
1279 PINMUX_IPSR_MSEL(IP9_3_2, VI1_DATA3_VI1_B3_B, SEL_VI1_1),
1280 PINMUX_IPSR_GPSR(IP9_5_4, SD0_DAT2),
1281 PINMUX_IPSR_MSEL(IP9_5_4, SCIFB1_CTS_N_B, SEL_SCIFB1_1),
1282 PINMUX_IPSR_MSEL(IP9_5_4, VI1_DATA4_VI1_B4_B, SEL_VI1_1),
1283 PINMUX_IPSR_GPSR(IP9_7_6, SD0_DAT3),
1284 PINMUX_IPSR_MSEL(IP9_7_6, SCIFB1_RTS_N_B, SEL_SCIFB1_1),
1285 PINMUX_IPSR_MSEL(IP9_7_6, VI1_DATA5_VI1_B5_B, SEL_VI1_1),
1286 PINMUX_IPSR_GPSR(IP9_11_8, SD0_CD),
1287 PINMUX_IPSR_GPSR(IP9_11_8, MMC0_D6),
1288 PINMUX_IPSR_MSEL(IP9_11_8, TS_SDEN0_B, SEL_TSIF0_1),
1289 PINMUX_IPSR_GPSR(IP9_11_8, USB0_EXTP),
1290 PINMUX_IPSR_MSEL(IP9_11_8, GLO_SCLK, SEL_GPS_0),
1291 PINMUX_IPSR_MSEL(IP9_11_8, VI1_DATA6_VI1_B6_B, SEL_VI1_1),
1292 PINMUX_IPSR_MSEL(IP9_11_8, IIC1_SCL_B, SEL_IIC1_1),
1293 PINMUX_IPSR_MSEL(IP9_11_8, I2C1_SCL_B, SEL_I2C1_1),
1294 PINMUX_IPSR_MSEL(IP9_11_8, VI2_DATA6_VI2_B6_B, SEL_VI2_1),
1295 PINMUX_IPSR_GPSR(IP9_15_12, SD0_WP),
1296 PINMUX_IPSR_GPSR(IP9_15_12, MMC0_D7),
1297 PINMUX_IPSR_MSEL(IP9_15_12, TS_SPSYNC0_B, SEL_TSIF0_1),
1298 PINMUX_IPSR_GPSR(IP9_15_12, USB0_IDIN),
1299 PINMUX_IPSR_MSEL(IP9_15_12, GLO_SDATA, SEL_GPS_0),
1300 PINMUX_IPSR_MSEL(IP9_15_12, VI1_DATA7_VI1_B7_B, SEL_VI1_1),
1301 PINMUX_IPSR_MSEL(IP9_15_12, IIC1_SDA_B, SEL_IIC1_1),
1302 PINMUX_IPSR_MSEL(IP9_15_12, I2C1_SDA_B, SEL_I2C1_1),
1303 PINMUX_IPSR_MSEL(IP9_15_12, VI2_DATA7_VI2_B7_B, SEL_VI2_1),
1304 PINMUX_IPSR_GPSR(IP9_17_16, SD1_CLK),
1305 PINMUX_IPSR_GPSR(IP9_17_16, AVB_TX_EN),
1306 PINMUX_IPSR_GPSR(IP9_19_18, SD1_CMD),
1307 PINMUX_IPSR_GPSR(IP9_19_18, AVB_TX_ER),
1308 PINMUX_IPSR_MSEL(IP9_19_18, SCIFB0_SCK_B, SEL_SCIFB_1),
1309 PINMUX_IPSR_GPSR(IP9_21_20, SD1_DAT0),
1310 PINMUX_IPSR_GPSR(IP9_21_20, AVB_TX_CLK),
1311 PINMUX_IPSR_MSEL(IP9_21_20, SCIFB0_RXD_B, SEL_SCIFB_1),
1312 PINMUX_IPSR_GPSR(IP9_23_22, SD1_DAT1),
1313 PINMUX_IPSR_GPSR(IP9_23_22, AVB_LINK),
1314 PINMUX_IPSR_MSEL(IP9_23_22, SCIFB0_TXD_B, SEL_SCIFB_1),
1315 PINMUX_IPSR_GPSR(IP9_25_24, SD1_DAT2),
1316 PINMUX_IPSR_GPSR(IP9_25_24, AVB_COL),
1317 PINMUX_IPSR_MSEL(IP9_25_24, SCIFB0_CTS_N_B, SEL_SCIFB_1),
1318 PINMUX_IPSR_GPSR(IP9_27_26, SD1_DAT3),
1319 PINMUX_IPSR_GPSR(IP9_27_26, AVB_RXD0),
1320 PINMUX_IPSR_MSEL(IP9_27_26, SCIFB0_RTS_N_B, SEL_SCIFB_1),
1321 PINMUX_IPSR_GPSR(IP9_31_28, SD1_CD),
1322 PINMUX_IPSR_GPSR(IP9_31_28, MMC1_D6),
1323 PINMUX_IPSR_MSEL(IP9_31_28, TS_SDEN1, SEL_TSIF1_0),
1324 PINMUX_IPSR_GPSR(IP9_31_28, USB1_EXTP),
1325 PINMUX_IPSR_MSEL(IP9_31_28, GLO_SS, SEL_GPS_0),
1326 PINMUX_IPSR_MSEL(IP9_31_28, VI0_CLK_B, SEL_VI0_1),
1327 PINMUX_IPSR_MSEL(IP9_31_28, IIC2_SCL_D, SEL_IIC2_3),
1328 PINMUX_IPSR_MSEL(IP9_31_28, I2C2_SCL_D, SEL_I2C2_3),
1329 PINMUX_IPSR_MSEL(IP9_31_28, SIM0_CLK_B, SEL_SIM_1),
1330 PINMUX_IPSR_MSEL(IP9_31_28, VI3_CLK_B, SEL_VI3_1),
1331
1332 PINMUX_IPSR_GPSR(IP10_3_0, SD1_WP),
1333 PINMUX_IPSR_GPSR(IP10_3_0, MMC1_D7),
1334 PINMUX_IPSR_MSEL(IP10_3_0, TS_SPSYNC1, SEL_TSIF1_0),
1335 PINMUX_IPSR_GPSR(IP10_3_0, USB1_IDIN),
1336 PINMUX_IPSR_MSEL(IP10_3_0, GLO_RFON, SEL_GPS_0),
1337 PINMUX_IPSR_MSEL(IP10_3_0, VI1_CLK_B, SEL_VI1_1),
1338 PINMUX_IPSR_MSEL(IP10_3_0, IIC2_SDA_D, SEL_IIC2_3),
1339 PINMUX_IPSR_MSEL(IP10_3_0, I2C2_SDA_D, SEL_I2C2_3),
1340 PINMUX_IPSR_MSEL(IP10_3_0, SIM0_D_B, SEL_SIM_1),
1341 PINMUX_IPSR_GPSR(IP10_6_4, SD2_CLK),
1342 PINMUX_IPSR_GPSR(IP10_6_4, MMC0_CLK),
1343 PINMUX_IPSR_MSEL(IP10_6_4, SIM0_CLK, SEL_SIM_0),
1344 PINMUX_IPSR_MSEL(IP10_6_4, VI0_DATA0_VI0_B0_B, SEL_VI0_1),
1345 PINMUX_IPSR_MSEL(IP10_6_4, TS_SDEN0_C, SEL_TSIF0_2),
1346 PINMUX_IPSR_MSEL(IP10_6_4, GLO_SCLK_B, SEL_GPS_1),
1347 PINMUX_IPSR_MSEL(IP10_6_4, VI3_DATA0_B, SEL_VI3_1),
1348 PINMUX_IPSR_GPSR(IP10_10_7, SD2_CMD),
1349 PINMUX_IPSR_GPSR(IP10_10_7, MMC0_CMD),
1350 PINMUX_IPSR_MSEL(IP10_10_7, SIM0_D, SEL_SIM_0),
1351 PINMUX_IPSR_MSEL(IP10_10_7, VI0_DATA1_VI0_B1_B, SEL_VI0_1),
1352 PINMUX_IPSR_MSEL(IP10_10_7, SCIFB1_SCK_E, SEL_SCIFB1_4),
1353 PINMUX_IPSR_MSEL(IP10_10_7, SCK1_D, SEL_SCIF1_3),
1354 PINMUX_IPSR_MSEL(IP10_10_7, TS_SPSYNC0_C, SEL_TSIF0_2),
1355 PINMUX_IPSR_MSEL(IP10_10_7, GLO_SDATA_B, SEL_GPS_1),
1356 PINMUX_IPSR_MSEL(IP10_10_7, VI3_DATA1_B, SEL_VI3_1),
1357 PINMUX_IPSR_GPSR(IP10_14_11, SD2_DAT0),
1358 PINMUX_IPSR_GPSR(IP10_14_11, MMC0_D0),
1359 PINMUX_IPSR_MSEL(IP10_14_11, FMCLK_B, SEL_FM_1),
1360 PINMUX_IPSR_MSEL(IP10_14_11, VI0_DATA2_VI0_B2_B, SEL_VI0_1),
1361 PINMUX_IPSR_MSEL(IP10_14_11, SCIFB1_RXD_E, SEL_SCIFB1_4),
1362 PINMUX_IPSR_MSEL(IP10_14_11, RX1_D, SEL_SCIF1_3),
1363 PINMUX_IPSR_MSEL(IP10_14_11, TS_SDAT0_C, SEL_TSIF0_2),
1364 PINMUX_IPSR_MSEL(IP10_14_11, GLO_SS_B, SEL_GPS_1),
1365 PINMUX_IPSR_MSEL(IP10_14_11, VI3_DATA2_B, SEL_VI3_1),
1366 PINMUX_IPSR_GPSR(IP10_18_15, SD2_DAT1),
1367 PINMUX_IPSR_GPSR(IP10_18_15, MMC0_D1),
1368 PINMUX_IPSR_MSEL(IP10_18_15, FMIN_B, SEL_FM_1),
1369 PINMUX_IPSR_MSEL(IP10_18_15, VI0_DATA3_VI0_B3_B, SEL_VI0_1),
1370 PINMUX_IPSR_MSEL(IP10_18_15, SCIFB1_TXD_E, SEL_SCIFB1_4),
1371 PINMUX_IPSR_MSEL(IP10_18_15, TX1_D, SEL_SCIF1_3),
1372 PINMUX_IPSR_MSEL(IP10_18_15, TS_SCK0_C, SEL_TSIF0_2),
1373 PINMUX_IPSR_MSEL(IP10_18_15, GLO_RFON_B, SEL_GPS_1),
1374 PINMUX_IPSR_MSEL(IP10_18_15, VI3_DATA3_B, SEL_VI3_1),
1375 PINMUX_IPSR_GPSR(IP10_22_19, SD2_DAT2),
1376 PINMUX_IPSR_GPSR(IP10_22_19, MMC0_D2),
1377 PINMUX_IPSR_MSEL(IP10_22_19, BPFCLK_B, SEL_FM_1),
1378 PINMUX_IPSR_MSEL(IP10_22_19, VI0_DATA4_VI0_B4_B, SEL_VI0_1),
1379 PINMUX_IPSR_MSEL(IP10_22_19, HRX0_D, SEL_HSCIF0_3),
1380 PINMUX_IPSR_MSEL(IP10_22_19, TS_SDEN1_B, SEL_TSIF1_1),
1381 PINMUX_IPSR_MSEL(IP10_22_19, GLO_Q0_B, SEL_GPS_1),
1382 PINMUX_IPSR_MSEL(IP10_22_19, VI3_DATA4_B, SEL_VI3_1),
1383 PINMUX_IPSR_GPSR(IP10_25_23, SD2_DAT3),
1384 PINMUX_IPSR_GPSR(IP10_25_23, MMC0_D3),
1385 PINMUX_IPSR_MSEL(IP10_25_23, SIM0_RST, SEL_SIM_0),
1386 PINMUX_IPSR_MSEL(IP10_25_23, VI0_DATA5_VI0_B5_B, SEL_VI0_1),
1387 PINMUX_IPSR_MSEL(IP10_25_23, HTX0_D, SEL_HSCIF0_3),
1388 PINMUX_IPSR_MSEL(IP10_25_23, TS_SPSYNC1_B, SEL_TSIF1_1),
1389 PINMUX_IPSR_MSEL(IP10_25_23, GLO_Q1_B, SEL_GPS_1),
1390 PINMUX_IPSR_MSEL(IP10_25_23, VI3_DATA5_B, SEL_VI3_1),
1391 PINMUX_IPSR_GPSR(IP10_29_26, SD2_CD),
1392 PINMUX_IPSR_GPSR(IP10_29_26, MMC0_D4),
1393 PINMUX_IPSR_MSEL(IP10_29_26, TS_SDAT0_B, SEL_TSIF0_1),
1394 PINMUX_IPSR_GPSR(IP10_29_26, USB2_EXTP),
1395 PINMUX_IPSR_MSEL(IP10_29_26, GLO_I0, SEL_GPS_0),
1396 PINMUX_IPSR_MSEL(IP10_29_26, VI0_DATA6_VI0_B6_B, SEL_VI0_1),
1397 PINMUX_IPSR_MSEL(IP10_29_26, HCTS0_N_D, SEL_HSCIF0_3),
1398 PINMUX_IPSR_MSEL(IP10_29_26, TS_SDAT1_B, SEL_TSIF1_1),
1399 PINMUX_IPSR_MSEL(IP10_29_26, GLO_I0_B, SEL_GPS_1),
1400 PINMUX_IPSR_MSEL(IP10_29_26, VI3_DATA6_B, SEL_VI3_1),
1401
1402 PINMUX_IPSR_GPSR(IP11_3_0, SD2_WP),
1403 PINMUX_IPSR_GPSR(IP11_3_0, MMC0_D5),
1404 PINMUX_IPSR_MSEL(IP11_3_0, TS_SCK0_B, SEL_TSIF0_1),
1405 PINMUX_IPSR_GPSR(IP11_3_0, USB2_IDIN),
1406 PINMUX_IPSR_MSEL(IP11_3_0, GLO_I1, SEL_GPS_0),
1407 PINMUX_IPSR_MSEL(IP11_3_0, VI0_DATA7_VI0_B7_B, SEL_VI0_1),
1408 PINMUX_IPSR_MSEL(IP11_3_0, HRTS0_N_D, SEL_HSCIF0_3),
1409 PINMUX_IPSR_MSEL(IP11_3_0, TS_SCK1_B, SEL_TSIF1_1),
1410 PINMUX_IPSR_MSEL(IP11_3_0, GLO_I1_B, SEL_GPS_1),
1411 PINMUX_IPSR_MSEL(IP11_3_0, VI3_DATA7_B, SEL_VI3_1),
1412 PINMUX_IPSR_GPSR(IP11_4, SD3_CLK),
1413 PINMUX_IPSR_GPSR(IP11_4, MMC1_CLK),
1414 PINMUX_IPSR_GPSR(IP11_6_5, SD3_CMD),
1415 PINMUX_IPSR_GPSR(IP11_6_5, MMC1_CMD),
1416 PINMUX_IPSR_GPSR(IP11_6_5, MTS_N),
1417 PINMUX_IPSR_GPSR(IP11_8_7, SD3_DAT0),
1418 PINMUX_IPSR_GPSR(IP11_8_7, MMC1_D0),
1419 PINMUX_IPSR_GPSR(IP11_8_7, STM_N),
1420 PINMUX_IPSR_GPSR(IP11_10_9, SD3_DAT1),
1421 PINMUX_IPSR_GPSR(IP11_10_9, MMC1_D1),
1422 PINMUX_IPSR_GPSR(IP11_10_9, MDATA),
1423 PINMUX_IPSR_GPSR(IP11_12_11, SD3_DAT2),
1424 PINMUX_IPSR_GPSR(IP11_12_11, MMC1_D2),
1425 PINMUX_IPSR_GPSR(IP11_12_11, SDATA),
1426 PINMUX_IPSR_GPSR(IP11_14_13, SD3_DAT3),
1427 PINMUX_IPSR_GPSR(IP11_14_13, MMC1_D3),
1428 PINMUX_IPSR_GPSR(IP11_14_13, SCKZ),
1429 PINMUX_IPSR_GPSR(IP11_17_15, SD3_CD),
1430 PINMUX_IPSR_GPSR(IP11_17_15, MMC1_D4),
1431 PINMUX_IPSR_MSEL(IP11_17_15, TS_SDAT1, SEL_TSIF1_0),
1432 PINMUX_IPSR_GPSR(IP11_17_15, VSP),
1433 PINMUX_IPSR_MSEL(IP11_17_15, GLO_Q0, SEL_GPS_0),
1434 PINMUX_IPSR_MSEL(IP11_17_15, SIM0_RST_B, SEL_SIM_1),
1435 PINMUX_IPSR_GPSR(IP11_21_18, SD3_WP),
1436 PINMUX_IPSR_GPSR(IP11_21_18, MMC1_D5),
1437 PINMUX_IPSR_MSEL(IP11_21_18, TS_SCK1, SEL_TSIF1_0),
1438 PINMUX_IPSR_MSEL(IP11_21_18, GLO_Q1, SEL_GPS_0),
1439 PINMUX_IPSR_MSEL(IP11_21_18, FMIN_C, SEL_FM_2),
1440 PINMUX_IPSR_MSEL(IP11_21_18, FMIN_E, SEL_FM_4),
1441 PINMUX_IPSR_MSEL(IP11_21_18, FMIN_F, SEL_FM_5),
1442 PINMUX_IPSR_GPSR(IP11_23_22, MLB_CLK),
1443 PINMUX_IPSR_MSEL(IP11_23_22, IIC2_SCL_B, SEL_IIC2_1),
1444 PINMUX_IPSR_MSEL(IP11_23_22, I2C2_SCL_B, SEL_I2C2_1),
1445 PINMUX_IPSR_GPSR(IP11_26_24, MLB_SIG),
1446 PINMUX_IPSR_MSEL(IP11_26_24, SCIFB1_RXD_D, SEL_SCIFB1_3),
1447 PINMUX_IPSR_MSEL(IP11_26_24, RX1_C, SEL_SCIF1_2),
1448 PINMUX_IPSR_MSEL(IP11_26_24, IIC2_SDA_B, SEL_IIC2_1),
1449 PINMUX_IPSR_MSEL(IP11_26_24, I2C2_SDA_B, SEL_I2C2_1),
1450 PINMUX_IPSR_GPSR(IP11_29_27, MLB_DAT),
1451 PINMUX_IPSR_MSEL(IP11_29_27, SCIFB1_TXD_D, SEL_SCIFB1_3),
1452 PINMUX_IPSR_MSEL(IP11_29_27, TX1_C, SEL_SCIF1_2),
1453 PINMUX_IPSR_MSEL(IP11_29_27, BPFCLK_C, SEL_FM_2),
1454 PINMUX_IPSR_GPSR(IP11_31_30, SSI_SCK0129),
1455 PINMUX_IPSR_MSEL(IP11_31_30, CAN_CLK_B, SEL_CANCLK_1),
1456 PINMUX_IPSR_GPSR(IP11_31_30, MOUT0),
1457
1458 PINMUX_IPSR_GPSR(IP12_1_0, SSI_WS0129),
1459 PINMUX_IPSR_MSEL(IP12_1_0, CAN0_TX_B, SEL_CAN0_1),
1460 PINMUX_IPSR_GPSR(IP12_1_0, MOUT1),
1461 PINMUX_IPSR_GPSR(IP12_3_2, SSI_SDATA0),
1462 PINMUX_IPSR_MSEL(IP12_3_2, CAN0_RX_B, SEL_CAN0_1),
1463 PINMUX_IPSR_GPSR(IP12_3_2, MOUT2),
1464 PINMUX_IPSR_GPSR(IP12_5_4, SSI_SDATA1),
1465 PINMUX_IPSR_MSEL(IP12_5_4, CAN1_TX_B, SEL_CAN1_1),
1466 PINMUX_IPSR_GPSR(IP12_5_4, MOUT5),
1467 PINMUX_IPSR_GPSR(IP12_7_6, SSI_SDATA2),
1468 PINMUX_IPSR_MSEL(IP12_7_6, CAN1_RX_B, SEL_CAN1_1),
1469 PINMUX_IPSR_GPSR(IP12_7_6, SSI_SCK1),
1470 PINMUX_IPSR_GPSR(IP12_7_6, MOUT6),
1471 PINMUX_IPSR_GPSR(IP12_10_8, SSI_SCK34),
1472 PINMUX_IPSR_GPSR(IP12_10_8, STP_OPWM_0),
1473 PINMUX_IPSR_MSEL(IP12_10_8, SCIFB0_SCK, SEL_SCIFB_0),
1474 PINMUX_IPSR_MSEL(IP12_10_8, MSIOF1_SCK, SEL_SOF1_0),
1475 PINMUX_IPSR_GPSR(IP12_10_8, CAN_DEBUG_HW_TRIGGER),
1476 PINMUX_IPSR_GPSR(IP12_13_11, SSI_WS34),
1477 PINMUX_IPSR_MSEL(IP12_13_11, STP_IVCXO27_0, SEL_SSP_0),
1478 PINMUX_IPSR_MSEL(IP12_13_11, SCIFB0_RXD, SEL_SCIFB_0),
1479 PINMUX_IPSR_GPSR(IP12_13_11, MSIOF1_SYNC),
1480 PINMUX_IPSR_GPSR(IP12_13_11, CAN_STEP0),
1481 PINMUX_IPSR_GPSR(IP12_16_14, SSI_SDATA3),
1482 PINMUX_IPSR_MSEL(IP12_16_14, STP_ISCLK_0, SEL_SSP_0),
1483 PINMUX_IPSR_MSEL(IP12_16_14, SCIFB0_TXD, SEL_SCIFB_0),
1484 PINMUX_IPSR_MSEL(IP12_16_14, MSIOF1_SS1, SEL_SOF1_0),
1485 PINMUX_IPSR_GPSR(IP12_16_14, CAN_TXCLK),
1486 PINMUX_IPSR_GPSR(IP12_19_17, SSI_SCK4),
1487 PINMUX_IPSR_MSEL(IP12_19_17, STP_ISD_0, SEL_SSP_0),
1488 PINMUX_IPSR_MSEL(IP12_19_17, SCIFB0_CTS_N, SEL_SCIFB_0),
1489 PINMUX_IPSR_MSEL(IP12_19_17, MSIOF1_SS2, SEL_SOF1_0),
1490 PINMUX_IPSR_MSEL(IP12_19_17, SSI_SCK5_C, SEL_SSI5_2),
1491 PINMUX_IPSR_GPSR(IP12_19_17, CAN_DEBUGOUT0),
1492 PINMUX_IPSR_GPSR(IP12_22_20, SSI_WS4),
1493 PINMUX_IPSR_MSEL(IP12_22_20, STP_ISEN_0, SEL_SSP_0),
1494 PINMUX_IPSR_MSEL(IP12_22_20, SCIFB0_RTS_N, SEL_SCIFB_0),
1495 PINMUX_IPSR_MSEL(IP12_22_20, MSIOF1_TXD, SEL_SOF1_0),
1496 PINMUX_IPSR_MSEL(IP12_22_20, SSI_WS5_C, SEL_SSI5_2),
1497 PINMUX_IPSR_GPSR(IP12_22_20, CAN_DEBUGOUT1),
1498 PINMUX_IPSR_GPSR(IP12_24_23, SSI_SDATA4),
1499 PINMUX_IPSR_MSEL(IP12_24_23, STP_ISSYNC_0, SEL_SSP_0),
1500 PINMUX_IPSR_MSEL(IP12_24_23, MSIOF1_RXD, SEL_SOF1_0),
1501 PINMUX_IPSR_GPSR(IP12_24_23, CAN_DEBUGOUT2),
1502 PINMUX_IPSR_MSEL(IP12_27_25, SSI_SCK5, SEL_SSI5_0),
1503 PINMUX_IPSR_MSEL(IP12_27_25, SCIFB1_SCK, SEL_SCIFB1_0),
1504 PINMUX_IPSR_MSEL(IP12_27_25, IERX_B, SEL_IEB_1),
1505 PINMUX_IPSR_GPSR(IP12_27_25, DU2_EXHSYNC_DU2_HSYNC),
1506 PINMUX_IPSR_GPSR(IP12_27_25, QSTH_QHS),
1507 PINMUX_IPSR_GPSR(IP12_27_25, CAN_DEBUGOUT3),
1508 PINMUX_IPSR_MSEL(IP12_30_28, SSI_WS5, SEL_SSI5_0),
1509 PINMUX_IPSR_MSEL(IP12_30_28, SCIFB1_RXD, SEL_SCIFB1_0),
1510 PINMUX_IPSR_MSEL(IP12_30_28, IECLK_B, SEL_IEB_1),
1511 PINMUX_IPSR_GPSR(IP12_30_28, DU2_EXVSYNC_DU2_VSYNC),
1512 PINMUX_IPSR_GPSR(IP12_30_28, QSTB_QHE),
1513 PINMUX_IPSR_GPSR(IP12_30_28, CAN_DEBUGOUT4),
1514
1515 PINMUX_IPSR_MSEL(IP13_2_0, SSI_SDATA5, SEL_SSI5_0),
1516 PINMUX_IPSR_MSEL(IP13_2_0, SCIFB1_TXD, SEL_SCIFB1_0),
1517 PINMUX_IPSR_MSEL(IP13_2_0, IETX_B, SEL_IEB_1),
1518 PINMUX_IPSR_GPSR(IP13_2_0, DU2_DR2),
1519 PINMUX_IPSR_GPSR(IP13_2_0, LCDOUT2),
1520 PINMUX_IPSR_GPSR(IP13_2_0, CAN_DEBUGOUT5),
1521 PINMUX_IPSR_MSEL(IP13_6_3, SSI_SCK6, SEL_SSI6_0),
1522 PINMUX_IPSR_MSEL(IP13_6_3, SCIFB1_CTS_N, SEL_SCIFB1_0),
1523 PINMUX_IPSR_MSEL(IP13_6_3, BPFCLK_D, SEL_FM_3),
1524 PINMUX_IPSR_GPSR(IP13_6_3, DU2_DR3),
1525 PINMUX_IPSR_GPSR(IP13_6_3, LCDOUT3),
1526 PINMUX_IPSR_GPSR(IP13_6_3, CAN_DEBUGOUT6),
1527 PINMUX_IPSR_MSEL(IP13_6_3, BPFCLK_F, SEL_FM_5),
1528 PINMUX_IPSR_MSEL(IP13_9_7, SSI_WS6, SEL_SSI6_0),
1529 PINMUX_IPSR_MSEL(IP13_9_7, SCIFB1_RTS_N, SEL_SCIFB1_0),
1530 PINMUX_IPSR_MSEL(IP13_9_7, CAN0_TX_D, SEL_CAN0_3),
1531 PINMUX_IPSR_GPSR(IP13_9_7, DU2_DR4),
1532 PINMUX_IPSR_GPSR(IP13_9_7, LCDOUT4),
1533 PINMUX_IPSR_GPSR(IP13_9_7, CAN_DEBUGOUT7),
1534 PINMUX_IPSR_MSEL(IP13_12_10, SSI_SDATA6, SEL_SSI6_0),
1535 PINMUX_IPSR_MSEL(IP13_12_10, FMIN_D, SEL_FM_3),
1536 PINMUX_IPSR_GPSR(IP13_12_10, DU2_DR5),
1537 PINMUX_IPSR_GPSR(IP13_12_10, LCDOUT5),
1538 PINMUX_IPSR_GPSR(IP13_12_10, CAN_DEBUGOUT8),
1539 PINMUX_IPSR_MSEL(IP13_15_13, SSI_SCK78, SEL_SSI7_0),
1540 PINMUX_IPSR_MSEL(IP13_15_13, STP_IVCXO27_1, SEL_SSP_0),
1541 PINMUX_IPSR_MSEL(IP13_15_13, SCK1, SEL_SCIF1_0),
1542 PINMUX_IPSR_MSEL(IP13_15_13, SCIFA1_SCK, SEL_SCIFA1_0),
1543 PINMUX_IPSR_GPSR(IP13_15_13, DU2_DR6),
1544 PINMUX_IPSR_GPSR(IP13_15_13, LCDOUT6),
1545 PINMUX_IPSR_GPSR(IP13_15_13, CAN_DEBUGOUT9),
1546 PINMUX_IPSR_MSEL(IP13_18_16, SSI_WS78, SEL_SSI7_0),
1547 PINMUX_IPSR_MSEL(IP13_18_16, STP_ISCLK_1, SEL_SSP_0),
1548 PINMUX_IPSR_MSEL(IP13_18_16, SCIFB2_SCK, SEL_SCIFB2_0),
1549 PINMUX_IPSR_GPSR(IP13_18_16, SCIFA2_CTS_N),
1550 PINMUX_IPSR_GPSR(IP13_18_16, DU2_DR7),
1551 PINMUX_IPSR_GPSR(IP13_18_16, LCDOUT7),
1552 PINMUX_IPSR_GPSR(IP13_18_16, CAN_DEBUGOUT10),
1553 PINMUX_IPSR_MSEL(IP13_22_19, SSI_SDATA7, SEL_SSI7_0),
1554 PINMUX_IPSR_MSEL(IP13_22_19, STP_ISD_1, SEL_SSP_0),
1555 PINMUX_IPSR_MSEL(IP13_22_19, SCIFB2_RXD, SEL_SCIFB2_0),
1556 PINMUX_IPSR_GPSR(IP13_22_19, SCIFA2_RTS_N),
1557 PINMUX_IPSR_GPSR(IP13_22_19, TCLK2),
1558 PINMUX_IPSR_GPSR(IP13_22_19, QSTVA_QVS),
1559 PINMUX_IPSR_GPSR(IP13_22_19, CAN_DEBUGOUT11),
1560 PINMUX_IPSR_MSEL(IP13_22_19, BPFCLK_E, SEL_FM_4),
1561 PINMUX_IPSR_MSEL(IP13_22_19, SSI_SDATA7_B, SEL_SSI7_1),
1562 PINMUX_IPSR_MSEL(IP13_22_19, FMIN_G, SEL_FM_6),
1563 PINMUX_IPSR_MSEL(IP13_25_23, SSI_SDATA8, SEL_SSI8_0),
1564 PINMUX_IPSR_MSEL(IP13_25_23, STP_ISEN_1, SEL_SSP_0),
1565 PINMUX_IPSR_MSEL(IP13_25_23, SCIFB2_TXD, SEL_SCIFB2_0),
1566 PINMUX_IPSR_MSEL(IP13_25_23, CAN0_TX_C, SEL_CAN0_2),
1567 PINMUX_IPSR_GPSR(IP13_25_23, CAN_DEBUGOUT12),
1568 PINMUX_IPSR_MSEL(IP13_25_23, SSI_SDATA8_B, SEL_SSI8_1),
1569 PINMUX_IPSR_GPSR(IP13_28_26, SSI_SDATA9),
1570 PINMUX_IPSR_MSEL(IP13_28_26, STP_ISSYNC_1, SEL_SSP_0),
1571 PINMUX_IPSR_MSEL(IP13_28_26, SCIFB2_CTS_N, SEL_SCIFB2_0),
1572 PINMUX_IPSR_GPSR(IP13_28_26, SSI_WS1),
1573 PINMUX_IPSR_MSEL(IP13_28_26, SSI_SDATA5_C, SEL_SSI5_2),
1574 PINMUX_IPSR_GPSR(IP13_28_26, CAN_DEBUGOUT13),
1575 PINMUX_IPSR_GPSR(IP13_30_29, AUDIO_CLKA),
1576 PINMUX_IPSR_MSEL(IP13_30_29, SCIFB2_RTS_N, SEL_SCIFB2_0),
1577 PINMUX_IPSR_GPSR(IP13_30_29, CAN_DEBUGOUT14),
1578
1579 PINMUX_IPSR_GPSR(IP14_2_0, AUDIO_CLKB),
1580 PINMUX_IPSR_MSEL(IP14_2_0, SCIF_CLK, SEL_SCIFCLK_0),
1581 PINMUX_IPSR_MSEL(IP14_2_0, CAN0_RX_D, SEL_CAN0_3),
1582 PINMUX_IPSR_GPSR(IP14_2_0, DVC_MUTE),
1583 PINMUX_IPSR_MSEL(IP14_2_0, CAN0_RX_C, SEL_CAN0_2),
1584 PINMUX_IPSR_GPSR(IP14_2_0, CAN_DEBUGOUT15),
1585 PINMUX_IPSR_GPSR(IP14_2_0, REMOCON),
1586 PINMUX_IPSR_MSEL(IP14_5_3, SCIFA0_SCK, SEL_SCFA_0),
1587 PINMUX_IPSR_MSEL(IP14_5_3, HSCK1, SEL_HSCIF1_0),
1588 PINMUX_IPSR_GPSR(IP14_5_3, SCK0),
1589 PINMUX_IPSR_GPSR(IP14_5_3, MSIOF3_SS2),
1590 PINMUX_IPSR_GPSR(IP14_5_3, DU2_DG2),
1591 PINMUX_IPSR_GPSR(IP14_5_3, LCDOUT10),
1592 PINMUX_IPSR_MSEL(IP14_5_3, IIC1_SDA_C, SEL_IIC1_2),
1593 PINMUX_IPSR_MSEL(IP14_5_3, I2C1_SDA_C, SEL_I2C1_2),
1594 PINMUX_IPSR_MSEL(IP14_8_6, SCIFA0_RXD, SEL_SCFA_0),
1595 PINMUX_IPSR_MSEL(IP14_8_6, HRX1, SEL_HSCIF1_0),
1596 PINMUX_IPSR_MSEL(IP14_8_6, RX0, SEL_SCIF0_0),
1597 PINMUX_IPSR_GPSR(IP14_8_6, DU2_DR0),
1598 PINMUX_IPSR_GPSR(IP14_8_6, LCDOUT0),
1599 PINMUX_IPSR_MSEL(IP14_11_9, SCIFA0_TXD, SEL_SCFA_0),
1600 PINMUX_IPSR_MSEL(IP14_11_9, HTX1, SEL_HSCIF1_0),
1601 PINMUX_IPSR_MSEL(IP14_11_9, TX0, SEL_SCIF0_0),
1602 PINMUX_IPSR_GPSR(IP14_11_9, DU2_DR1),
1603 PINMUX_IPSR_GPSR(IP14_11_9, LCDOUT1),
1604 PINMUX_IPSR_MSEL(IP14_15_12, SCIFA0_CTS_N, SEL_SCFA_0),
1605 PINMUX_IPSR_MSEL(IP14_15_12, HCTS1_N, SEL_HSCIF1_0),
1606 PINMUX_IPSR_GPSR(IP14_15_12, CTS0_N),
1607 PINMUX_IPSR_MSEL(IP14_15_12, MSIOF3_SYNC, SEL_SOF3_0),
1608 PINMUX_IPSR_GPSR(IP14_15_12, DU2_DG3),
1609 PINMUX_IPSR_GPSR(IP14_15_12, LCDOUT11),
1610 PINMUX_IPSR_GPSR(IP14_15_12, PWM0_B),
1611 PINMUX_IPSR_MSEL(IP14_15_12, IIC1_SCL_C, SEL_IIC1_2),
1612 PINMUX_IPSR_MSEL(IP14_15_12, I2C1_SCL_C, SEL_I2C1_2),
1613 PINMUX_IPSR_MSEL(IP14_18_16, SCIFA0_RTS_N, SEL_SCFA_0),
1614 PINMUX_IPSR_MSEL(IP14_18_16, HRTS1_N, SEL_HSCIF1_0),
1615 PINMUX_IPSR_GPSR(IP14_18_16, RTS0_N),
1616 PINMUX_IPSR_GPSR(IP14_18_16, MSIOF3_SS1),
1617 PINMUX_IPSR_GPSR(IP14_18_16, DU2_DG0),
1618 PINMUX_IPSR_GPSR(IP14_18_16, LCDOUT8),
1619 PINMUX_IPSR_GPSR(IP14_18_16, PWM1_B),
1620 PINMUX_IPSR_MSEL(IP14_21_19, SCIFA1_RXD, SEL_SCIFA1_0),
1621 PINMUX_IPSR_MSEL(IP14_21_19, AD_DI, SEL_ADI_0),
1622 PINMUX_IPSR_MSEL(IP14_21_19, RX1, SEL_SCIF1_0),
1623 PINMUX_IPSR_GPSR(IP14_21_19, DU2_EXODDF_DU2_ODDF_DISP_CDE),
1624 PINMUX_IPSR_GPSR(IP14_21_19, QCPV_QDE),
1625 PINMUX_IPSR_MSEL(IP14_24_22, SCIFA1_TXD, SEL_SCIFA1_0),
1626 PINMUX_IPSR_MSEL(IP14_24_22, AD_DO, SEL_ADI_0),
1627 PINMUX_IPSR_MSEL(IP14_24_22, TX1, SEL_SCIF1_0),
1628 PINMUX_IPSR_GPSR(IP14_24_22, DU2_DG1),
1629 PINMUX_IPSR_GPSR(IP14_24_22, LCDOUT9),
1630 PINMUX_IPSR_MSEL(IP14_27_25, SCIFA1_CTS_N, SEL_SCIFA1_0),
1631 PINMUX_IPSR_MSEL(IP14_27_25, AD_CLK, SEL_ADI_0),
1632 PINMUX_IPSR_GPSR(IP14_27_25, CTS1_N),
1633 PINMUX_IPSR_MSEL(IP14_27_25, MSIOF3_RXD, SEL_SOF3_0),
1634 PINMUX_IPSR_GPSR(IP14_27_25, DU0_DOTCLKOUT),
1635 PINMUX_IPSR_GPSR(IP14_27_25, QCLK),
1636 PINMUX_IPSR_MSEL(IP14_30_28, SCIFA1_RTS_N, SEL_SCIFA1_0),
1637 PINMUX_IPSR_MSEL(IP14_30_28, AD_NCS_N, SEL_ADI_0),
1638 PINMUX_IPSR_GPSR(IP14_30_28, RTS1_N),
1639 PINMUX_IPSR_MSEL(IP14_30_28, MSIOF3_TXD, SEL_SOF3_0),
1640 PINMUX_IPSR_GPSR(IP14_30_28, DU1_DOTCLKOUT),
1641 PINMUX_IPSR_GPSR(IP14_30_28, QSTVB_QVE),
1642 PINMUX_IPSR_MSEL(IP14_30_28, HRTS0_N_C, SEL_HSCIF0_2),
1643
1644 PINMUX_IPSR_MSEL(IP15_2_0, SCIFA2_SCK, SEL_SCIFA2_0),
1645 PINMUX_IPSR_MSEL(IP15_2_0, FMCLK, SEL_FM_0),
1646 PINMUX_IPSR_GPSR(IP15_2_0, SCK2),
1647 PINMUX_IPSR_MSEL(IP15_2_0, MSIOF3_SCK, SEL_SOF3_0),
1648 PINMUX_IPSR_GPSR(IP15_2_0, DU2_DG7),
1649 PINMUX_IPSR_GPSR(IP15_2_0, LCDOUT15),
1650 PINMUX_IPSR_MSEL(IP15_2_0, SCIF_CLK_B, SEL_SCIFCLK_1),
1651 PINMUX_IPSR_MSEL(IP15_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
1652 PINMUX_IPSR_MSEL(IP15_5_3, FMIN, SEL_FM_0),
1653 PINMUX_IPSR_MSEL(IP15_5_3, TX2, SEL_SCIF2_0),
1654 PINMUX_IPSR_GPSR(IP15_5_3, DU2_DB0),
1655 PINMUX_IPSR_GPSR(IP15_5_3, LCDOUT16),
1656 PINMUX_IPSR_MSEL(IP15_5_3, IIC2_SCL, SEL_IIC2_0),
1657 PINMUX_IPSR_MSEL(IP15_5_3, I2C2_SCL, SEL_I2C2_0),
1658 PINMUX_IPSR_MSEL(IP15_8_6, SCIFA2_TXD, SEL_SCIFA2_0),
1659 PINMUX_IPSR_MSEL(IP15_8_6, BPFCLK, SEL_FM_0),
1660 PINMUX_IPSR_MSEL(IP15_8_6, RX2, SEL_SCIF2_0),
1661 PINMUX_IPSR_GPSR(IP15_8_6, DU2_DB1),
1662 PINMUX_IPSR_GPSR(IP15_8_6, LCDOUT17),
1663 PINMUX_IPSR_MSEL(IP15_8_6, IIC2_SDA, SEL_IIC2_0),
1664 PINMUX_IPSR_MSEL(IP15_8_6, I2C2_SDA, SEL_I2C2_0),
1665 PINMUX_IPSR_GPSR(IP15_11_9, HSCK0),
1666 PINMUX_IPSR_MSEL(IP15_11_9, TS_SDEN0, SEL_TSIF0_0),
1667 PINMUX_IPSR_GPSR(IP15_11_9, DU2_DG4),
1668 PINMUX_IPSR_GPSR(IP15_11_9, LCDOUT12),
1669 PINMUX_IPSR_MSEL(IP15_11_9, HCTS0_N_C, SEL_HSCIF0_2),
1670 PINMUX_IPSR_MSEL(IP15_13_12, HRX0, SEL_HSCIF0_0),
1671 PINMUX_IPSR_GPSR(IP15_13_12, DU2_DB2),
1672 PINMUX_IPSR_GPSR(IP15_13_12, LCDOUT18),
1673 PINMUX_IPSR_MSEL(IP15_15_14, HTX0, SEL_HSCIF0_0),
1674 PINMUX_IPSR_GPSR(IP15_15_14, DU2_DB3),
1675 PINMUX_IPSR_GPSR(IP15_15_14, LCDOUT19),
1676 PINMUX_IPSR_MSEL(IP15_17_16, HCTS0_N, SEL_HSCIF0_0),
1677 PINMUX_IPSR_GPSR(IP15_17_16, SSI_SCK9),
1678 PINMUX_IPSR_GPSR(IP15_17_16, DU2_DB4),
1679 PINMUX_IPSR_GPSR(IP15_17_16, LCDOUT20),
1680 PINMUX_IPSR_MSEL(IP15_19_18, HRTS0_N, SEL_HSCIF0_0),
1681 PINMUX_IPSR_GPSR(IP15_19_18, SSI_WS9),
1682 PINMUX_IPSR_GPSR(IP15_19_18, DU2_DB5),
1683 PINMUX_IPSR_GPSR(IP15_19_18, LCDOUT21),
1684 PINMUX_IPSR_MSEL(IP15_22_20, MSIOF0_SCK, SEL_SOF0_0),
1685 PINMUX_IPSR_MSEL(IP15_22_20, TS_SDAT0, SEL_TSIF0_0),
1686 PINMUX_IPSR_GPSR(IP15_22_20, ADICLK),
1687 PINMUX_IPSR_GPSR(IP15_22_20, DU2_DB6),
1688 PINMUX_IPSR_GPSR(IP15_22_20, LCDOUT22),
1689 PINMUX_IPSR_GPSR(IP15_25_23, MSIOF0_SYNC),
1690 PINMUX_IPSR_MSEL(IP15_25_23, TS_SCK0, SEL_TSIF0_0),
1691 PINMUX_IPSR_GPSR(IP15_25_23, SSI_SCK2),
1692 PINMUX_IPSR_GPSR(IP15_25_23, ADIDATA),
1693 PINMUX_IPSR_GPSR(IP15_25_23, DU2_DB7),
1694 PINMUX_IPSR_GPSR(IP15_25_23, LCDOUT23),
1695 PINMUX_IPSR_MSEL(IP15_25_23, HRX0_C, SEL_SCIFA2_1),
1696 PINMUX_IPSR_MSEL(IP15_27_26, MSIOF0_SS1, SEL_SOF0_0),
1697 PINMUX_IPSR_GPSR(IP15_27_26, ADICHS0),
1698 PINMUX_IPSR_GPSR(IP15_27_26, DU2_DG5),
1699 PINMUX_IPSR_GPSR(IP15_27_26, LCDOUT13),
1700 PINMUX_IPSR_MSEL(IP15_29_28, MSIOF0_TXD, SEL_SOF0_0),
1701 PINMUX_IPSR_GPSR(IP15_29_28, ADICHS1),
1702 PINMUX_IPSR_GPSR(IP15_29_28, DU2_DG6),
1703 PINMUX_IPSR_GPSR(IP15_29_28, LCDOUT14),
1704
1705 PINMUX_IPSR_MSEL(IP16_2_0, MSIOF0_SS2, SEL_SOF0_0),
1706 PINMUX_IPSR_GPSR(IP16_2_0, AUDIO_CLKOUT),
1707 PINMUX_IPSR_GPSR(IP16_2_0, ADICHS2),
1708 PINMUX_IPSR_GPSR(IP16_2_0, DU2_DISP),
1709 PINMUX_IPSR_GPSR(IP16_2_0, QPOLA),
1710 PINMUX_IPSR_MSEL(IP16_2_0, HTX0_C, SEL_HSCIF0_2),
1711 PINMUX_IPSR_MSEL(IP16_2_0, SCIFA2_TXD_B, SEL_SCIFA2_1),
1712 PINMUX_IPSR_MSEL(IP16_5_3, MSIOF0_RXD, SEL_SOF0_0),
1713 PINMUX_IPSR_MSEL(IP16_5_3, TS_SPSYNC0, SEL_TSIF0_0),
1714 PINMUX_IPSR_GPSR(IP16_5_3, SSI_WS2),
1715 PINMUX_IPSR_GPSR(IP16_5_3, ADICS_SAMP),
1716 PINMUX_IPSR_GPSR(IP16_5_3, DU2_CDE),
1717 PINMUX_IPSR_GPSR(IP16_5_3, QPOLB),
1718 PINMUX_IPSR_MSEL(IP16_5_3, SCIFA2_RXD_B, SEL_HSCIF0_2),
1719 PINMUX_IPSR_GPSR(IP16_6, USB1_PWEN),
1720 PINMUX_IPSR_GPSR(IP16_6, AUDIO_CLKOUT_D),
1721 PINMUX_IPSR_GPSR(IP16_7, USB1_OVC),
1722 PINMUX_IPSR_MSEL(IP16_7, TCLK1_B, SEL_TMU1_1),
1723
1724 PINMUX_DATA(IIC0_SCL_MARK, FN_SEL_IIC0_0),
1725 PINMUX_DATA(IIC0_SDA_MARK, FN_SEL_IIC0_0),
1726 PINMUX_DATA(I2C0_SCL_MARK, FN_SEL_IIC0_1),
1727 PINMUX_DATA(I2C0_SDA_MARK, FN_SEL_IIC0_1),
1728
1729 PINMUX_DATA(IIC3_SCL_MARK, FN_SEL_IICDVFS_0),
1730 PINMUX_DATA(IIC3_SDA_MARK, FN_SEL_IICDVFS_0),
1731 PINMUX_DATA(I2C3_SCL_MARK, FN_SEL_IICDVFS_1),
1732 PINMUX_DATA(I2C3_SDA_MARK, FN_SEL_IICDVFS_1),
1733};
1734
Marek Vasut0e8e9892021-04-26 22:04:11 +02001735/*
1736 * Pins not associated with a GPIO port.
1737 */
1738enum {
1739 GP_ASSIGN_LAST(),
1740 NOGP_ALL(),
1741};
Marek Vasutc40f2d62018-01-17 22:18:59 +01001742
1743static const struct sh_pfc_pin pinmux_pins[] = {
1744 PINMUX_GPIO_GP_ALL(),
Marek Vasut0e8e9892021-04-26 22:04:11 +02001745 PINMUX_NOGP_ALL(),
Marek Vasutc40f2d62018-01-17 22:18:59 +01001746};
1747
Marek Vasut54155112024-12-23 14:34:06 +01001748#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasutc40f2d62018-01-17 22:18:59 +01001749/* - AUDIO CLOCK ------------------------------------------------------------ */
1750static const unsigned int audio_clk_a_pins[] = {
1751 /* CLK A */
1752 RCAR_GP_PIN(4, 25),
1753};
1754static const unsigned int audio_clk_a_mux[] = {
1755 AUDIO_CLKA_MARK,
1756};
1757static const unsigned int audio_clk_b_pins[] = {
1758 /* CLK B */
1759 RCAR_GP_PIN(4, 26),
1760};
1761static const unsigned int audio_clk_b_mux[] = {
1762 AUDIO_CLKB_MARK,
1763};
1764static const unsigned int audio_clk_c_pins[] = {
1765 /* CLK C */
1766 RCAR_GP_PIN(5, 27),
1767};
1768static const unsigned int audio_clk_c_mux[] = {
1769 AUDIO_CLKC_MARK,
1770};
1771static const unsigned int audio_clkout_pins[] = {
1772 /* CLK OUT */
1773 RCAR_GP_PIN(5, 16),
1774};
1775static const unsigned int audio_clkout_mux[] = {
1776 AUDIO_CLKOUT_MARK,
1777};
1778static const unsigned int audio_clkout_b_pins[] = {
1779 /* CLK OUT B */
1780 RCAR_GP_PIN(0, 23),
1781};
1782static const unsigned int audio_clkout_b_mux[] = {
1783 AUDIO_CLKOUT_B_MARK,
1784};
1785static const unsigned int audio_clkout_c_pins[] = {
1786 /* CLK OUT C */
1787 RCAR_GP_PIN(5, 27),
1788};
1789static const unsigned int audio_clkout_c_mux[] = {
1790 AUDIO_CLKOUT_C_MARK,
1791};
1792static const unsigned int audio_clkout_d_pins[] = {
1793 /* CLK OUT D */
1794 RCAR_GP_PIN(5, 20),
1795};
1796static const unsigned int audio_clkout_d_mux[] = {
1797 AUDIO_CLKOUT_D_MARK,
1798};
Marek Vasut54155112024-12-23 14:34:06 +01001799#endif
1800
Marek Vasutc40f2d62018-01-17 22:18:59 +01001801/* - AVB -------------------------------------------------------------------- */
1802static const unsigned int avb_link_pins[] = {
1803 RCAR_GP_PIN(3, 11),
1804};
1805static const unsigned int avb_link_mux[] = {
1806 AVB_LINK_MARK,
1807};
1808static const unsigned int avb_magic_pins[] = {
1809 RCAR_GP_PIN(2, 14),
1810};
1811static const unsigned int avb_magic_mux[] = {
1812 AVB_MAGIC_MARK,
1813};
1814static const unsigned int avb_phy_int_pins[] = {
1815 RCAR_GP_PIN(2, 15),
1816};
1817static const unsigned int avb_phy_int_mux[] = {
1818 AVB_PHY_INT_MARK,
1819};
1820static const unsigned int avb_mdio_pins[] = {
1821 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
1822};
1823static const unsigned int avb_mdio_mux[] = {
1824 AVB_MDC_MARK, AVB_MDIO_MARK,
1825};
1826static const unsigned int avb_mii_pins[] = {
1827 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
1828 RCAR_GP_PIN(0, 11),
1829
1830 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1831 RCAR_GP_PIN(2, 2),
1832
1833 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
Marek Vasuteb900d12018-06-10 16:05:18 +02001834 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1835 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 12),
Marek Vasutc40f2d62018-01-17 22:18:59 +01001836};
1837static const unsigned int avb_mii_mux[] = {
1838 AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1839 AVB_TXD3_MARK,
1840
1841 AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1842 AVB_RXD3_MARK,
1843
1844 AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
Marek Vasuteb900d12018-06-10 16:05:18 +02001845 AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK,
1846 AVB_TX_CLK_MARK, AVB_COL_MARK,
Marek Vasutc40f2d62018-01-17 22:18:59 +01001847};
1848static const unsigned int avb_gmii_pins[] = {
1849 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
1850 RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
1851 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
1852
1853 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1854 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
1855 RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
1856
1857 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
1858 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 16),
1859 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10),
1860 RCAR_GP_PIN(3, 12),
1861};
1862static const unsigned int avb_gmii_mux[] = {
1863 AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1864 AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK,
1865 AVB_TXD6_MARK, AVB_TXD7_MARK,
1866
1867 AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1868 AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK,
1869 AVB_RXD6_MARK, AVB_RXD7_MARK,
1870
1871 AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
1872 AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK,
1873 AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK,
1874 AVB_COL_MARK,
1875};
Marek Vasut54155112024-12-23 14:34:06 +01001876
1877#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut0e8e9892021-04-26 22:04:11 +02001878/* - CAN0 ----------------------------------------------------------------- */
1879static const unsigned int can0_data_pins[] = {
1880 /* CAN0 RX */
1881 RCAR_GP_PIN(1, 17),
1882 /* CAN0 TX */
1883 RCAR_GP_PIN(1, 19),
1884};
1885static const unsigned int can0_data_mux[] = {
1886 CAN0_RX_MARK,
1887 CAN0_TX_MARK,
1888};
1889static const unsigned int can0_data_b_pins[] = {
1890 /* CAN0 RXB */
1891 RCAR_GP_PIN(4, 5),
1892 /* CAN0 TXB */
1893 RCAR_GP_PIN(4, 4),
1894};
1895static const unsigned int can0_data_b_mux[] = {
1896 CAN0_RX_B_MARK,
1897 CAN0_TX_B_MARK,
1898};
1899static const unsigned int can0_data_c_pins[] = {
1900 /* CAN0 RXC */
1901 RCAR_GP_PIN(4, 26),
1902 /* CAN0 TXC */
1903 RCAR_GP_PIN(4, 23),
1904};
1905static const unsigned int can0_data_c_mux[] = {
1906 CAN0_RX_C_MARK,
1907 CAN0_TX_C_MARK,
1908};
1909static const unsigned int can0_data_d_pins[] = {
1910 /* CAN0 RXD */
1911 RCAR_GP_PIN(4, 26),
1912 /* CAN0 TXD */
1913 RCAR_GP_PIN(4, 18),
1914};
1915static const unsigned int can0_data_d_mux[] = {
1916 CAN0_RX_D_MARK,
1917 CAN0_TX_D_MARK,
1918};
1919/* - CAN1 ----------------------------------------------------------------- */
1920static const unsigned int can1_data_pins[] = {
1921 /* CAN1 RX */
1922 RCAR_GP_PIN(1, 22),
1923 /* CAN1 TX */
1924 RCAR_GP_PIN(1, 18),
1925};
1926static const unsigned int can1_data_mux[] = {
1927 CAN1_RX_MARK,
1928 CAN1_TX_MARK,
1929};
1930static const unsigned int can1_data_b_pins[] = {
1931 /* CAN1 RXB */
1932 RCAR_GP_PIN(4, 7),
1933 /* CAN1 TXB */
1934 RCAR_GP_PIN(4, 6),
1935};
1936static const unsigned int can1_data_b_mux[] = {
1937 CAN1_RX_B_MARK,
1938 CAN1_TX_B_MARK,
1939};
1940/* - CAN Clock -------------------------------------------------------------- */
1941static const unsigned int can_clk_pins[] = {
1942 /* CLK */
1943 RCAR_GP_PIN(1, 21),
1944};
1945
1946static const unsigned int can_clk_mux[] = {
1947 CAN_CLK_MARK,
1948};
1949
1950static const unsigned int can_clk_b_pins[] = {
1951 /* CLK */
1952 RCAR_GP_PIN(4, 3),
1953};
1954
1955static const unsigned int can_clk_b_mux[] = {
1956 CAN_CLK_B_MARK,
1957};
Marek Vasutc40f2d62018-01-17 22:18:59 +01001958/* - DU RGB ----------------------------------------------------------------- */
1959static const unsigned int du_rgb666_pins[] = {
1960 /* R[7:2], G[7:2], B[7:2] */
1961 RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19),
1962 RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
1963 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14),
1964 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27),
1965 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 11),
1966 RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 8),
1967};
1968static const unsigned int du_rgb666_mux[] = {
1969 DU2_DR7_MARK, DU2_DR6_MARK, DU2_DR5_MARK, DU2_DR4_MARK,
1970 DU2_DR3_MARK, DU2_DR2_MARK,
1971 DU2_DG7_MARK, DU2_DG6_MARK, DU2_DG5_MARK, DU2_DG4_MARK,
1972 DU2_DG3_MARK, DU2_DG2_MARK,
1973 DU2_DB7_MARK, DU2_DB6_MARK, DU2_DB5_MARK, DU2_DB4_MARK,
1974 DU2_DB3_MARK, DU2_DB2_MARK,
1975};
1976static const unsigned int du_rgb888_pins[] = {
1977 /* R[7:0], G[7:0], B[7:0] */
1978 RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19),
1979 RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
1980 RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 28), RCAR_GP_PIN(5, 4),
1981 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 7),
1982 RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27), RCAR_GP_PIN(5, 1),
1983 RCAR_GP_PIN(4, 31), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 12),
1984 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 9),
1985 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 5),
1986};
1987static const unsigned int du_rgb888_mux[] = {
1988 DU2_DR7_MARK, DU2_DR6_MARK, DU2_DR5_MARK, DU2_DR4_MARK,
1989 DU2_DR3_MARK, DU2_DR2_MARK, DU2_DR1_MARK, DU2_DR0_MARK,
1990 DU2_DG7_MARK, DU2_DG6_MARK, DU2_DG5_MARK, DU2_DG4_MARK,
1991 DU2_DG3_MARK, DU2_DG2_MARK, DU2_DG1_MARK, DU2_DG0_MARK,
1992 DU2_DB7_MARK, DU2_DB6_MARK, DU2_DB5_MARK, DU2_DB4_MARK,
1993 DU2_DB3_MARK, DU2_DB2_MARK, DU2_DB1_MARK, DU2_DB0_MARK,
1994};
1995static const unsigned int du_clk_out_0_pins[] = {
1996 /* CLKOUT */
1997 RCAR_GP_PIN(5, 2),
1998};
1999static const unsigned int du_clk_out_0_mux[] = {
2000 DU0_DOTCLKOUT_MARK
2001};
2002static const unsigned int du_clk_out_1_pins[] = {
2003 /* CLKOUT */
2004 RCAR_GP_PIN(5, 3),
2005};
2006static const unsigned int du_clk_out_1_mux[] = {
2007 DU1_DOTCLKOUT_MARK
2008};
2009static const unsigned int du_sync_0_pins[] = {
2010 /* VSYNC, HSYNC, DISP */
2011 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(5, 0),
2012};
2013static const unsigned int du_sync_0_mux[] = {
2014 DU2_EXVSYNC_DU2_VSYNC_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK,
2015 DU2_EXODDF_DU2_ODDF_DISP_CDE_MARK
2016};
2017static const unsigned int du_sync_1_pins[] = {
2018 /* VSYNC, HSYNC, DISP */
2019 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(5, 16),
2020};
2021static const unsigned int du_sync_1_mux[] = {
2022 DU2_EXVSYNC_DU2_VSYNC_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK,
2023 DU2_DISP_MARK
2024};
2025static const unsigned int du_cde_pins[] = {
2026 /* CDE */
2027 RCAR_GP_PIN(5, 17),
2028};
2029static const unsigned int du_cde_mux[] = {
2030 DU2_CDE_MARK,
2031};
2032/* - DU0 -------------------------------------------------------------------- */
2033static const unsigned int du0_clk_in_pins[] = {
2034 /* CLKIN */
2035 RCAR_GP_PIN(5, 26),
2036};
2037static const unsigned int du0_clk_in_mux[] = {
2038 DU_DOTCLKIN0_MARK
2039};
2040/* - DU1 -------------------------------------------------------------------- */
2041static const unsigned int du1_clk_in_pins[] = {
2042 /* CLKIN */
2043 RCAR_GP_PIN(5, 27),
2044};
2045static const unsigned int du1_clk_in_mux[] = {
2046 DU_DOTCLKIN1_MARK,
2047};
2048/* - DU2 -------------------------------------------------------------------- */
2049static const unsigned int du2_clk_in_pins[] = {
2050 /* CLKIN */
2051 RCAR_GP_PIN(5, 28),
2052};
2053static const unsigned int du2_clk_in_mux[] = {
2054 DU_DOTCLKIN2_MARK,
2055};
Marek Vasut54155112024-12-23 14:34:06 +01002056#endif
2057
Marek Vasutc40f2d62018-01-17 22:18:59 +01002058/* - ETH -------------------------------------------------------------------- */
2059static const unsigned int eth_link_pins[] = {
2060 /* LINK */
2061 RCAR_GP_PIN(2, 22),
2062};
2063static const unsigned int eth_link_mux[] = {
2064 ETH_LINK_MARK,
2065};
2066static const unsigned int eth_magic_pins[] = {
2067 /* MAGIC */
2068 RCAR_GP_PIN(2, 27),
2069};
2070static const unsigned int eth_magic_mux[] = {
2071 ETH_MAGIC_MARK,
2072};
2073static const unsigned int eth_mdio_pins[] = {
2074 /* MDC, MDIO */
2075 RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 24),
2076};
2077static const unsigned int eth_mdio_mux[] = {
2078 ETH_MDC_MARK, ETH_MDIO_MARK,
2079};
2080static const unsigned int eth_rmii_pins[] = {
2081 /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
2082 RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 19),
2083 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 25),
2084 RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 23),
2085};
2086static const unsigned int eth_rmii_mux[] = {
2087 ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
2088 ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REF_CLK_MARK,
2089};
2090/* - HSCIF0 ----------------------------------------------------------------- */
2091static const unsigned int hscif0_data_pins[] = {
2092 /* RX, TX */
2093 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
2094};
2095static const unsigned int hscif0_data_mux[] = {
2096 HRX0_MARK, HTX0_MARK,
2097};
2098static const unsigned int hscif0_clk_pins[] = {
2099 /* SCK */
2100 RCAR_GP_PIN(5, 7),
2101};
2102static const unsigned int hscif0_clk_mux[] = {
2103 HSCK0_MARK,
2104};
2105static const unsigned int hscif0_ctrl_pins[] = {
2106 /* RTS, CTS */
2107 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
2108};
2109static const unsigned int hscif0_ctrl_mux[] = {
2110 HRTS0_N_MARK, HCTS0_N_MARK,
2111};
2112static const unsigned int hscif0_data_b_pins[] = {
2113 /* RX, TX */
2114 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 12),
2115};
2116static const unsigned int hscif0_data_b_mux[] = {
2117 HRX0_B_MARK, HTX0_B_MARK,
2118};
2119static const unsigned int hscif0_ctrl_b_pins[] = {
2120 /* RTS, CTS */
2121 RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28),
2122};
2123static const unsigned int hscif0_ctrl_b_mux[] = {
2124 HRTS0_N_B_MARK, HCTS0_N_B_MARK,
2125};
2126static const unsigned int hscif0_data_c_pins[] = {
2127 /* RX, TX */
2128 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
2129};
2130static const unsigned int hscif0_data_c_mux[] = {
2131 HRX0_C_MARK, HTX0_C_MARK,
2132};
2133static const unsigned int hscif0_ctrl_c_pins[] = {
2134 /* RTS, CTS */
2135 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 7),
2136};
2137static const unsigned int hscif0_ctrl_c_mux[] = {
2138 HRTS0_N_C_MARK, HCTS0_N_C_MARK,
2139};
2140static const unsigned int hscif0_data_d_pins[] = {
2141 /* RX, TX */
2142 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
2143};
2144static const unsigned int hscif0_data_d_mux[] = {
2145 HRX0_D_MARK, HTX0_D_MARK,
2146};
2147static const unsigned int hscif0_ctrl_d_pins[] = {
2148 /* RTS, CTS */
2149 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22),
2150};
2151static const unsigned int hscif0_ctrl_d_mux[] = {
2152 HRTS0_N_D_MARK, HCTS0_N_D_MARK,
2153};
2154static const unsigned int hscif0_data_e_pins[] = {
2155 /* RX, TX */
2156 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
2157};
2158static const unsigned int hscif0_data_e_mux[] = {
2159 HRX0_E_MARK, HTX0_E_MARK,
2160};
2161static const unsigned int hscif0_ctrl_e_pins[] = {
2162 /* RTS, CTS */
2163 RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 23),
2164};
2165static const unsigned int hscif0_ctrl_e_mux[] = {
2166 HRTS0_N_E_MARK, HCTS0_N_E_MARK,
2167};
2168static const unsigned int hscif0_data_f_pins[] = {
2169 /* RX, TX */
2170 RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 25),
2171};
2172static const unsigned int hscif0_data_f_mux[] = {
2173 HRX0_F_MARK, HTX0_F_MARK,
2174};
2175static const unsigned int hscif0_ctrl_f_pins[] = {
2176 /* RTS, CTS */
2177 RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 24),
2178};
2179static const unsigned int hscif0_ctrl_f_mux[] = {
2180 HRTS0_N_F_MARK, HCTS0_N_F_MARK,
2181};
2182/* - HSCIF1 ----------------------------------------------------------------- */
2183static const unsigned int hscif1_data_pins[] = {
2184 /* RX, TX */
2185 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
2186};
2187static const unsigned int hscif1_data_mux[] = {
2188 HRX1_MARK, HTX1_MARK,
2189};
2190static const unsigned int hscif1_clk_pins[] = {
2191 /* SCK */
2192 RCAR_GP_PIN(4, 27),
2193};
2194static const unsigned int hscif1_clk_mux[] = {
2195 HSCK1_MARK,
2196};
2197static const unsigned int hscif1_ctrl_pins[] = {
2198 /* RTS, CTS */
2199 RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
2200};
2201static const unsigned int hscif1_ctrl_mux[] = {
2202 HRTS1_N_MARK, HCTS1_N_MARK,
2203};
2204static const unsigned int hscif1_data_b_pins[] = {
2205 /* RX, TX */
2206 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 18),
2207};
2208static const unsigned int hscif1_data_b_mux[] = {
2209 HRX1_B_MARK, HTX1_B_MARK,
2210};
2211static const unsigned int hscif1_clk_b_pins[] = {
2212 /* SCK */
2213 RCAR_GP_PIN(1, 28),
2214};
2215static const unsigned int hscif1_clk_b_mux[] = {
2216 HSCK1_B_MARK,
2217};
2218static const unsigned int hscif1_ctrl_b_pins[] = {
2219 /* RTS, CTS */
2220 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2221};
2222static const unsigned int hscif1_ctrl_b_mux[] = {
2223 HRTS1_N_B_MARK, HCTS1_N_B_MARK,
2224};
2225/* - I2C0 ------------------------------------------------------------------- */
2226static const unsigned int i2c0_pins[] = {
2227 /* SCL, SDA */
Marek Vasut0e8e9892021-04-26 22:04:11 +02002228 PIN_IIC0_SCL, PIN_IIC0_SDA,
Marek Vasutc40f2d62018-01-17 22:18:59 +01002229};
2230static const unsigned int i2c0_mux[] = {
2231 I2C0_SCL_MARK, I2C0_SDA_MARK,
2232};
2233/* - I2C1 ------------------------------------------------------------------- */
2234static const unsigned int i2c1_pins[] = {
2235 /* SCL, SDA */
2236 RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
2237};
2238static const unsigned int i2c1_mux[] = {
2239 I2C1_SCL_MARK, I2C1_SDA_MARK,
2240};
2241static const unsigned int i2c1_b_pins[] = {
2242 /* SCL, SDA */
2243 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
2244};
2245static const unsigned int i2c1_b_mux[] = {
2246 I2C1_SCL_B_MARK, I2C1_SDA_B_MARK,
2247};
2248static const unsigned int i2c1_c_pins[] = {
2249 /* SCL, SDA */
2250 RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27),
2251};
2252static const unsigned int i2c1_c_mux[] = {
2253 I2C1_SCL_C_MARK, I2C1_SDA_C_MARK,
2254};
2255/* - I2C2 ------------------------------------------------------------------- */
2256static const unsigned int i2c2_pins[] = {
2257 /* SCL, SDA */
2258 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2259};
2260static const unsigned int i2c2_mux[] = {
2261 I2C2_SCL_MARK, I2C2_SDA_MARK,
2262};
2263static const unsigned int i2c2_b_pins[] = {
2264 /* SCL, SDA */
2265 RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
2266};
2267static const unsigned int i2c2_b_mux[] = {
2268 I2C2_SCL_B_MARK, I2C2_SDA_B_MARK,
2269};
2270static const unsigned int i2c2_c_pins[] = {
2271 /* SCL, SDA */
2272 RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
2273};
2274static const unsigned int i2c2_c_mux[] = {
2275 I2C2_SCL_C_MARK, I2C2_SDA_C_MARK,
2276};
2277static const unsigned int i2c2_d_pins[] = {
2278 /* SCL, SDA */
2279 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
2280};
2281static const unsigned int i2c2_d_mux[] = {
2282 I2C2_SCL_D_MARK, I2C2_SDA_D_MARK,
2283};
2284static const unsigned int i2c2_e_pins[] = {
2285 /* SCL, SDA */
2286 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
2287};
2288static const unsigned int i2c2_e_mux[] = {
2289 I2C2_SCL_E_MARK, I2C2_SDA_E_MARK,
2290};
2291/* - I2C3 ------------------------------------------------------------------- */
2292static const unsigned int i2c3_pins[] = {
2293 /* SCL, SDA */
Marek Vasut0e8e9892021-04-26 22:04:11 +02002294 PIN_IIC3_SCL, PIN_IIC3_SDA,
Marek Vasutc40f2d62018-01-17 22:18:59 +01002295};
2296static const unsigned int i2c3_mux[] = {
2297 I2C3_SCL_MARK, I2C3_SDA_MARK,
2298};
2299/* - IIC0 (I2C4) ------------------------------------------------------------ */
2300static const unsigned int iic0_pins[] = {
2301 /* SCL, SDA */
Marek Vasut0e8e9892021-04-26 22:04:11 +02002302 PIN_IIC0_SCL, PIN_IIC0_SDA,
Marek Vasutc40f2d62018-01-17 22:18:59 +01002303};
2304static const unsigned int iic0_mux[] = {
2305 IIC0_SCL_MARK, IIC0_SDA_MARK,
2306};
2307/* - IIC1 (I2C5) ------------------------------------------------------------ */
2308static const unsigned int iic1_pins[] = {
2309 /* SCL, SDA */
2310 RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
2311};
2312static const unsigned int iic1_mux[] = {
2313 IIC1_SCL_MARK, IIC1_SDA_MARK,
2314};
2315static const unsigned int iic1_b_pins[] = {
2316 /* SCL, SDA */
2317 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
2318};
2319static const unsigned int iic1_b_mux[] = {
2320 IIC1_SCL_B_MARK, IIC1_SDA_B_MARK,
2321};
2322static const unsigned int iic1_c_pins[] = {
2323 /* SCL, SDA */
2324 RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27),
2325};
2326static const unsigned int iic1_c_mux[] = {
2327 IIC1_SCL_C_MARK, IIC1_SDA_C_MARK,
2328};
2329/* - IIC2 (I2C6) ------------------------------------------------------------ */
2330static const unsigned int iic2_pins[] = {
2331 /* SCL, SDA */
2332 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2333};
2334static const unsigned int iic2_mux[] = {
2335 IIC2_SCL_MARK, IIC2_SDA_MARK,
2336};
2337static const unsigned int iic2_b_pins[] = {
2338 /* SCL, SDA */
2339 RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
2340};
2341static const unsigned int iic2_b_mux[] = {
2342 IIC2_SCL_B_MARK, IIC2_SDA_B_MARK,
2343};
2344static const unsigned int iic2_c_pins[] = {
2345 /* SCL, SDA */
2346 RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
2347};
2348static const unsigned int iic2_c_mux[] = {
2349 IIC2_SCL_C_MARK, IIC2_SDA_C_MARK,
2350};
2351static const unsigned int iic2_d_pins[] = {
2352 /* SCL, SDA */
2353 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
2354};
2355static const unsigned int iic2_d_mux[] = {
2356 IIC2_SCL_D_MARK, IIC2_SDA_D_MARK,
2357};
2358static const unsigned int iic2_e_pins[] = {
2359 /* SCL, SDA */
2360 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
2361};
2362static const unsigned int iic2_e_mux[] = {
2363 IIC2_SCL_E_MARK, IIC2_SDA_E_MARK,
2364};
2365/* - IIC3 (I2C7) ------------------------------------------------------------ */
2366static const unsigned int iic3_pins[] = {
Marek Vasut0e8e9892021-04-26 22:04:11 +02002367 /* SCL, SDA */
2368 PIN_IIC3_SCL, PIN_IIC3_SDA,
Marek Vasutc40f2d62018-01-17 22:18:59 +01002369};
2370static const unsigned int iic3_mux[] = {
2371 IIC3_SCL_MARK, IIC3_SDA_MARK,
2372};
Marek Vasut54155112024-12-23 14:34:06 +01002373
2374#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasutc40f2d62018-01-17 22:18:59 +01002375/* - INTC ------------------------------------------------------------------- */
2376static const unsigned int intc_irq0_pins[] = {
2377 /* IRQ */
2378 RCAR_GP_PIN(1, 25),
2379};
2380static const unsigned int intc_irq0_mux[] = {
2381 IRQ0_MARK,
2382};
2383static const unsigned int intc_irq1_pins[] = {
2384 /* IRQ */
2385 RCAR_GP_PIN(1, 27),
2386};
2387static const unsigned int intc_irq1_mux[] = {
2388 IRQ1_MARK,
2389};
2390static const unsigned int intc_irq2_pins[] = {
2391 /* IRQ */
2392 RCAR_GP_PIN(1, 29),
2393};
2394static const unsigned int intc_irq2_mux[] = {
2395 IRQ2_MARK,
2396};
2397static const unsigned int intc_irq3_pins[] = {
2398 /* IRQ */
2399 RCAR_GP_PIN(1, 23),
2400};
2401static const unsigned int intc_irq3_mux[] = {
2402 IRQ3_MARK,
2403};
Marek Vasut54155112024-12-23 14:34:06 +01002404#endif
Marek Vasut0e8e9892021-04-26 22:04:11 +02002405
2406#ifdef CONFIG_PINCTRL_PFC_R8A7790
Marek Vasutc40f2d62018-01-17 22:18:59 +01002407/* - MLB+ ------------------------------------------------------------------- */
2408static const unsigned int mlb_3pin_pins[] = {
2409 RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
2410};
2411static const unsigned int mlb_3pin_mux[] = {
2412 MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK,
2413};
Marek Vasut0e8e9892021-04-26 22:04:11 +02002414#endif /* CONFIG_PINCTRL_PFC_R8A7790 */
2415
Marek Vasutc40f2d62018-01-17 22:18:59 +01002416/* - MMCIF0 ----------------------------------------------------------------- */
Marek Vasut604f5882023-01-26 21:01:36 +01002417static const unsigned int mmc0_data_pins[] = {
Marek Vasutc40f2d62018-01-17 22:18:59 +01002418 /* D[0:7] */
2419 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
2420 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
2421 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
2422 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
2423};
Marek Vasut604f5882023-01-26 21:01:36 +01002424static const unsigned int mmc0_data_mux[] = {
Marek Vasutc40f2d62018-01-17 22:18:59 +01002425 MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
2426 MMC0_D4_MARK, MMC0_D5_MARK, MMC0_D6_MARK, MMC0_D7_MARK,
2427};
2428static const unsigned int mmc0_ctrl_pins[] = {
2429 /* CLK, CMD */
2430 RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17),
2431};
2432static const unsigned int mmc0_ctrl_mux[] = {
2433 MMC0_CLK_MARK, MMC0_CMD_MARK,
2434};
2435/* - MMCIF1 ----------------------------------------------------------------- */
Marek Vasut604f5882023-01-26 21:01:36 +01002436static const unsigned int mmc1_data_pins[] = {
Marek Vasutc40f2d62018-01-17 22:18:59 +01002437 /* D[0:7] */
2438 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27),
2439 RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
2440 RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 31),
2441 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
2442};
Marek Vasut604f5882023-01-26 21:01:36 +01002443static const unsigned int mmc1_data_mux[] = {
Marek Vasutc40f2d62018-01-17 22:18:59 +01002444 MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
2445 MMC1_D4_MARK, MMC1_D5_MARK, MMC1_D6_MARK, MMC1_D7_MARK,
2446};
2447static const unsigned int mmc1_ctrl_pins[] = {
2448 /* CLK, CMD */
2449 RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
2450};
2451static const unsigned int mmc1_ctrl_mux[] = {
2452 MMC1_CLK_MARK, MMC1_CMD_MARK,
2453};
Marek Vasut54155112024-12-23 14:34:06 +01002454
2455#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasutc40f2d62018-01-17 22:18:59 +01002456/* - MSIOF0 ----------------------------------------------------------------- */
2457static const unsigned int msiof0_clk_pins[] = {
2458 /* SCK */
2459 RCAR_GP_PIN(5, 12),
2460};
2461static const unsigned int msiof0_clk_mux[] = {
2462 MSIOF0_SCK_MARK,
2463};
2464static const unsigned int msiof0_sync_pins[] = {
2465 /* SYNC */
2466 RCAR_GP_PIN(5, 13),
2467};
2468static const unsigned int msiof0_sync_mux[] = {
2469 MSIOF0_SYNC_MARK,
2470};
2471static const unsigned int msiof0_ss1_pins[] = {
2472 /* SS1 */
2473 RCAR_GP_PIN(5, 14),
2474};
2475static const unsigned int msiof0_ss1_mux[] = {
2476 MSIOF0_SS1_MARK,
2477};
2478static const unsigned int msiof0_ss2_pins[] = {
2479 /* SS2 */
2480 RCAR_GP_PIN(5, 16),
2481};
2482static const unsigned int msiof0_ss2_mux[] = {
2483 MSIOF0_SS2_MARK,
2484};
2485static const unsigned int msiof0_rx_pins[] = {
2486 /* RXD */
2487 RCAR_GP_PIN(5, 17),
2488};
2489static const unsigned int msiof0_rx_mux[] = {
2490 MSIOF0_RXD_MARK,
2491};
2492static const unsigned int msiof0_tx_pins[] = {
2493 /* TXD */
2494 RCAR_GP_PIN(5, 15),
2495};
2496static const unsigned int msiof0_tx_mux[] = {
2497 MSIOF0_TXD_MARK,
2498};
2499
2500static const unsigned int msiof0_clk_b_pins[] = {
2501 /* SCK */
2502 RCAR_GP_PIN(1, 23),
2503};
2504static const unsigned int msiof0_clk_b_mux[] = {
2505 MSIOF0_SCK_B_MARK,
2506};
2507static const unsigned int msiof0_ss1_b_pins[] = {
2508 /* SS1 */
2509 RCAR_GP_PIN(1, 12),
2510};
2511static const unsigned int msiof0_ss1_b_mux[] = {
2512 MSIOF0_SS1_B_MARK,
2513};
2514static const unsigned int msiof0_ss2_b_pins[] = {
2515 /* SS2 */
2516 RCAR_GP_PIN(1, 10),
2517};
2518static const unsigned int msiof0_ss2_b_mux[] = {
2519 MSIOF0_SS2_B_MARK,
2520};
2521static const unsigned int msiof0_rx_b_pins[] = {
2522 /* RXD */
2523 RCAR_GP_PIN(1, 29),
2524};
2525static const unsigned int msiof0_rx_b_mux[] = {
2526 MSIOF0_RXD_B_MARK,
2527};
2528static const unsigned int msiof0_tx_b_pins[] = {
2529 /* TXD */
2530 RCAR_GP_PIN(1, 28),
2531};
2532static const unsigned int msiof0_tx_b_mux[] = {
2533 MSIOF0_TXD_B_MARK,
2534};
2535/* - MSIOF1 ----------------------------------------------------------------- */
2536static const unsigned int msiof1_clk_pins[] = {
2537 /* SCK */
2538 RCAR_GP_PIN(4, 8),
2539};
2540static const unsigned int msiof1_clk_mux[] = {
2541 MSIOF1_SCK_MARK,
2542};
2543static const unsigned int msiof1_sync_pins[] = {
2544 /* SYNC */
2545 RCAR_GP_PIN(4, 9),
2546};
2547static const unsigned int msiof1_sync_mux[] = {
2548 MSIOF1_SYNC_MARK,
2549};
2550static const unsigned int msiof1_ss1_pins[] = {
2551 /* SS1 */
2552 RCAR_GP_PIN(4, 10),
2553};
2554static const unsigned int msiof1_ss1_mux[] = {
2555 MSIOF1_SS1_MARK,
2556};
2557static const unsigned int msiof1_ss2_pins[] = {
2558 /* SS2 */
2559 RCAR_GP_PIN(4, 11),
2560};
2561static const unsigned int msiof1_ss2_mux[] = {
2562 MSIOF1_SS2_MARK,
2563};
2564static const unsigned int msiof1_rx_pins[] = {
2565 /* RXD */
2566 RCAR_GP_PIN(4, 13),
2567};
2568static const unsigned int msiof1_rx_mux[] = {
2569 MSIOF1_RXD_MARK,
2570};
2571static const unsigned int msiof1_tx_pins[] = {
2572 /* TXD */
2573 RCAR_GP_PIN(4, 12),
2574};
2575static const unsigned int msiof1_tx_mux[] = {
2576 MSIOF1_TXD_MARK,
2577};
2578
2579static const unsigned int msiof1_clk_b_pins[] = {
2580 /* SCK */
2581 RCAR_GP_PIN(1, 16),
2582};
2583static const unsigned int msiof1_clk_b_mux[] = {
2584 MSIOF1_SCK_B_MARK,
2585};
2586static const unsigned int msiof1_ss1_b_pins[] = {
2587 /* SS1 */
2588 RCAR_GP_PIN(0, 18),
2589};
2590static const unsigned int msiof1_ss1_b_mux[] = {
2591 MSIOF1_SS1_B_MARK,
2592};
2593static const unsigned int msiof1_ss2_b_pins[] = {
2594 /* SS2 */
2595 RCAR_GP_PIN(0, 19),
2596};
2597static const unsigned int msiof1_ss2_b_mux[] = {
2598 MSIOF1_SS2_B_MARK,
2599};
2600static const unsigned int msiof1_rx_b_pins[] = {
2601 /* RXD */
2602 RCAR_GP_PIN(1, 17),
2603};
2604static const unsigned int msiof1_rx_b_mux[] = {
2605 MSIOF1_RXD_B_MARK,
2606};
2607static const unsigned int msiof1_tx_b_pins[] = {
2608 /* TXD */
2609 RCAR_GP_PIN(0, 20),
2610};
2611static const unsigned int msiof1_tx_b_mux[] = {
2612 MSIOF1_TXD_B_MARK,
2613};
2614/* - MSIOF2 ----------------------------------------------------------------- */
2615static const unsigned int msiof2_clk_pins[] = {
2616 /* SCK */
2617 RCAR_GP_PIN(0, 27),
2618};
2619static const unsigned int msiof2_clk_mux[] = {
2620 MSIOF2_SCK_MARK,
2621};
2622static const unsigned int msiof2_sync_pins[] = {
2623 /* SYNC */
2624 RCAR_GP_PIN(0, 26),
2625};
2626static const unsigned int msiof2_sync_mux[] = {
2627 MSIOF2_SYNC_MARK,
2628};
2629static const unsigned int msiof2_ss1_pins[] = {
2630 /* SS1 */
2631 RCAR_GP_PIN(0, 30),
2632};
2633static const unsigned int msiof2_ss1_mux[] = {
2634 MSIOF2_SS1_MARK,
2635};
2636static const unsigned int msiof2_ss2_pins[] = {
2637 /* SS2 */
2638 RCAR_GP_PIN(0, 31),
2639};
2640static const unsigned int msiof2_ss2_mux[] = {
2641 MSIOF2_SS2_MARK,
2642};
2643static const unsigned int msiof2_rx_pins[] = {
2644 /* RXD */
2645 RCAR_GP_PIN(0, 29),
2646};
2647static const unsigned int msiof2_rx_mux[] = {
2648 MSIOF2_RXD_MARK,
2649};
2650static const unsigned int msiof2_tx_pins[] = {
2651 /* TXD */
2652 RCAR_GP_PIN(0, 28),
2653};
2654static const unsigned int msiof2_tx_mux[] = {
2655 MSIOF2_TXD_MARK,
2656};
2657/* - MSIOF3 ----------------------------------------------------------------- */
2658static const unsigned int msiof3_clk_pins[] = {
2659 /* SCK */
2660 RCAR_GP_PIN(5, 4),
2661};
2662static const unsigned int msiof3_clk_mux[] = {
2663 MSIOF3_SCK_MARK,
2664};
2665static const unsigned int msiof3_sync_pins[] = {
2666 /* SYNC */
2667 RCAR_GP_PIN(4, 30),
2668};
2669static const unsigned int msiof3_sync_mux[] = {
2670 MSIOF3_SYNC_MARK,
2671};
2672static const unsigned int msiof3_ss1_pins[] = {
2673 /* SS1 */
2674 RCAR_GP_PIN(4, 31),
2675};
2676static const unsigned int msiof3_ss1_mux[] = {
2677 MSIOF3_SS1_MARK,
2678};
2679static const unsigned int msiof3_ss2_pins[] = {
2680 /* SS2 */
2681 RCAR_GP_PIN(4, 27),
2682};
2683static const unsigned int msiof3_ss2_mux[] = {
2684 MSIOF3_SS2_MARK,
2685};
2686static const unsigned int msiof3_rx_pins[] = {
2687 /* RXD */
2688 RCAR_GP_PIN(5, 2),
2689};
2690static const unsigned int msiof3_rx_mux[] = {
2691 MSIOF3_RXD_MARK,
2692};
2693static const unsigned int msiof3_tx_pins[] = {
2694 /* TXD */
2695 RCAR_GP_PIN(5, 3),
2696};
2697static const unsigned int msiof3_tx_mux[] = {
2698 MSIOF3_TXD_MARK,
2699};
2700
2701static const unsigned int msiof3_clk_b_pins[] = {
2702 /* SCK */
2703 RCAR_GP_PIN(0, 0),
2704};
2705static const unsigned int msiof3_clk_b_mux[] = {
2706 MSIOF3_SCK_B_MARK,
2707};
2708static const unsigned int msiof3_sync_b_pins[] = {
2709 /* SYNC */
2710 RCAR_GP_PIN(0, 1),
2711};
2712static const unsigned int msiof3_sync_b_mux[] = {
2713 MSIOF3_SYNC_B_MARK,
2714};
2715static const unsigned int msiof3_rx_b_pins[] = {
2716 /* RXD */
2717 RCAR_GP_PIN(0, 2),
2718};
2719static const unsigned int msiof3_rx_b_mux[] = {
2720 MSIOF3_RXD_B_MARK,
2721};
2722static const unsigned int msiof3_tx_b_pins[] = {
2723 /* TXD */
2724 RCAR_GP_PIN(0, 3),
2725};
2726static const unsigned int msiof3_tx_b_mux[] = {
2727 MSIOF3_TXD_B_MARK,
2728};
2729/* - PWM -------------------------------------------------------------------- */
2730static const unsigned int pwm0_pins[] = {
2731 RCAR_GP_PIN(5, 29),
2732};
2733static const unsigned int pwm0_mux[] = {
2734 PWM0_MARK,
2735};
2736static const unsigned int pwm0_b_pins[] = {
2737 RCAR_GP_PIN(4, 30),
2738};
2739static const unsigned int pwm0_b_mux[] = {
2740 PWM0_B_MARK,
2741};
2742static const unsigned int pwm1_pins[] = {
2743 RCAR_GP_PIN(5, 30),
2744};
2745static const unsigned int pwm1_mux[] = {
2746 PWM1_MARK,
2747};
2748static const unsigned int pwm1_b_pins[] = {
2749 RCAR_GP_PIN(4, 31),
2750};
2751static const unsigned int pwm1_b_mux[] = {
2752 PWM1_B_MARK,
2753};
2754static const unsigned int pwm2_pins[] = {
2755 RCAR_GP_PIN(5, 31),
2756};
2757static const unsigned int pwm2_mux[] = {
2758 PWM2_MARK,
2759};
2760static const unsigned int pwm3_pins[] = {
2761 RCAR_GP_PIN(0, 16),
2762};
2763static const unsigned int pwm3_mux[] = {
2764 PWM3_MARK,
2765};
2766static const unsigned int pwm4_pins[] = {
2767 RCAR_GP_PIN(0, 17),
2768};
2769static const unsigned int pwm4_mux[] = {
2770 PWM4_MARK,
2771};
2772static const unsigned int pwm5_pins[] = {
2773 RCAR_GP_PIN(0, 18),
2774};
2775static const unsigned int pwm5_mux[] = {
2776 PWM5_MARK,
2777};
2778static const unsigned int pwm6_pins[] = {
2779 RCAR_GP_PIN(0, 19),
2780};
2781static const unsigned int pwm6_mux[] = {
2782 PWM6_MARK,
2783};
Marek Vasut54155112024-12-23 14:34:06 +01002784#endif
2785
Marek Vasutc40f2d62018-01-17 22:18:59 +01002786/* - QSPI ------------------------------------------------------------------- */
2787static const unsigned int qspi_ctrl_pins[] = {
2788 /* SPCLK, SSL */
2789 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
2790};
2791static const unsigned int qspi_ctrl_mux[] = {
2792 SPCLK_MARK, SSL_MARK,
2793};
Marek Vasut604f5882023-01-26 21:01:36 +01002794static const unsigned int qspi_data_pins[] = {
Marek Vasutc40f2d62018-01-17 22:18:59 +01002795 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
2796 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
2797 RCAR_GP_PIN(1, 8),
2798};
Marek Vasut604f5882023-01-26 21:01:36 +01002799static const unsigned int qspi_data_mux[] = {
Marek Vasutc40f2d62018-01-17 22:18:59 +01002800 MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
2801};
2802/* - SCIF0 ------------------------------------------------------------------ */
2803static const unsigned int scif0_data_pins[] = {
2804 /* RX, TX */
2805 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
2806};
2807static const unsigned int scif0_data_mux[] = {
2808 RX0_MARK, TX0_MARK,
2809};
2810static const unsigned int scif0_clk_pins[] = {
2811 /* SCK */
2812 RCAR_GP_PIN(4, 27),
2813};
2814static const unsigned int scif0_clk_mux[] = {
2815 SCK0_MARK,
2816};
2817static const unsigned int scif0_ctrl_pins[] = {
2818 /* RTS, CTS */
2819 RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
2820};
2821static const unsigned int scif0_ctrl_mux[] = {
2822 RTS0_N_MARK, CTS0_N_MARK,
2823};
2824static const unsigned int scif0_data_b_pins[] = {
2825 /* RX, TX */
2826 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
2827};
2828static const unsigned int scif0_data_b_mux[] = {
2829 RX0_B_MARK, TX0_B_MARK,
2830};
2831/* - SCIF1 ------------------------------------------------------------------ */
2832static const unsigned int scif1_data_pins[] = {
2833 /* RX, TX */
2834 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
2835};
2836static const unsigned int scif1_data_mux[] = {
2837 RX1_MARK, TX1_MARK,
2838};
2839static const unsigned int scif1_clk_pins[] = {
2840 /* SCK */
2841 RCAR_GP_PIN(4, 20),
2842};
2843static const unsigned int scif1_clk_mux[] = {
2844 SCK1_MARK,
2845};
2846static const unsigned int scif1_ctrl_pins[] = {
2847 /* RTS, CTS */
2848 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
2849};
2850static const unsigned int scif1_ctrl_mux[] = {
2851 RTS1_N_MARK, CTS1_N_MARK,
2852};
2853static const unsigned int scif1_data_b_pins[] = {
2854 /* RX, TX */
2855 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
2856};
2857static const unsigned int scif1_data_b_mux[] = {
2858 RX1_B_MARK, TX1_B_MARK,
2859};
2860static const unsigned int scif1_data_c_pins[] = {
2861 /* RX, TX */
2862 RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
2863};
2864static const unsigned int scif1_data_c_mux[] = {
2865 RX1_C_MARK, TX1_C_MARK,
2866};
2867static const unsigned int scif1_data_d_pins[] = {
2868 /* RX, TX */
2869 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
2870};
2871static const unsigned int scif1_data_d_mux[] = {
2872 RX1_D_MARK, TX1_D_MARK,
2873};
2874static const unsigned int scif1_clk_d_pins[] = {
2875 /* SCK */
2876 RCAR_GP_PIN(3, 17),
2877};
2878static const unsigned int scif1_clk_d_mux[] = {
2879 SCK1_D_MARK,
2880};
2881static const unsigned int scif1_data_e_pins[] = {
2882 /* RX, TX */
2883 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
2884};
2885static const unsigned int scif1_data_e_mux[] = {
2886 RX1_E_MARK, TX1_E_MARK,
2887};
2888static const unsigned int scif1_clk_e_pins[] = {
2889 /* SCK */
2890 RCAR_GP_PIN(2, 20),
2891};
2892static const unsigned int scif1_clk_e_mux[] = {
2893 SCK1_E_MARK,
2894};
2895/* - SCIF2 ------------------------------------------------------------------ */
2896static const unsigned int scif2_data_pins[] = {
2897 /* RX, TX */
2898 RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 5),
2899};
2900static const unsigned int scif2_data_mux[] = {
2901 RX2_MARK, TX2_MARK,
2902};
2903static const unsigned int scif2_clk_pins[] = {
2904 /* SCK */
2905 RCAR_GP_PIN(5, 4),
2906};
2907static const unsigned int scif2_clk_mux[] = {
2908 SCK2_MARK,
2909};
2910static const unsigned int scif2_data_b_pins[] = {
2911 /* RX, TX */
2912 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
2913};
2914static const unsigned int scif2_data_b_mux[] = {
2915 RX2_B_MARK, TX2_B_MARK,
2916};
2917/* - SCIFA0 ----------------------------------------------------------------- */
2918static const unsigned int scifa0_data_pins[] = {
2919 /* RXD, TXD */
2920 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
2921};
2922static const unsigned int scifa0_data_mux[] = {
2923 SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
2924};
2925static const unsigned int scifa0_clk_pins[] = {
2926 /* SCK */
2927 RCAR_GP_PIN(4, 27),
2928};
2929static const unsigned int scifa0_clk_mux[] = {
2930 SCIFA0_SCK_MARK,
2931};
2932static const unsigned int scifa0_ctrl_pins[] = {
2933 /* RTS, CTS */
2934 RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
2935};
2936static const unsigned int scifa0_ctrl_mux[] = {
2937 SCIFA0_RTS_N_MARK, SCIFA0_CTS_N_MARK,
2938};
2939static const unsigned int scifa0_data_b_pins[] = {
2940 /* RXD, TXD */
2941 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
2942};
2943static const unsigned int scifa0_data_b_mux[] = {
2944 SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
2945};
2946static const unsigned int scifa0_clk_b_pins[] = {
2947 /* SCK */
2948 RCAR_GP_PIN(1, 19),
2949};
2950static const unsigned int scifa0_clk_b_mux[] = {
2951 SCIFA0_SCK_B_MARK,
2952};
2953static const unsigned int scifa0_ctrl_b_pins[] = {
2954 /* RTS, CTS */
2955 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22),
2956};
2957static const unsigned int scifa0_ctrl_b_mux[] = {
2958 SCIFA0_RTS_N_B_MARK, SCIFA0_CTS_N_B_MARK,
2959};
2960/* - SCIFA1 ----------------------------------------------------------------- */
2961static const unsigned int scifa1_data_pins[] = {
2962 /* RXD, TXD */
2963 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
2964};
2965static const unsigned int scifa1_data_mux[] = {
2966 SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
2967};
2968static const unsigned int scifa1_clk_pins[] = {
2969 /* SCK */
2970 RCAR_GP_PIN(4, 20),
2971};
2972static const unsigned int scifa1_clk_mux[] = {
2973 SCIFA1_SCK_MARK,
2974};
2975static const unsigned int scifa1_ctrl_pins[] = {
2976 /* RTS, CTS */
2977 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
2978};
2979static const unsigned int scifa1_ctrl_mux[] = {
2980 SCIFA1_RTS_N_MARK, SCIFA1_CTS_N_MARK,
2981};
2982static const unsigned int scifa1_data_b_pins[] = {
2983 /* RXD, TXD */
2984 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 21),
2985};
2986static const unsigned int scifa1_data_b_mux[] = {
2987 SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
2988};
2989static const unsigned int scifa1_clk_b_pins[] = {
2990 /* SCK */
2991 RCAR_GP_PIN(0, 23),
2992};
2993static const unsigned int scifa1_clk_b_mux[] = {
2994 SCIFA1_SCK_B_MARK,
2995};
2996static const unsigned int scifa1_ctrl_b_pins[] = {
2997 /* RTS, CTS */
2998 RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 25),
2999};
3000static const unsigned int scifa1_ctrl_b_mux[] = {
3001 SCIFA1_RTS_N_B_MARK, SCIFA1_CTS_N_B_MARK,
3002};
3003static const unsigned int scifa1_data_c_pins[] = {
3004 /* RXD, TXD */
3005 RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
3006};
3007static const unsigned int scifa1_data_c_mux[] = {
3008 SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
3009};
3010static const unsigned int scifa1_clk_c_pins[] = {
3011 /* SCK */
3012 RCAR_GP_PIN(0, 8),
3013};
3014static const unsigned int scifa1_clk_c_mux[] = {
3015 SCIFA1_SCK_C_MARK,
3016};
3017static const unsigned int scifa1_ctrl_c_pins[] = {
3018 /* RTS, CTS */
3019 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11),
3020};
3021static const unsigned int scifa1_ctrl_c_mux[] = {
3022 SCIFA1_RTS_N_C_MARK, SCIFA1_CTS_N_C_MARK,
3023};
3024static const unsigned int scifa1_data_d_pins[] = {
3025 /* RXD, TXD */
3026 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
3027};
3028static const unsigned int scifa1_data_d_mux[] = {
3029 SCIFA1_RXD_D_MARK, SCIFA1_TXD_D_MARK,
3030};
3031static const unsigned int scifa1_clk_d_pins[] = {
3032 /* SCK */
3033 RCAR_GP_PIN(2, 10),
3034};
3035static const unsigned int scifa1_clk_d_mux[] = {
3036 SCIFA1_SCK_D_MARK,
3037};
3038static const unsigned int scifa1_ctrl_d_pins[] = {
3039 /* RTS, CTS */
3040 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
3041};
3042static const unsigned int scifa1_ctrl_d_mux[] = {
3043 SCIFA1_RTS_N_D_MARK, SCIFA1_CTS_N_D_MARK,
3044};
3045/* - SCIFA2 ----------------------------------------------------------------- */
3046static const unsigned int scifa2_data_pins[] = {
3047 /* RXD, TXD */
3048 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
3049};
3050static const unsigned int scifa2_data_mux[] = {
3051 SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
3052};
3053static const unsigned int scifa2_clk_pins[] = {
3054 /* SCK */
3055 RCAR_GP_PIN(5, 4),
3056};
3057static const unsigned int scifa2_clk_mux[] = {
3058 SCIFA2_SCK_MARK,
3059};
3060static const unsigned int scifa2_ctrl_pins[] = {
3061 /* RTS, CTS */
3062 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21),
3063};
3064static const unsigned int scifa2_ctrl_mux[] = {
3065 SCIFA2_RTS_N_MARK, SCIFA2_CTS_N_MARK,
3066};
3067static const unsigned int scifa2_data_b_pins[] = {
3068 /* RXD, TXD */
3069 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
3070};
3071static const unsigned int scifa2_data_b_mux[] = {
3072 SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
3073};
3074static const unsigned int scifa2_data_c_pins[] = {
3075 /* RXD, TXD */
3076 RCAR_GP_PIN(5, 31), RCAR_GP_PIN(5, 30),
3077};
3078static const unsigned int scifa2_data_c_mux[] = {
3079 SCIFA2_RXD_C_MARK, SCIFA2_TXD_C_MARK,
3080};
3081static const unsigned int scifa2_clk_c_pins[] = {
3082 /* SCK */
3083 RCAR_GP_PIN(5, 29),
3084};
3085static const unsigned int scifa2_clk_c_mux[] = {
3086 SCIFA2_SCK_C_MARK,
3087};
3088/* - SCIFB0 ----------------------------------------------------------------- */
3089static const unsigned int scifb0_data_pins[] = {
3090 /* RXD, TXD */
3091 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3092};
3093static const unsigned int scifb0_data_mux[] = {
3094 SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
3095};
3096static const unsigned int scifb0_clk_pins[] = {
3097 /* SCK */
3098 RCAR_GP_PIN(4, 8),
3099};
3100static const unsigned int scifb0_clk_mux[] = {
3101 SCIFB0_SCK_MARK,
3102};
3103static const unsigned int scifb0_ctrl_pins[] = {
3104 /* RTS, CTS */
3105 RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11),
3106};
3107static const unsigned int scifb0_ctrl_mux[] = {
3108 SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
3109};
3110static const unsigned int scifb0_data_b_pins[] = {
3111 /* RXD, TXD */
3112 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3113};
3114static const unsigned int scifb0_data_b_mux[] = {
3115 SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
3116};
3117static const unsigned int scifb0_clk_b_pins[] = {
3118 /* SCK */
3119 RCAR_GP_PIN(3, 9),
3120};
3121static const unsigned int scifb0_clk_b_mux[] = {
3122 SCIFB0_SCK_B_MARK,
3123};
3124static const unsigned int scifb0_ctrl_b_pins[] = {
3125 /* RTS, CTS */
3126 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
3127};
3128static const unsigned int scifb0_ctrl_b_mux[] = {
3129 SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
3130};
3131static const unsigned int scifb0_data_c_pins[] = {
3132 /* RXD, TXD */
3133 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
3134};
3135static const unsigned int scifb0_data_c_mux[] = {
3136 SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
3137};
3138/* - SCIFB1 ----------------------------------------------------------------- */
3139static const unsigned int scifb1_data_pins[] = {
3140 /* RXD, TXD */
3141 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
3142};
3143static const unsigned int scifb1_data_mux[] = {
3144 SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
3145};
3146static const unsigned int scifb1_clk_pins[] = {
3147 /* SCK */
3148 RCAR_GP_PIN(4, 14),
3149};
3150static const unsigned int scifb1_clk_mux[] = {
3151 SCIFB1_SCK_MARK,
3152};
3153static const unsigned int scifb1_ctrl_pins[] = {
3154 /* RTS, CTS */
3155 RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17),
3156};
3157static const unsigned int scifb1_ctrl_mux[] = {
3158 SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
3159};
3160static const unsigned int scifb1_data_b_pins[] = {
3161 /* RXD, TXD */
3162 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3163};
3164static const unsigned int scifb1_data_b_mux[] = {
3165 SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
3166};
3167static const unsigned int scifb1_clk_b_pins[] = {
3168 /* SCK */
3169 RCAR_GP_PIN(3, 1),
3170};
3171static const unsigned int scifb1_clk_b_mux[] = {
3172 SCIFB1_SCK_B_MARK,
3173};
3174static const unsigned int scifb1_ctrl_b_pins[] = {
3175 /* RTS, CTS */
3176 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 4),
3177};
3178static const unsigned int scifb1_ctrl_b_mux[] = {
3179 SCIFB1_RTS_N_B_MARK, SCIFB1_CTS_N_B_MARK,
3180};
3181static const unsigned int scifb1_data_c_pins[] = {
3182 /* RXD, TXD */
3183 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
3184};
3185static const unsigned int scifb1_data_c_mux[] = {
3186 SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
3187};
3188static const unsigned int scifb1_data_d_pins[] = {
3189 /* RXD, TXD */
3190 RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
3191};
3192static const unsigned int scifb1_data_d_mux[] = {
3193 SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
3194};
3195static const unsigned int scifb1_data_e_pins[] = {
3196 /* RXD, TXD */
3197 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
3198};
3199static const unsigned int scifb1_data_e_mux[] = {
3200 SCIFB1_RXD_E_MARK, SCIFB1_TXD_E_MARK,
3201};
3202static const unsigned int scifb1_clk_e_pins[] = {
3203 /* SCK */
3204 RCAR_GP_PIN(3, 17),
3205};
3206static const unsigned int scifb1_clk_e_mux[] = {
3207 SCIFB1_SCK_E_MARK,
3208};
3209static const unsigned int scifb1_data_f_pins[] = {
3210 /* RXD, TXD */
3211 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
3212};
3213static const unsigned int scifb1_data_f_mux[] = {
3214 SCIFB1_RXD_F_MARK, SCIFB1_TXD_F_MARK,
3215};
3216static const unsigned int scifb1_data_g_pins[] = {
3217 /* RXD, TXD */
3218 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
3219};
3220static const unsigned int scifb1_data_g_mux[] = {
3221 SCIFB1_RXD_G_MARK, SCIFB1_TXD_G_MARK,
3222};
3223static const unsigned int scifb1_clk_g_pins[] = {
3224 /* SCK */
3225 RCAR_GP_PIN(2, 20),
3226};
3227static const unsigned int scifb1_clk_g_mux[] = {
3228 SCIFB1_SCK_G_MARK,
3229};
3230/* - SCIFB2 ----------------------------------------------------------------- */
3231static const unsigned int scifb2_data_pins[] = {
3232 /* RXD, TXD */
3233 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
3234};
3235static const unsigned int scifb2_data_mux[] = {
3236 SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
3237};
3238static const unsigned int scifb2_clk_pins[] = {
3239 /* SCK */
3240 RCAR_GP_PIN(4, 21),
3241};
3242static const unsigned int scifb2_clk_mux[] = {
3243 SCIFB2_SCK_MARK,
3244};
3245static const unsigned int scifb2_ctrl_pins[] = {
3246 /* RTS, CTS */
3247 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24),
3248};
3249static const unsigned int scifb2_ctrl_mux[] = {
3250 SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
3251};
3252static const unsigned int scifb2_data_b_pins[] = {
3253 /* RXD, TXD */
3254 RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 30),
3255};
3256static const unsigned int scifb2_data_b_mux[] = {
3257 SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
3258};
3259static const unsigned int scifb2_clk_b_pins[] = {
3260 /* SCK */
3261 RCAR_GP_PIN(0, 31),
3262};
3263static const unsigned int scifb2_clk_b_mux[] = {
3264 SCIFB2_SCK_B_MARK,
3265};
3266static const unsigned int scifb2_ctrl_b_pins[] = {
3267 /* RTS, CTS */
3268 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(0, 27),
3269};
3270static const unsigned int scifb2_ctrl_b_mux[] = {
3271 SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
3272};
3273static const unsigned int scifb2_data_c_pins[] = {
3274 /* RXD, TXD */
3275 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
3276};
3277static const unsigned int scifb2_data_c_mux[] = {
3278 SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
3279};
3280/* - SCIF Clock ------------------------------------------------------------- */
3281static const unsigned int scif_clk_pins[] = {
3282 /* SCIF_CLK */
3283 RCAR_GP_PIN(4, 26),
3284};
3285static const unsigned int scif_clk_mux[] = {
3286 SCIF_CLK_MARK,
3287};
3288static const unsigned int scif_clk_b_pins[] = {
3289 /* SCIF_CLK */
3290 RCAR_GP_PIN(5, 4),
3291};
3292static const unsigned int scif_clk_b_mux[] = {
3293 SCIF_CLK_B_MARK,
3294};
3295/* - SDHI0 ------------------------------------------------------------------ */
Marek Vasut604f5882023-01-26 21:01:36 +01003296static const unsigned int sdhi0_data_pins[] = {
Marek Vasutc40f2d62018-01-17 22:18:59 +01003297 /* D[0:3] */
3298 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
3299};
Marek Vasut604f5882023-01-26 21:01:36 +01003300static const unsigned int sdhi0_data_mux[] = {
Marek Vasutc40f2d62018-01-17 22:18:59 +01003301 SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
3302};
3303static const unsigned int sdhi0_ctrl_pins[] = {
3304 /* CLK, CMD */
3305 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
3306};
3307static const unsigned int sdhi0_ctrl_mux[] = {
3308 SD0_CLK_MARK, SD0_CMD_MARK,
3309};
3310static const unsigned int sdhi0_cd_pins[] = {
3311 /* CD */
3312 RCAR_GP_PIN(3, 6),
3313};
3314static const unsigned int sdhi0_cd_mux[] = {
3315 SD0_CD_MARK,
3316};
3317static const unsigned int sdhi0_wp_pins[] = {
3318 /* WP */
3319 RCAR_GP_PIN(3, 7),
3320};
3321static const unsigned int sdhi0_wp_mux[] = {
3322 SD0_WP_MARK,
3323};
3324/* - SDHI1 ------------------------------------------------------------------ */
Marek Vasut604f5882023-01-26 21:01:36 +01003325static const unsigned int sdhi1_data_pins[] = {
Marek Vasutc40f2d62018-01-17 22:18:59 +01003326 /* D[0:3] */
3327 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
3328};
Marek Vasut604f5882023-01-26 21:01:36 +01003329static const unsigned int sdhi1_data_mux[] = {
Marek Vasutc40f2d62018-01-17 22:18:59 +01003330 SD1_DAT0_MARK, SD1_DAT1_MARK, SD1_DAT2_MARK, SD1_DAT3_MARK,
3331};
3332static const unsigned int sdhi1_ctrl_pins[] = {
3333 /* CLK, CMD */
3334 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3335};
3336static const unsigned int sdhi1_ctrl_mux[] = {
3337 SD1_CLK_MARK, SD1_CMD_MARK,
3338};
3339static const unsigned int sdhi1_cd_pins[] = {
3340 /* CD */
3341 RCAR_GP_PIN(3, 14),
3342};
3343static const unsigned int sdhi1_cd_mux[] = {
3344 SD1_CD_MARK,
3345};
3346static const unsigned int sdhi1_wp_pins[] = {
3347 /* WP */
3348 RCAR_GP_PIN(3, 15),
3349};
3350static const unsigned int sdhi1_wp_mux[] = {
3351 SD1_WP_MARK,
3352};
3353/* - SDHI2 ------------------------------------------------------------------ */
Marek Vasut604f5882023-01-26 21:01:36 +01003354static const unsigned int sdhi2_data_pins[] = {
Marek Vasutc40f2d62018-01-17 22:18:59 +01003355 /* D[0:3] */
3356 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
3357};
Marek Vasut604f5882023-01-26 21:01:36 +01003358static const unsigned int sdhi2_data_mux[] = {
Marek Vasutc40f2d62018-01-17 22:18:59 +01003359 SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
3360};
3361static const unsigned int sdhi2_ctrl_pins[] = {
3362 /* CLK, CMD */
3363 RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17),
3364};
3365static const unsigned int sdhi2_ctrl_mux[] = {
3366 SD2_CLK_MARK, SD2_CMD_MARK,
3367};
3368static const unsigned int sdhi2_cd_pins[] = {
3369 /* CD */
3370 RCAR_GP_PIN(3, 22),
3371};
3372static const unsigned int sdhi2_cd_mux[] = {
3373 SD2_CD_MARK,
3374};
3375static const unsigned int sdhi2_wp_pins[] = {
3376 /* WP */
3377 RCAR_GP_PIN(3, 23),
3378};
3379static const unsigned int sdhi2_wp_mux[] = {
3380 SD2_WP_MARK,
3381};
3382/* - SDHI3 ------------------------------------------------------------------ */
Marek Vasut604f5882023-01-26 21:01:36 +01003383static const unsigned int sdhi3_data_pins[] = {
Marek Vasutc40f2d62018-01-17 22:18:59 +01003384 /* D[0:3] */
3385 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
3386};
Marek Vasut604f5882023-01-26 21:01:36 +01003387static const unsigned int sdhi3_data_mux[] = {
Marek Vasutc40f2d62018-01-17 22:18:59 +01003388 SD3_DAT0_MARK, SD3_DAT1_MARK, SD3_DAT2_MARK, SD3_DAT3_MARK,
3389};
3390static const unsigned int sdhi3_ctrl_pins[] = {
3391 /* CLK, CMD */
3392 RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
3393};
3394static const unsigned int sdhi3_ctrl_mux[] = {
3395 SD3_CLK_MARK, SD3_CMD_MARK,
3396};
3397static const unsigned int sdhi3_cd_pins[] = {
3398 /* CD */
3399 RCAR_GP_PIN(3, 30),
3400};
3401static const unsigned int sdhi3_cd_mux[] = {
3402 SD3_CD_MARK,
3403};
3404static const unsigned int sdhi3_wp_pins[] = {
3405 /* WP */
3406 RCAR_GP_PIN(3, 31),
3407};
3408static const unsigned int sdhi3_wp_mux[] = {
3409 SD3_WP_MARK,
3410};
Marek Vasut54155112024-12-23 14:34:06 +01003411
3412#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasutc40f2d62018-01-17 22:18:59 +01003413/* - SSI -------------------------------------------------------------------- */
3414static const unsigned int ssi0_data_pins[] = {
3415 /* SDATA0 */
3416 RCAR_GP_PIN(4, 5),
3417};
3418static const unsigned int ssi0_data_mux[] = {
3419 SSI_SDATA0_MARK,
3420};
3421static const unsigned int ssi0129_ctrl_pins[] = {
3422 /* SCK, WS */
3423 RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 4),
3424};
3425static const unsigned int ssi0129_ctrl_mux[] = {
3426 SSI_SCK0129_MARK, SSI_WS0129_MARK,
3427};
3428static const unsigned int ssi1_data_pins[] = {
3429 /* SDATA1 */
3430 RCAR_GP_PIN(4, 6),
3431};
3432static const unsigned int ssi1_data_mux[] = {
3433 SSI_SDATA1_MARK,
3434};
3435static const unsigned int ssi1_ctrl_pins[] = {
3436 /* SCK, WS */
3437 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 24),
3438};
3439static const unsigned int ssi1_ctrl_mux[] = {
3440 SSI_SCK1_MARK, SSI_WS1_MARK,
3441};
3442static const unsigned int ssi2_data_pins[] = {
3443 /* SDATA2 */
3444 RCAR_GP_PIN(4, 7),
3445};
3446static const unsigned int ssi2_data_mux[] = {
3447 SSI_SDATA2_MARK,
3448};
3449static const unsigned int ssi2_ctrl_pins[] = {
3450 /* SCK, WS */
3451 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 17),
3452};
3453static const unsigned int ssi2_ctrl_mux[] = {
3454 SSI_SCK2_MARK, SSI_WS2_MARK,
3455};
3456static const unsigned int ssi3_data_pins[] = {
3457 /* SDATA3 */
3458 RCAR_GP_PIN(4, 10),
3459};
3460static const unsigned int ssi3_data_mux[] = {
3461 SSI_SDATA3_MARK
3462};
3463static const unsigned int ssi34_ctrl_pins[] = {
3464 /* SCK, WS */
3465 RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
3466};
3467static const unsigned int ssi34_ctrl_mux[] = {
3468 SSI_SCK34_MARK, SSI_WS34_MARK,
3469};
3470static const unsigned int ssi4_data_pins[] = {
3471 /* SDATA4 */
3472 RCAR_GP_PIN(4, 13),
3473};
3474static const unsigned int ssi4_data_mux[] = {
3475 SSI_SDATA4_MARK,
3476};
3477static const unsigned int ssi4_ctrl_pins[] = {
3478 /* SCK, WS */
3479 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3480};
3481static const unsigned int ssi4_ctrl_mux[] = {
3482 SSI_SCK4_MARK, SSI_WS4_MARK,
3483};
3484static const unsigned int ssi5_pins[] = {
3485 /* SDATA5, SCK, WS */
3486 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
3487};
3488static const unsigned int ssi5_mux[] = {
3489 SSI_SDATA5_MARK, SSI_SCK5_MARK, SSI_WS5_MARK,
3490};
3491static const unsigned int ssi5_b_pins[] = {
3492 /* SDATA5, SCK, WS */
3493 RCAR_GP_PIN(0, 26), RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
3494};
3495static const unsigned int ssi5_b_mux[] = {
3496 SSI_SDATA5_B_MARK, SSI_SCK5_B_MARK, SSI_WS5_B_MARK
3497};
3498static const unsigned int ssi5_c_pins[] = {
3499 /* SDATA5, SCK, WS */
3500 RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3501};
3502static const unsigned int ssi5_c_mux[] = {
3503 SSI_SDATA5_C_MARK, SSI_SCK5_C_MARK, SSI_WS5_C_MARK,
3504};
3505static const unsigned int ssi6_pins[] = {
3506 /* SDATA6, SCK, WS */
3507 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
3508};
3509static const unsigned int ssi6_mux[] = {
3510 SSI_SDATA6_MARK, SSI_SCK6_MARK, SSI_WS6_MARK,
3511};
3512static const unsigned int ssi6_b_pins[] = {
3513 /* SDATA6, SCK, WS */
3514 RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 25), RCAR_GP_PIN(1, 27),
3515};
3516static const unsigned int ssi6_b_mux[] = {
3517 SSI_SDATA6_B_MARK, SSI_SCK6_B_MARK, SSI_WS6_B_MARK,
3518};
3519static const unsigned int ssi7_data_pins[] = {
3520 /* SDATA7 */
3521 RCAR_GP_PIN(4, 22),
3522};
3523static const unsigned int ssi7_data_mux[] = {
3524 SSI_SDATA7_MARK,
3525};
3526static const unsigned int ssi7_b_data_pins[] = {
3527 /* SDATA7 */
3528 RCAR_GP_PIN(4, 22),
3529};
3530static const unsigned int ssi7_b_data_mux[] = {
3531 SSI_SDATA7_B_MARK,
3532};
3533static const unsigned int ssi7_c_data_pins[] = {
3534 /* SDATA7 */
3535 RCAR_GP_PIN(1, 26),
3536};
3537static const unsigned int ssi7_c_data_mux[] = {
3538 SSI_SDATA7_C_MARK,
3539};
3540static const unsigned int ssi78_ctrl_pins[] = {
3541 /* SCK, WS */
3542 RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
3543};
3544static const unsigned int ssi78_ctrl_mux[] = {
3545 SSI_SCK78_MARK, SSI_WS78_MARK,
3546};
3547static const unsigned int ssi78_b_ctrl_pins[] = {
3548 /* SCK, WS */
3549 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 24),
3550};
3551static const unsigned int ssi78_b_ctrl_mux[] = {
3552 SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
3553};
3554static const unsigned int ssi78_c_ctrl_pins[] = {
3555 /* SCK, WS */
3556 RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 25),
3557};
3558static const unsigned int ssi78_c_ctrl_mux[] = {
3559 SSI_SCK78_C_MARK, SSI_WS78_C_MARK,
3560};
3561static const unsigned int ssi8_data_pins[] = {
3562 /* SDATA8 */
3563 RCAR_GP_PIN(4, 23),
3564};
3565static const unsigned int ssi8_data_mux[] = {
3566 SSI_SDATA8_MARK,
3567};
3568static const unsigned int ssi8_b_data_pins[] = {
3569 /* SDATA8 */
3570 RCAR_GP_PIN(4, 23),
3571};
3572static const unsigned int ssi8_b_data_mux[] = {
3573 SSI_SDATA8_B_MARK,
3574};
3575static const unsigned int ssi8_c_data_pins[] = {
3576 /* SDATA8 */
3577 RCAR_GP_PIN(1, 27),
3578};
3579static const unsigned int ssi8_c_data_mux[] = {
3580 SSI_SDATA8_C_MARK,
3581};
3582static const unsigned int ssi9_data_pins[] = {
3583 /* SDATA9 */
3584 RCAR_GP_PIN(4, 24),
3585};
3586static const unsigned int ssi9_data_mux[] = {
3587 SSI_SDATA9_MARK,
3588};
3589static const unsigned int ssi9_ctrl_pins[] = {
3590 /* SCK, WS */
3591 RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
3592};
3593static const unsigned int ssi9_ctrl_mux[] = {
3594 SSI_SCK9_MARK, SSI_WS9_MARK,
3595};
Marek Vasut54155112024-12-23 14:34:06 +01003596#endif
3597
Marek Vasutc40f2d62018-01-17 22:18:59 +01003598/* - TPU0 ------------------------------------------------------------------- */
3599static const unsigned int tpu0_to0_pins[] = {
3600 /* TO */
3601 RCAR_GP_PIN(0, 20),
3602};
3603static const unsigned int tpu0_to0_mux[] = {
3604 TPU0TO0_MARK,
3605};
3606static const unsigned int tpu0_to1_pins[] = {
3607 /* TO */
3608 RCAR_GP_PIN(0, 21),
3609};
3610static const unsigned int tpu0_to1_mux[] = {
3611 TPU0TO1_MARK,
3612};
3613static const unsigned int tpu0_to2_pins[] = {
3614 /* TO */
3615 RCAR_GP_PIN(0, 22),
3616};
3617static const unsigned int tpu0_to2_mux[] = {
3618 TPU0TO2_MARK,
3619};
3620static const unsigned int tpu0_to3_pins[] = {
3621 /* TO */
3622 RCAR_GP_PIN(0, 23),
3623};
3624static const unsigned int tpu0_to3_mux[] = {
3625 TPU0TO3_MARK,
3626};
3627/* - USB0 ------------------------------------------------------------------- */
3628static const unsigned int usb0_pins[] = {
Marek Vasut604f5882023-01-26 21:01:36 +01003629 /* OVC/VBUS, PWEN */
3630 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 18),
Marek Vasutc40f2d62018-01-17 22:18:59 +01003631};
3632static const unsigned int usb0_mux[] = {
Marek Vasut604f5882023-01-26 21:01:36 +01003633 USB0_OVC_VBUS_MARK, USB0_PWEN_MARK,
Marek Vasutc40f2d62018-01-17 22:18:59 +01003634};
3635/* - USB1 ------------------------------------------------------------------- */
3636static const unsigned int usb1_pins[] = {
3637 /* PWEN, OVC */
3638 RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21),
3639};
3640static const unsigned int usb1_mux[] = {
3641 USB1_PWEN_MARK, USB1_OVC_MARK,
3642};
3643/* - USB2 ------------------------------------------------------------------- */
3644static const unsigned int usb2_pins[] = {
3645 /* PWEN, OVC */
3646 RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
3647};
3648static const unsigned int usb2_mux[] = {
3649 USB2_PWEN_MARK, USB2_OVC_MARK,
3650};
Marek Vasut54155112024-12-23 14:34:06 +01003651
3652#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasutc40f2d62018-01-17 22:18:59 +01003653/* - VIN0 ------------------------------------------------------------------- */
Marek Vasut604f5882023-01-26 21:01:36 +01003654static const unsigned int vin0_data_pins[] = {
3655 /* B */
3656 RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 2),
3657 RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
3658 RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
3659 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
3660 /* G */
3661 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
3662 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
3663 RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
3664 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
3665 /* R */
3666 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
3667 RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
3668 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
3669 RCAR_GP_PIN(0, 26), RCAR_GP_PIN(1, 11),
Marek Vasutc40f2d62018-01-17 22:18:59 +01003670};
Marek Vasut604f5882023-01-26 21:01:36 +01003671static const unsigned int vin0_data_mux[] = {
3672 /* B */
3673 VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
3674 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
3675 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
3676 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
3677 /* G */
3678 VI0_G0_MARK, VI0_G1_MARK,
3679 VI0_G2_MARK, VI0_G3_MARK,
3680 VI0_G4_MARK, VI0_G5_MARK,
3681 VI0_G6_MARK, VI0_G7_MARK,
3682 /* R */
3683 VI0_R0_MARK, VI0_R1_MARK,
3684 VI0_R2_MARK, VI0_R3_MARK,
3685 VI0_R4_MARK, VI0_R5_MARK,
3686 VI0_R6_MARK, VI0_R7_MARK,
Marek Vasutc40f2d62018-01-17 22:18:59 +01003687};
3688static const unsigned int vin0_data18_pins[] = {
3689 /* B */
3690 RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
3691 RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
3692 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
3693 /* G */
3694 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
3695 RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
3696 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
3697 /* R */
3698 RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
3699 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
3700 RCAR_GP_PIN(0, 26), RCAR_GP_PIN(1, 11),
3701};
3702static const unsigned int vin0_data18_mux[] = {
3703 /* B */
3704 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
3705 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
3706 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
3707 /* G */
3708 VI0_G2_MARK, VI0_G3_MARK,
3709 VI0_G4_MARK, VI0_G5_MARK,
3710 VI0_G6_MARK, VI0_G7_MARK,
3711 /* R */
3712 VI0_R2_MARK, VI0_R3_MARK,
3713 VI0_R4_MARK, VI0_R5_MARK,
3714 VI0_R6_MARK, VI0_R7_MARK,
3715};
3716static const unsigned int vin0_sync_pins[] = {
3717 RCAR_GP_PIN(0, 12), /* HSYNC */
3718 RCAR_GP_PIN(0, 13), /* VSYNC */
3719};
3720static const unsigned int vin0_sync_mux[] = {
3721 VI0_HSYNC_N_MARK,
3722 VI0_VSYNC_N_MARK,
3723};
3724static const unsigned int vin0_field_pins[] = {
3725 RCAR_GP_PIN(0, 15),
3726};
3727static const unsigned int vin0_field_mux[] = {
3728 VI0_FIELD_MARK,
3729};
3730static const unsigned int vin0_clkenb_pins[] = {
3731 RCAR_GP_PIN(0, 14),
3732};
3733static const unsigned int vin0_clkenb_mux[] = {
3734 VI0_CLKENB_MARK,
3735};
3736static const unsigned int vin0_clk_pins[] = {
3737 RCAR_GP_PIN(2, 0),
3738};
3739static const unsigned int vin0_clk_mux[] = {
3740 VI0_CLK_MARK,
3741};
3742/* - VIN1 ------------------------------------------------------------------- */
Marek Vasut604f5882023-01-26 21:01:36 +01003743static const unsigned int vin1_data_pins[] = {
3744 /* B */
3745 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
3746 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
3747 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
3748 RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
3749 /* G */
3750 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
3751 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
3752 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 12),
3753 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 7),
3754 /* R */
3755 RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
3756 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 4),
3757 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
3758 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 8),
Marek Vasutc40f2d62018-01-17 22:18:59 +01003759};
Marek Vasut604f5882023-01-26 21:01:36 +01003760static const unsigned int vin1_data_mux[] = {
3761 /* B */
3762 VI1_DATA0_VI1_B0_MARK, VI1_DATA1_VI1_B1_MARK,
3763 VI1_DATA2_VI1_B2_MARK, VI1_DATA3_VI1_B3_MARK,
3764 VI1_DATA4_VI1_B4_MARK, VI1_DATA5_VI1_B5_MARK,
3765 VI1_DATA6_VI1_B6_MARK, VI1_DATA7_VI1_B7_MARK,
3766 /* G */
3767 VI1_G0_MARK, VI1_G1_MARK,
3768 VI1_G2_MARK, VI1_G3_MARK,
3769 VI1_G4_MARK, VI1_G5_MARK,
3770 VI1_G6_MARK, VI1_G7_MARK,
3771 /* R */
3772 VI1_R0_MARK, VI1_R1_MARK,
3773 VI1_R2_MARK, VI1_R3_MARK,
3774 VI1_R4_MARK, VI1_R5_MARK,
3775 VI1_R6_MARK, VI1_R7_MARK,
Marek Vasutc40f2d62018-01-17 22:18:59 +01003776};
3777static const unsigned int vin1_data18_pins[] = {
3778 /* B */
3779 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
3780 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
3781 RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
3782 /* G */
3783 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
3784 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 12),
3785 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 7),
3786 /* R */
3787 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 4),
3788 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
3789 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 8),
3790};
3791static const unsigned int vin1_data18_mux[] = {
3792 /* B */
3793 VI1_DATA2_VI1_B2_MARK, VI1_DATA3_VI1_B3_MARK,
3794 VI1_DATA4_VI1_B4_MARK, VI1_DATA5_VI1_B5_MARK,
3795 VI1_DATA6_VI1_B6_MARK, VI1_DATA7_VI1_B7_MARK,
3796 /* G */
3797 VI1_G2_MARK, VI1_G3_MARK,
3798 VI1_G4_MARK, VI1_G5_MARK,
3799 VI1_G6_MARK, VI1_G7_MARK,
3800 /* R */
3801 VI1_R2_MARK, VI1_R3_MARK,
3802 VI1_R4_MARK, VI1_R5_MARK,
3803 VI1_R6_MARK, VI1_R7_MARK,
3804};
Marek Vasut604f5882023-01-26 21:01:36 +01003805static const unsigned int vin1_data_b_pins[] = {
3806 /* B */
3807 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
3808 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3809 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
3810 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
3811 /* G */
3812 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
3813 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
3814 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 12),
3815 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 7),
3816 /* R */
3817 RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
3818 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 4),
3819 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
3820 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 8),
Marek Vasut0e8e9892021-04-26 22:04:11 +02003821};
Marek Vasut604f5882023-01-26 21:01:36 +01003822static const unsigned int vin1_data_b_mux[] = {
3823 /* B */
3824 VI1_DATA0_VI1_B0_B_MARK, VI1_DATA1_VI1_B1_B_MARK,
3825 VI1_DATA2_VI1_B2_B_MARK, VI1_DATA3_VI1_B3_B_MARK,
3826 VI1_DATA4_VI1_B4_B_MARK, VI1_DATA5_VI1_B5_B_MARK,
3827 VI1_DATA6_VI1_B6_B_MARK, VI1_DATA7_VI1_B7_B_MARK,
3828 /* G */
3829 VI1_G0_B_MARK, VI1_G1_B_MARK,
3830 VI1_G2_B_MARK, VI1_G3_B_MARK,
3831 VI1_G4_B_MARK, VI1_G5_B_MARK,
3832 VI1_G6_B_MARK, VI1_G7_B_MARK,
3833 /* R */
3834 VI1_R0_B_MARK, VI1_R1_B_MARK,
3835 VI1_R2_B_MARK, VI1_R3_B_MARK,
3836 VI1_R4_B_MARK, VI1_R5_B_MARK,
3837 VI1_R6_B_MARK, VI1_R7_B_MARK,
Marek Vasut0e8e9892021-04-26 22:04:11 +02003838};
3839static const unsigned int vin1_data18_b_pins[] = {
3840 /* B */
3841 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3842 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
3843 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
3844 /* G */
3845 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
3846 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 12),
3847 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 7),
3848 /* R */
3849 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 4),
3850 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
3851 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 8),
3852};
3853static const unsigned int vin1_data18_b_mux[] = {
3854 /* B */
3855 VI1_DATA2_VI1_B2_B_MARK, VI1_DATA3_VI1_B3_B_MARK,
3856 VI1_DATA4_VI1_B4_B_MARK, VI1_DATA5_VI1_B5_B_MARK,
3857 VI1_DATA6_VI1_B6_B_MARK, VI1_DATA7_VI1_B7_B_MARK,
3858 /* G */
3859 VI1_G2_B_MARK, VI1_G3_B_MARK,
3860 VI1_G4_B_MARK, VI1_G5_B_MARK,
3861 VI1_G6_B_MARK, VI1_G7_B_MARK,
3862 /* R */
3863 VI1_R2_B_MARK, VI1_R3_B_MARK,
3864 VI1_R4_B_MARK, VI1_R5_B_MARK,
3865 VI1_R6_B_MARK, VI1_R7_B_MARK,
3866};
Marek Vasutc40f2d62018-01-17 22:18:59 +01003867static const unsigned int vin1_sync_pins[] = {
3868 RCAR_GP_PIN(1, 24), /* HSYNC */
3869 RCAR_GP_PIN(1, 25), /* VSYNC */
3870};
3871static const unsigned int vin1_sync_mux[] = {
3872 VI1_HSYNC_N_MARK,
3873 VI1_VSYNC_N_MARK,
3874};
Marek Vasut0e8e9892021-04-26 22:04:11 +02003875static const unsigned int vin1_sync_b_pins[] = {
3876 RCAR_GP_PIN(1, 24), /* HSYNC */
3877 RCAR_GP_PIN(1, 25), /* VSYNC */
3878};
3879static const unsigned int vin1_sync_b_mux[] = {
3880 VI1_HSYNC_N_B_MARK,
3881 VI1_VSYNC_N_B_MARK,
3882};
Marek Vasutc40f2d62018-01-17 22:18:59 +01003883static const unsigned int vin1_field_pins[] = {
3884 RCAR_GP_PIN(1, 13),
3885};
3886static const unsigned int vin1_field_mux[] = {
3887 VI1_FIELD_MARK,
3888};
Marek Vasut0e8e9892021-04-26 22:04:11 +02003889static const unsigned int vin1_field_b_pins[] = {
3890 RCAR_GP_PIN(1, 13),
3891};
3892static const unsigned int vin1_field_b_mux[] = {
3893 VI1_FIELD_B_MARK,
3894};
Marek Vasutc40f2d62018-01-17 22:18:59 +01003895static const unsigned int vin1_clkenb_pins[] = {
3896 RCAR_GP_PIN(1, 26),
3897};
3898static const unsigned int vin1_clkenb_mux[] = {
3899 VI1_CLKENB_MARK,
3900};
Marek Vasut0e8e9892021-04-26 22:04:11 +02003901static const unsigned int vin1_clkenb_b_pins[] = {
3902 RCAR_GP_PIN(1, 26),
3903};
3904static const unsigned int vin1_clkenb_b_mux[] = {
3905 VI1_CLKENB_B_MARK,
3906};
Marek Vasutc40f2d62018-01-17 22:18:59 +01003907static const unsigned int vin1_clk_pins[] = {
3908 RCAR_GP_PIN(2, 9),
3909};
3910static const unsigned int vin1_clk_mux[] = {
3911 VI1_CLK_MARK,
3912};
Marek Vasut0e8e9892021-04-26 22:04:11 +02003913static const unsigned int vin1_clk_b_pins[] = {
3914 RCAR_GP_PIN(3, 15),
3915};
3916static const unsigned int vin1_clk_b_mux[] = {
3917 VI1_CLK_B_MARK,
3918};
Marek Vasutc40f2d62018-01-17 22:18:59 +01003919/* - VIN2 ----------------------------------------------------------------- */
Marek Vasut604f5882023-01-26 21:01:36 +01003920static const unsigned int vin2_data_pins[] = {
Marek Vasutc40f2d62018-01-17 22:18:59 +01003921 /* B */
Marek Vasut604f5882023-01-26 21:01:36 +01003922 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
Marek Vasutc40f2d62018-01-17 22:18:59 +01003923 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
3924 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
3925 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
3926 /* G */
Marek Vasut604f5882023-01-26 21:01:36 +01003927 RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
Marek Vasutc40f2d62018-01-17 22:18:59 +01003928 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 10),
3929 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
3930 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3931 /* R */
Marek Vasut604f5882023-01-26 21:01:36 +01003932 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
Marek Vasutc40f2d62018-01-17 22:18:59 +01003933 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
3934 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
3935 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 24),
3936};
Marek Vasut604f5882023-01-26 21:01:36 +01003937static const unsigned int vin2_data_mux[] = {
Marek Vasutc40f2d62018-01-17 22:18:59 +01003938 /* B */
Marek Vasut604f5882023-01-26 21:01:36 +01003939 VI2_DATA0_VI2_B0_MARK, VI2_DATA1_VI2_B1_MARK,
Marek Vasutc40f2d62018-01-17 22:18:59 +01003940 VI2_DATA2_VI2_B2_MARK, VI2_DATA3_VI2_B3_MARK,
3941 VI2_DATA4_VI2_B4_MARK, VI2_DATA5_VI2_B5_MARK,
3942 VI2_DATA6_VI2_B6_MARK, VI2_DATA7_VI2_B7_MARK,
3943 /* G */
Marek Vasut604f5882023-01-26 21:01:36 +01003944 VI2_G0_MARK, VI2_G1_MARK,
Marek Vasutc40f2d62018-01-17 22:18:59 +01003945 VI2_G2_MARK, VI2_G3_MARK,
3946 VI2_G4_MARK, VI2_G5_MARK,
3947 VI2_G6_MARK, VI2_G7_MARK,
3948 /* R */
Marek Vasut604f5882023-01-26 21:01:36 +01003949 VI2_R0_MARK, VI2_R1_MARK,
Marek Vasutc40f2d62018-01-17 22:18:59 +01003950 VI2_R2_MARK, VI2_R3_MARK,
3951 VI2_R4_MARK, VI2_R5_MARK,
3952 VI2_R6_MARK, VI2_R7_MARK,
3953};
Marek Vasut604f5882023-01-26 21:01:36 +01003954static const unsigned int vin2_data18_pins[] = {
3955 /* B */
3956 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
3957 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
3958 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
3959 /* G */
Marek Vasut0e8e9892021-04-26 22:04:11 +02003960 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 10),
3961 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
3962 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
Marek Vasut604f5882023-01-26 21:01:36 +01003963 /* R */
3964 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
3965 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
3966 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 24),
Marek Vasut0e8e9892021-04-26 22:04:11 +02003967};
Marek Vasut604f5882023-01-26 21:01:36 +01003968static const unsigned int vin2_data18_mux[] = {
3969 /* B */
3970 VI2_DATA2_VI2_B2_MARK, VI2_DATA3_VI2_B3_MARK,
3971 VI2_DATA4_VI2_B4_MARK, VI2_DATA5_VI2_B5_MARK,
3972 VI2_DATA6_VI2_B6_MARK, VI2_DATA7_VI2_B7_MARK,
3973 /* G */
Marek Vasut0e8e9892021-04-26 22:04:11 +02003974 VI2_G2_MARK, VI2_G3_MARK,
3975 VI2_G4_MARK, VI2_G5_MARK,
3976 VI2_G6_MARK, VI2_G7_MARK,
Marek Vasut604f5882023-01-26 21:01:36 +01003977 /* R */
3978 VI2_R2_MARK, VI2_R3_MARK,
3979 VI2_R4_MARK, VI2_R5_MARK,
3980 VI2_R6_MARK, VI2_R7_MARK,
Marek Vasut0e8e9892021-04-26 22:04:11 +02003981};
Marek Vasutc40f2d62018-01-17 22:18:59 +01003982static const unsigned int vin2_sync_pins[] = {
3983 RCAR_GP_PIN(1, 16), /* HSYNC */
3984 RCAR_GP_PIN(1, 21), /* VSYNC */
3985};
3986static const unsigned int vin2_sync_mux[] = {
3987 VI2_HSYNC_N_MARK,
3988 VI2_VSYNC_N_MARK,
3989};
3990static const unsigned int vin2_field_pins[] = {
3991 RCAR_GP_PIN(1, 9),
3992};
3993static const unsigned int vin2_field_mux[] = {
3994 VI2_FIELD_MARK,
3995};
3996static const unsigned int vin2_clkenb_pins[] = {
3997 RCAR_GP_PIN(1, 8),
3998};
3999static const unsigned int vin2_clkenb_mux[] = {
4000 VI2_CLKENB_MARK,
4001};
4002static const unsigned int vin2_clk_pins[] = {
4003 RCAR_GP_PIN(1, 11),
4004};
4005static const unsigned int vin2_clk_mux[] = {
4006 VI2_CLK_MARK,
4007};
4008/* - VIN3 ----------------------------------------------------------------- */
4009static const unsigned int vin3_data8_pins[] = {
4010 RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
4011 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
4012 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
4013 RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
4014};
4015static const unsigned int vin3_data8_mux[] = {
4016 VI3_DATA0_MARK, VI3_DATA1_MARK,
4017 VI3_DATA2_MARK, VI3_DATA3_MARK,
4018 VI3_DATA4_MARK, VI3_DATA5_MARK,
4019 VI3_DATA6_MARK, VI3_DATA7_MARK,
4020};
4021static const unsigned int vin3_sync_pins[] = {
4022 RCAR_GP_PIN(1, 16), /* HSYNC */
4023 RCAR_GP_PIN(1, 17), /* VSYNC */
4024};
4025static const unsigned int vin3_sync_mux[] = {
4026 VI3_HSYNC_N_MARK,
4027 VI3_VSYNC_N_MARK,
4028};
4029static const unsigned int vin3_field_pins[] = {
4030 RCAR_GP_PIN(1, 15),
4031};
4032static const unsigned int vin3_field_mux[] = {
4033 VI3_FIELD_MARK,
4034};
4035static const unsigned int vin3_clkenb_pins[] = {
4036 RCAR_GP_PIN(1, 14),
4037};
4038static const unsigned int vin3_clkenb_mux[] = {
4039 VI3_CLKENB_MARK,
4040};
4041static const unsigned int vin3_clk_pins[] = {
4042 RCAR_GP_PIN(1, 23),
4043};
4044static const unsigned int vin3_clk_mux[] = {
4045 VI3_CLK_MARK,
4046};
Marek Vasut54155112024-12-23 14:34:06 +01004047#endif
Marek Vasutc40f2d62018-01-17 22:18:59 +01004048
Marek Vasut0e8e9892021-04-26 22:04:11 +02004049static const struct {
4050 struct sh_pfc_pin_group common[311];
4051#ifdef CONFIG_PINCTRL_PFC_R8A7790
4052 struct sh_pfc_pin_group automotive[1];
4053#endif
4054} pinmux_groups = {
4055 .common = {
Marek Vasut54155112024-12-23 14:34:06 +01004056#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut0e8e9892021-04-26 22:04:11 +02004057 SH_PFC_PIN_GROUP(audio_clk_a),
4058 SH_PFC_PIN_GROUP(audio_clk_b),
4059 SH_PFC_PIN_GROUP(audio_clk_c),
4060 SH_PFC_PIN_GROUP(audio_clkout),
4061 SH_PFC_PIN_GROUP(audio_clkout_b),
4062 SH_PFC_PIN_GROUP(audio_clkout_c),
4063 SH_PFC_PIN_GROUP(audio_clkout_d),
Marek Vasut54155112024-12-23 14:34:06 +01004064#endif
Marek Vasut0e8e9892021-04-26 22:04:11 +02004065 SH_PFC_PIN_GROUP(avb_link),
4066 SH_PFC_PIN_GROUP(avb_magic),
4067 SH_PFC_PIN_GROUP(avb_phy_int),
4068 SH_PFC_PIN_GROUP(avb_mdio),
4069 SH_PFC_PIN_GROUP(avb_mii),
4070 SH_PFC_PIN_GROUP(avb_gmii),
Marek Vasut54155112024-12-23 14:34:06 +01004071#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut0e8e9892021-04-26 22:04:11 +02004072 SH_PFC_PIN_GROUP(can0_data),
4073 SH_PFC_PIN_GROUP(can0_data_b),
4074 SH_PFC_PIN_GROUP(can0_data_c),
4075 SH_PFC_PIN_GROUP(can0_data_d),
4076 SH_PFC_PIN_GROUP(can1_data),
4077 SH_PFC_PIN_GROUP(can1_data_b),
4078 SH_PFC_PIN_GROUP(can_clk),
4079 SH_PFC_PIN_GROUP(can_clk_b),
4080 SH_PFC_PIN_GROUP(du_rgb666),
4081 SH_PFC_PIN_GROUP(du_rgb888),
4082 SH_PFC_PIN_GROUP(du_clk_out_0),
4083 SH_PFC_PIN_GROUP(du_clk_out_1),
4084 SH_PFC_PIN_GROUP(du_sync_0),
4085 SH_PFC_PIN_GROUP(du_sync_1),
4086 SH_PFC_PIN_GROUP(du_cde),
4087 SH_PFC_PIN_GROUP(du0_clk_in),
4088 SH_PFC_PIN_GROUP(du1_clk_in),
4089 SH_PFC_PIN_GROUP(du2_clk_in),
Marek Vasut54155112024-12-23 14:34:06 +01004090#endif
Marek Vasut0e8e9892021-04-26 22:04:11 +02004091 SH_PFC_PIN_GROUP(eth_link),
4092 SH_PFC_PIN_GROUP(eth_magic),
4093 SH_PFC_PIN_GROUP(eth_mdio),
4094 SH_PFC_PIN_GROUP(eth_rmii),
4095 SH_PFC_PIN_GROUP(hscif0_data),
4096 SH_PFC_PIN_GROUP(hscif0_clk),
4097 SH_PFC_PIN_GROUP(hscif0_ctrl),
4098 SH_PFC_PIN_GROUP(hscif0_data_b),
4099 SH_PFC_PIN_GROUP(hscif0_ctrl_b),
4100 SH_PFC_PIN_GROUP(hscif0_data_c),
4101 SH_PFC_PIN_GROUP(hscif0_ctrl_c),
4102 SH_PFC_PIN_GROUP(hscif0_data_d),
4103 SH_PFC_PIN_GROUP(hscif0_ctrl_d),
4104 SH_PFC_PIN_GROUP(hscif0_data_e),
4105 SH_PFC_PIN_GROUP(hscif0_ctrl_e),
4106 SH_PFC_PIN_GROUP(hscif0_data_f),
4107 SH_PFC_PIN_GROUP(hscif0_ctrl_f),
4108 SH_PFC_PIN_GROUP(hscif1_data),
4109 SH_PFC_PIN_GROUP(hscif1_clk),
4110 SH_PFC_PIN_GROUP(hscif1_ctrl),
4111 SH_PFC_PIN_GROUP(hscif1_data_b),
4112 SH_PFC_PIN_GROUP(hscif1_clk_b),
4113 SH_PFC_PIN_GROUP(hscif1_ctrl_b),
4114 SH_PFC_PIN_GROUP(i2c0),
4115 SH_PFC_PIN_GROUP(i2c1),
4116 SH_PFC_PIN_GROUP(i2c1_b),
4117 SH_PFC_PIN_GROUP(i2c1_c),
4118 SH_PFC_PIN_GROUP(i2c2),
4119 SH_PFC_PIN_GROUP(i2c2_b),
4120 SH_PFC_PIN_GROUP(i2c2_c),
4121 SH_PFC_PIN_GROUP(i2c2_d),
4122 SH_PFC_PIN_GROUP(i2c2_e),
4123 SH_PFC_PIN_GROUP(i2c3),
4124 SH_PFC_PIN_GROUP(iic0),
4125 SH_PFC_PIN_GROUP(iic1),
4126 SH_PFC_PIN_GROUP(iic1_b),
4127 SH_PFC_PIN_GROUP(iic1_c),
4128 SH_PFC_PIN_GROUP(iic2),
4129 SH_PFC_PIN_GROUP(iic2_b),
4130 SH_PFC_PIN_GROUP(iic2_c),
4131 SH_PFC_PIN_GROUP(iic2_d),
4132 SH_PFC_PIN_GROUP(iic2_e),
4133 SH_PFC_PIN_GROUP(iic3),
Marek Vasut54155112024-12-23 14:34:06 +01004134#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut0e8e9892021-04-26 22:04:11 +02004135 SH_PFC_PIN_GROUP(intc_irq0),
4136 SH_PFC_PIN_GROUP(intc_irq1),
4137 SH_PFC_PIN_GROUP(intc_irq2),
4138 SH_PFC_PIN_GROUP(intc_irq3),
Marek Vasut54155112024-12-23 14:34:06 +01004139#endif
Marek Vasut604f5882023-01-26 21:01:36 +01004140 BUS_DATA_PIN_GROUP(mmc0_data, 1),
4141 BUS_DATA_PIN_GROUP(mmc0_data, 4),
4142 BUS_DATA_PIN_GROUP(mmc0_data, 8),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004143 SH_PFC_PIN_GROUP(mmc0_ctrl),
Marek Vasut604f5882023-01-26 21:01:36 +01004144 BUS_DATA_PIN_GROUP(mmc1_data, 1),
4145 BUS_DATA_PIN_GROUP(mmc1_data, 4),
4146 BUS_DATA_PIN_GROUP(mmc1_data, 8),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004147 SH_PFC_PIN_GROUP(mmc1_ctrl),
Marek Vasut54155112024-12-23 14:34:06 +01004148#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut0e8e9892021-04-26 22:04:11 +02004149 SH_PFC_PIN_GROUP(msiof0_clk),
4150 SH_PFC_PIN_GROUP(msiof0_sync),
4151 SH_PFC_PIN_GROUP(msiof0_ss1),
4152 SH_PFC_PIN_GROUP(msiof0_ss2),
4153 SH_PFC_PIN_GROUP(msiof0_rx),
4154 SH_PFC_PIN_GROUP(msiof0_tx),
4155 SH_PFC_PIN_GROUP(msiof0_clk_b),
4156 SH_PFC_PIN_GROUP(msiof0_ss1_b),
4157 SH_PFC_PIN_GROUP(msiof0_ss2_b),
4158 SH_PFC_PIN_GROUP(msiof0_rx_b),
4159 SH_PFC_PIN_GROUP(msiof0_tx_b),
4160 SH_PFC_PIN_GROUP(msiof1_clk),
4161 SH_PFC_PIN_GROUP(msiof1_sync),
4162 SH_PFC_PIN_GROUP(msiof1_ss1),
4163 SH_PFC_PIN_GROUP(msiof1_ss2),
4164 SH_PFC_PIN_GROUP(msiof1_rx),
4165 SH_PFC_PIN_GROUP(msiof1_tx),
4166 SH_PFC_PIN_GROUP(msiof1_clk_b),
4167 SH_PFC_PIN_GROUP(msiof1_ss1_b),
4168 SH_PFC_PIN_GROUP(msiof1_ss2_b),
4169 SH_PFC_PIN_GROUP(msiof1_rx_b),
4170 SH_PFC_PIN_GROUP(msiof1_tx_b),
4171 SH_PFC_PIN_GROUP(msiof2_clk),
4172 SH_PFC_PIN_GROUP(msiof2_sync),
4173 SH_PFC_PIN_GROUP(msiof2_ss1),
4174 SH_PFC_PIN_GROUP(msiof2_ss2),
4175 SH_PFC_PIN_GROUP(msiof2_rx),
4176 SH_PFC_PIN_GROUP(msiof2_tx),
4177 SH_PFC_PIN_GROUP(msiof3_clk),
4178 SH_PFC_PIN_GROUP(msiof3_sync),
4179 SH_PFC_PIN_GROUP(msiof3_ss1),
4180 SH_PFC_PIN_GROUP(msiof3_ss2),
4181 SH_PFC_PIN_GROUP(msiof3_rx),
4182 SH_PFC_PIN_GROUP(msiof3_tx),
4183 SH_PFC_PIN_GROUP(msiof3_clk_b),
4184 SH_PFC_PIN_GROUP(msiof3_sync_b),
4185 SH_PFC_PIN_GROUP(msiof3_rx_b),
4186 SH_PFC_PIN_GROUP(msiof3_tx_b),
4187 SH_PFC_PIN_GROUP(pwm0),
4188 SH_PFC_PIN_GROUP(pwm0_b),
4189 SH_PFC_PIN_GROUP(pwm1),
4190 SH_PFC_PIN_GROUP(pwm1_b),
4191 SH_PFC_PIN_GROUP(pwm2),
4192 SH_PFC_PIN_GROUP(pwm3),
4193 SH_PFC_PIN_GROUP(pwm4),
4194 SH_PFC_PIN_GROUP(pwm5),
4195 SH_PFC_PIN_GROUP(pwm6),
Marek Vasut54155112024-12-23 14:34:06 +01004196#endif
Marek Vasut0e8e9892021-04-26 22:04:11 +02004197 SH_PFC_PIN_GROUP(qspi_ctrl),
Marek Vasut604f5882023-01-26 21:01:36 +01004198 BUS_DATA_PIN_GROUP(qspi_data, 2),
4199 BUS_DATA_PIN_GROUP(qspi_data, 4),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004200 SH_PFC_PIN_GROUP(scif0_data),
4201 SH_PFC_PIN_GROUP(scif0_clk),
4202 SH_PFC_PIN_GROUP(scif0_ctrl),
4203 SH_PFC_PIN_GROUP(scif0_data_b),
4204 SH_PFC_PIN_GROUP(scif1_data),
4205 SH_PFC_PIN_GROUP(scif1_clk),
4206 SH_PFC_PIN_GROUP(scif1_ctrl),
4207 SH_PFC_PIN_GROUP(scif1_data_b),
4208 SH_PFC_PIN_GROUP(scif1_data_c),
4209 SH_PFC_PIN_GROUP(scif1_data_d),
4210 SH_PFC_PIN_GROUP(scif1_clk_d),
4211 SH_PFC_PIN_GROUP(scif1_data_e),
4212 SH_PFC_PIN_GROUP(scif1_clk_e),
4213 SH_PFC_PIN_GROUP(scif2_data),
4214 SH_PFC_PIN_GROUP(scif2_clk),
4215 SH_PFC_PIN_GROUP(scif2_data_b),
4216 SH_PFC_PIN_GROUP(scifa0_data),
4217 SH_PFC_PIN_GROUP(scifa0_clk),
4218 SH_PFC_PIN_GROUP(scifa0_ctrl),
4219 SH_PFC_PIN_GROUP(scifa0_data_b),
4220 SH_PFC_PIN_GROUP(scifa0_clk_b),
4221 SH_PFC_PIN_GROUP(scifa0_ctrl_b),
4222 SH_PFC_PIN_GROUP(scifa1_data),
4223 SH_PFC_PIN_GROUP(scifa1_clk),
4224 SH_PFC_PIN_GROUP(scifa1_ctrl),
4225 SH_PFC_PIN_GROUP(scifa1_data_b),
4226 SH_PFC_PIN_GROUP(scifa1_clk_b),
4227 SH_PFC_PIN_GROUP(scifa1_ctrl_b),
4228 SH_PFC_PIN_GROUP(scifa1_data_c),
4229 SH_PFC_PIN_GROUP(scifa1_clk_c),
4230 SH_PFC_PIN_GROUP(scifa1_ctrl_c),
4231 SH_PFC_PIN_GROUP(scifa1_data_d),
4232 SH_PFC_PIN_GROUP(scifa1_clk_d),
4233 SH_PFC_PIN_GROUP(scifa1_ctrl_d),
4234 SH_PFC_PIN_GROUP(scifa2_data),
4235 SH_PFC_PIN_GROUP(scifa2_clk),
4236 SH_PFC_PIN_GROUP(scifa2_ctrl),
4237 SH_PFC_PIN_GROUP(scifa2_data_b),
4238 SH_PFC_PIN_GROUP(scifa2_data_c),
4239 SH_PFC_PIN_GROUP(scifa2_clk_c),
4240 SH_PFC_PIN_GROUP(scifb0_data),
4241 SH_PFC_PIN_GROUP(scifb0_clk),
4242 SH_PFC_PIN_GROUP(scifb0_ctrl),
4243 SH_PFC_PIN_GROUP(scifb0_data_b),
4244 SH_PFC_PIN_GROUP(scifb0_clk_b),
4245 SH_PFC_PIN_GROUP(scifb0_ctrl_b),
4246 SH_PFC_PIN_GROUP(scifb0_data_c),
4247 SH_PFC_PIN_GROUP(scifb1_data),
4248 SH_PFC_PIN_GROUP(scifb1_clk),
4249 SH_PFC_PIN_GROUP(scifb1_ctrl),
4250 SH_PFC_PIN_GROUP(scifb1_data_b),
4251 SH_PFC_PIN_GROUP(scifb1_clk_b),
4252 SH_PFC_PIN_GROUP(scifb1_ctrl_b),
4253 SH_PFC_PIN_GROUP(scifb1_data_c),
4254 SH_PFC_PIN_GROUP(scifb1_data_d),
4255 SH_PFC_PIN_GROUP(scifb1_data_e),
4256 SH_PFC_PIN_GROUP(scifb1_clk_e),
4257 SH_PFC_PIN_GROUP(scifb1_data_f),
4258 SH_PFC_PIN_GROUP(scifb1_data_g),
4259 SH_PFC_PIN_GROUP(scifb1_clk_g),
4260 SH_PFC_PIN_GROUP(scifb2_data),
4261 SH_PFC_PIN_GROUP(scifb2_clk),
4262 SH_PFC_PIN_GROUP(scifb2_ctrl),
4263 SH_PFC_PIN_GROUP(scifb2_data_b),
4264 SH_PFC_PIN_GROUP(scifb2_clk_b),
4265 SH_PFC_PIN_GROUP(scifb2_ctrl_b),
4266 SH_PFC_PIN_GROUP(scifb2_data_c),
4267 SH_PFC_PIN_GROUP(scif_clk),
4268 SH_PFC_PIN_GROUP(scif_clk_b),
Marek Vasut604f5882023-01-26 21:01:36 +01004269 BUS_DATA_PIN_GROUP(sdhi0_data, 1),
4270 BUS_DATA_PIN_GROUP(sdhi0_data, 4),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004271 SH_PFC_PIN_GROUP(sdhi0_ctrl),
4272 SH_PFC_PIN_GROUP(sdhi0_cd),
4273 SH_PFC_PIN_GROUP(sdhi0_wp),
Marek Vasut604f5882023-01-26 21:01:36 +01004274 BUS_DATA_PIN_GROUP(sdhi1_data, 1),
4275 BUS_DATA_PIN_GROUP(sdhi1_data, 4),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004276 SH_PFC_PIN_GROUP(sdhi1_ctrl),
4277 SH_PFC_PIN_GROUP(sdhi1_cd),
4278 SH_PFC_PIN_GROUP(sdhi1_wp),
Marek Vasut604f5882023-01-26 21:01:36 +01004279 BUS_DATA_PIN_GROUP(sdhi2_data, 1),
4280 BUS_DATA_PIN_GROUP(sdhi2_data, 4),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004281 SH_PFC_PIN_GROUP(sdhi2_ctrl),
4282 SH_PFC_PIN_GROUP(sdhi2_cd),
4283 SH_PFC_PIN_GROUP(sdhi2_wp),
Marek Vasut604f5882023-01-26 21:01:36 +01004284 BUS_DATA_PIN_GROUP(sdhi3_data, 1),
4285 BUS_DATA_PIN_GROUP(sdhi3_data, 4),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004286 SH_PFC_PIN_GROUP(sdhi3_ctrl),
4287 SH_PFC_PIN_GROUP(sdhi3_cd),
4288 SH_PFC_PIN_GROUP(sdhi3_wp),
Marek Vasut54155112024-12-23 14:34:06 +01004289#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut0e8e9892021-04-26 22:04:11 +02004290 SH_PFC_PIN_GROUP(ssi0_data),
4291 SH_PFC_PIN_GROUP(ssi0129_ctrl),
4292 SH_PFC_PIN_GROUP(ssi1_data),
4293 SH_PFC_PIN_GROUP(ssi1_ctrl),
4294 SH_PFC_PIN_GROUP(ssi2_data),
4295 SH_PFC_PIN_GROUP(ssi2_ctrl),
4296 SH_PFC_PIN_GROUP(ssi3_data),
4297 SH_PFC_PIN_GROUP(ssi34_ctrl),
4298 SH_PFC_PIN_GROUP(ssi4_data),
4299 SH_PFC_PIN_GROUP(ssi4_ctrl),
4300 SH_PFC_PIN_GROUP(ssi5),
4301 SH_PFC_PIN_GROUP(ssi5_b),
4302 SH_PFC_PIN_GROUP(ssi5_c),
4303 SH_PFC_PIN_GROUP(ssi6),
4304 SH_PFC_PIN_GROUP(ssi6_b),
4305 SH_PFC_PIN_GROUP(ssi7_data),
4306 SH_PFC_PIN_GROUP(ssi7_b_data),
4307 SH_PFC_PIN_GROUP(ssi7_c_data),
4308 SH_PFC_PIN_GROUP(ssi78_ctrl),
4309 SH_PFC_PIN_GROUP(ssi78_b_ctrl),
4310 SH_PFC_PIN_GROUP(ssi78_c_ctrl),
4311 SH_PFC_PIN_GROUP(ssi8_data),
4312 SH_PFC_PIN_GROUP(ssi8_b_data),
4313 SH_PFC_PIN_GROUP(ssi8_c_data),
4314 SH_PFC_PIN_GROUP(ssi9_data),
4315 SH_PFC_PIN_GROUP(ssi9_ctrl),
Marek Vasut54155112024-12-23 14:34:06 +01004316#endif
Marek Vasut0e8e9892021-04-26 22:04:11 +02004317 SH_PFC_PIN_GROUP(tpu0_to0),
4318 SH_PFC_PIN_GROUP(tpu0_to1),
4319 SH_PFC_PIN_GROUP(tpu0_to2),
4320 SH_PFC_PIN_GROUP(tpu0_to3),
4321 SH_PFC_PIN_GROUP(usb0),
Marek Vasut604f5882023-01-26 21:01:36 +01004322 SH_PFC_PIN_GROUP_SUBSET(usb0_ovc_vbus, usb0, 0, 1),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004323 SH_PFC_PIN_GROUP(usb1),
Marek Vasut604f5882023-01-26 21:01:36 +01004324 SH_PFC_PIN_GROUP_SUBSET(usb1_pwen, usb1, 0, 1),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004325 SH_PFC_PIN_GROUP(usb2),
Marek Vasut54155112024-12-23 14:34:06 +01004326#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut604f5882023-01-26 21:01:36 +01004327 BUS_DATA_PIN_GROUP(vin0_data, 24),
4328 BUS_DATA_PIN_GROUP(vin0_data, 20),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004329 SH_PFC_PIN_GROUP(vin0_data18),
Marek Vasut604f5882023-01-26 21:01:36 +01004330 BUS_DATA_PIN_GROUP(vin0_data, 16),
4331 BUS_DATA_PIN_GROUP(vin0_data, 12),
4332 BUS_DATA_PIN_GROUP(vin0_data, 10),
4333 BUS_DATA_PIN_GROUP(vin0_data, 8),
4334 BUS_DATA_PIN_GROUP(vin0_data, 4),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004335 SH_PFC_PIN_GROUP(vin0_sync),
4336 SH_PFC_PIN_GROUP(vin0_field),
4337 SH_PFC_PIN_GROUP(vin0_clkenb),
4338 SH_PFC_PIN_GROUP(vin0_clk),
Marek Vasut604f5882023-01-26 21:01:36 +01004339 BUS_DATA_PIN_GROUP(vin1_data, 24),
4340 BUS_DATA_PIN_GROUP(vin1_data, 20),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004341 SH_PFC_PIN_GROUP(vin1_data18),
Marek Vasut604f5882023-01-26 21:01:36 +01004342 BUS_DATA_PIN_GROUP(vin1_data, 16),
4343 BUS_DATA_PIN_GROUP(vin1_data, 12),
4344 BUS_DATA_PIN_GROUP(vin1_data, 10),
4345 BUS_DATA_PIN_GROUP(vin1_data, 8),
4346 BUS_DATA_PIN_GROUP(vin1_data, 4),
4347 BUS_DATA_PIN_GROUP(vin1_data, 24, _b),
4348 BUS_DATA_PIN_GROUP(vin1_data, 20, _b),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004349 SH_PFC_PIN_GROUP(vin1_data18_b),
Marek Vasut604f5882023-01-26 21:01:36 +01004350 BUS_DATA_PIN_GROUP(vin1_data, 16, _b),
4351 BUS_DATA_PIN_GROUP(vin1_data, 12, _b),
4352 BUS_DATA_PIN_GROUP(vin1_data, 10, _b),
4353 BUS_DATA_PIN_GROUP(vin1_data, 8, _b),
4354 BUS_DATA_PIN_GROUP(vin1_data, 4, _b),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004355 SH_PFC_PIN_GROUP(vin1_sync),
4356 SH_PFC_PIN_GROUP(vin1_sync_b),
4357 SH_PFC_PIN_GROUP(vin1_field),
4358 SH_PFC_PIN_GROUP(vin1_field_b),
4359 SH_PFC_PIN_GROUP(vin1_clkenb),
4360 SH_PFC_PIN_GROUP(vin1_clkenb_b),
4361 SH_PFC_PIN_GROUP(vin1_clk),
4362 SH_PFC_PIN_GROUP(vin1_clk_b),
Marek Vasut604f5882023-01-26 21:01:36 +01004363 BUS_DATA_PIN_GROUP(vin2_data, 24),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004364 SH_PFC_PIN_GROUP(vin2_data18),
Marek Vasut604f5882023-01-26 21:01:36 +01004365 BUS_DATA_PIN_GROUP(vin2_data, 16),
4366 BUS_DATA_PIN_GROUP(vin2_data, 8),
4367 BUS_DATA_PIN_GROUP(vin2_data, 4),
4368 SH_PFC_PIN_GROUP_SUBSET(vin2_g8, vin2_data, 8, 8),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004369 SH_PFC_PIN_GROUP(vin2_sync),
4370 SH_PFC_PIN_GROUP(vin2_field),
4371 SH_PFC_PIN_GROUP(vin2_clkenb),
4372 SH_PFC_PIN_GROUP(vin2_clk),
4373 SH_PFC_PIN_GROUP(vin3_data8),
4374 SH_PFC_PIN_GROUP(vin3_sync),
4375 SH_PFC_PIN_GROUP(vin3_field),
4376 SH_PFC_PIN_GROUP(vin3_clkenb),
4377 SH_PFC_PIN_GROUP(vin3_clk),
Marek Vasut54155112024-12-23 14:34:06 +01004378#endif
Marek Vasut0e8e9892021-04-26 22:04:11 +02004379 },
4380#ifdef CONFIG_PINCTRL_PFC_R8A7790
4381 .automotive = {
4382 SH_PFC_PIN_GROUP(mlb_3pin),
4383 }
4384#endif /* CONFIG_PINCTRL_PFC_R8A7790 */
Marek Vasutc40f2d62018-01-17 22:18:59 +01004385};
4386
Marek Vasut54155112024-12-23 14:34:06 +01004387#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasutc40f2d62018-01-17 22:18:59 +01004388static const char * const audio_clk_groups[] = {
4389 "audio_clk_a",
4390 "audio_clk_b",
4391 "audio_clk_c",
4392 "audio_clkout",
4393 "audio_clkout_b",
4394 "audio_clkout_c",
4395 "audio_clkout_d",
4396};
Marek Vasut54155112024-12-23 14:34:06 +01004397#endif
Marek Vasutc40f2d62018-01-17 22:18:59 +01004398
4399static const char * const avb_groups[] = {
4400 "avb_link",
4401 "avb_magic",
4402 "avb_phy_int",
4403 "avb_mdio",
4404 "avb_mii",
4405 "avb_gmii",
4406};
4407
Marek Vasut54155112024-12-23 14:34:06 +01004408#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut0e8e9892021-04-26 22:04:11 +02004409static const char * const can0_groups[] = {
4410 "can0_data",
4411 "can0_data_b",
4412 "can0_data_c",
4413 "can0_data_d",
4414};
4415
4416static const char * const can1_groups[] = {
4417 "can1_data",
4418 "can1_data_b",
4419};
4420
4421static const char * const can_clk_groups[] = {
4422 "can_clk",
4423 "can_clk_b",
4424};
4425
Marek Vasutc40f2d62018-01-17 22:18:59 +01004426static const char * const du_groups[] = {
4427 "du_rgb666",
4428 "du_rgb888",
4429 "du_clk_out_0",
4430 "du_clk_out_1",
4431 "du_sync_0",
4432 "du_sync_1",
4433 "du_cde",
4434};
4435
4436static const char * const du0_groups[] = {
4437 "du0_clk_in",
4438};
4439
4440static const char * const du1_groups[] = {
4441 "du1_clk_in",
4442};
4443
4444static const char * const du2_groups[] = {
4445 "du2_clk_in",
4446};
Marek Vasut54155112024-12-23 14:34:06 +01004447#endif
Marek Vasutc40f2d62018-01-17 22:18:59 +01004448
4449static const char * const eth_groups[] = {
4450 "eth_link",
4451 "eth_magic",
4452 "eth_mdio",
4453 "eth_rmii",
4454};
4455
4456static const char * const hscif0_groups[] = {
4457 "hscif0_data",
4458 "hscif0_clk",
4459 "hscif0_ctrl",
4460 "hscif0_data_b",
4461 "hscif0_ctrl_b",
4462 "hscif0_data_c",
4463 "hscif0_ctrl_c",
4464 "hscif0_data_d",
4465 "hscif0_ctrl_d",
4466 "hscif0_data_e",
4467 "hscif0_ctrl_e",
4468 "hscif0_data_f",
4469 "hscif0_ctrl_f",
4470};
4471
4472static const char * const hscif1_groups[] = {
4473 "hscif1_data",
4474 "hscif1_clk",
4475 "hscif1_ctrl",
4476 "hscif1_data_b",
4477 "hscif1_clk_b",
4478 "hscif1_ctrl_b",
4479};
4480
4481static const char * const i2c0_groups[] = {
4482 "i2c0",
4483};
4484
4485static const char * const i2c1_groups[] = {
4486 "i2c1",
4487 "i2c1_b",
4488 "i2c1_c",
4489};
4490
4491static const char * const i2c2_groups[] = {
4492 "i2c2",
4493 "i2c2_b",
4494 "i2c2_c",
4495 "i2c2_d",
4496 "i2c2_e",
4497};
4498
4499static const char * const i2c3_groups[] = {
4500 "i2c3",
4501};
4502
4503static const char * const iic0_groups[] = {
4504 "iic0",
4505};
4506
4507static const char * const iic1_groups[] = {
4508 "iic1",
4509 "iic1_b",
4510 "iic1_c",
4511};
4512
4513static const char * const iic2_groups[] = {
4514 "iic2",
4515 "iic2_b",
4516 "iic2_c",
4517 "iic2_d",
4518 "iic2_e",
4519};
4520
4521static const char * const iic3_groups[] = {
4522 "iic3",
4523};
4524
Marek Vasut54155112024-12-23 14:34:06 +01004525#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasutc40f2d62018-01-17 22:18:59 +01004526static const char * const intc_groups[] = {
4527 "intc_irq0",
4528 "intc_irq1",
4529 "intc_irq2",
4530 "intc_irq3",
4531};
Marek Vasut54155112024-12-23 14:34:06 +01004532#endif
Marek Vasutc40f2d62018-01-17 22:18:59 +01004533
Marek Vasut0e8e9892021-04-26 22:04:11 +02004534#ifdef CONFIG_PINCTRL_PFC_R8A7790
Marek Vasutc40f2d62018-01-17 22:18:59 +01004535static const char * const mlb_groups[] = {
4536 "mlb_3pin",
4537};
Marek Vasut0e8e9892021-04-26 22:04:11 +02004538#endif /* CONFIG_PINCTRL_PFC_R8A7790 */
Marek Vasutc40f2d62018-01-17 22:18:59 +01004539
4540static const char * const mmc0_groups[] = {
4541 "mmc0_data1",
4542 "mmc0_data4",
4543 "mmc0_data8",
4544 "mmc0_ctrl",
4545};
4546
4547static const char * const mmc1_groups[] = {
4548 "mmc1_data1",
4549 "mmc1_data4",
4550 "mmc1_data8",
4551 "mmc1_ctrl",
4552};
4553
Marek Vasut54155112024-12-23 14:34:06 +01004554#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasutc40f2d62018-01-17 22:18:59 +01004555static const char * const msiof0_groups[] = {
4556 "msiof0_clk",
4557 "msiof0_sync",
4558 "msiof0_ss1",
4559 "msiof0_ss2",
4560 "msiof0_rx",
4561 "msiof0_tx",
4562 "msiof0_clk_b",
4563 "msiof0_ss1_b",
4564 "msiof0_ss2_b",
4565 "msiof0_rx_b",
4566 "msiof0_tx_b",
4567};
4568
4569static const char * const msiof1_groups[] = {
4570 "msiof1_clk",
4571 "msiof1_sync",
4572 "msiof1_ss1",
4573 "msiof1_ss2",
4574 "msiof1_rx",
4575 "msiof1_tx",
4576 "msiof1_clk_b",
4577 "msiof1_ss1_b",
4578 "msiof1_ss2_b",
4579 "msiof1_rx_b",
4580 "msiof1_tx_b",
4581};
4582
4583static const char * const msiof2_groups[] = {
4584 "msiof2_clk",
4585 "msiof2_sync",
4586 "msiof2_ss1",
4587 "msiof2_ss2",
4588 "msiof2_rx",
4589 "msiof2_tx",
4590};
4591
4592static const char * const msiof3_groups[] = {
4593 "msiof3_clk",
4594 "msiof3_sync",
4595 "msiof3_ss1",
4596 "msiof3_ss2",
4597 "msiof3_rx",
4598 "msiof3_tx",
4599 "msiof3_clk_b",
4600 "msiof3_sync_b",
4601 "msiof3_rx_b",
4602 "msiof3_tx_b",
4603};
4604
4605static const char * const pwm0_groups[] = {
4606 "pwm0",
4607 "pwm0_b",
4608};
4609
4610static const char * const pwm1_groups[] = {
4611 "pwm1",
4612 "pwm1_b",
4613};
4614
4615static const char * const pwm2_groups[] = {
4616 "pwm2",
4617};
4618
4619static const char * const pwm3_groups[] = {
4620 "pwm3",
4621};
4622
4623static const char * const pwm4_groups[] = {
4624 "pwm4",
4625};
4626
4627static const char * const pwm5_groups[] = {
4628 "pwm5",
4629};
4630
4631static const char * const pwm6_groups[] = {
4632 "pwm6",
4633};
Marek Vasut54155112024-12-23 14:34:06 +01004634#endif
Marek Vasutc40f2d62018-01-17 22:18:59 +01004635
4636static const char * const qspi_groups[] = {
4637 "qspi_ctrl",
4638 "qspi_data2",
4639 "qspi_data4",
4640};
4641
4642static const char * const scif0_groups[] = {
4643 "scif0_data",
4644 "scif0_clk",
4645 "scif0_ctrl",
4646 "scif0_data_b",
4647};
4648
4649static const char * const scif1_groups[] = {
4650 "scif1_data",
4651 "scif1_clk",
4652 "scif1_ctrl",
4653 "scif1_data_b",
4654 "scif1_data_c",
4655 "scif1_data_d",
4656 "scif1_clk_d",
4657 "scif1_data_e",
4658 "scif1_clk_e",
4659};
4660
4661static const char * const scif2_groups[] = {
4662 "scif2_data",
4663 "scif2_clk",
4664 "scif2_data_b",
4665};
4666
4667static const char * const scifa0_groups[] = {
4668 "scifa0_data",
4669 "scifa0_clk",
4670 "scifa0_ctrl",
4671 "scifa0_data_b",
4672 "scifa0_clk_b",
4673 "scifa0_ctrl_b",
4674};
4675
4676static const char * const scifa1_groups[] = {
4677 "scifa1_data",
4678 "scifa1_clk",
4679 "scifa1_ctrl",
4680 "scifa1_data_b",
4681 "scifa1_clk_b",
4682 "scifa1_ctrl_b",
4683 "scifa1_data_c",
4684 "scifa1_clk_c",
4685 "scifa1_ctrl_c",
4686 "scifa1_data_d",
4687 "scifa1_clk_d",
4688 "scifa1_ctrl_d",
4689};
4690
4691static const char * const scifa2_groups[] = {
4692 "scifa2_data",
4693 "scifa2_clk",
4694 "scifa2_ctrl",
4695 "scifa2_data_b",
4696 "scifa2_data_c",
4697 "scifa2_clk_c",
4698};
4699
4700static const char * const scifb0_groups[] = {
4701 "scifb0_data",
4702 "scifb0_clk",
4703 "scifb0_ctrl",
4704 "scifb0_data_b",
4705 "scifb0_clk_b",
4706 "scifb0_ctrl_b",
4707 "scifb0_data_c",
4708};
4709
4710static const char * const scifb1_groups[] = {
4711 "scifb1_data",
4712 "scifb1_clk",
4713 "scifb1_ctrl",
4714 "scifb1_data_b",
4715 "scifb1_clk_b",
4716 "scifb1_ctrl_b",
4717 "scifb1_data_c",
4718 "scifb1_data_d",
4719 "scifb1_data_e",
4720 "scifb1_clk_e",
4721 "scifb1_data_f",
4722 "scifb1_data_g",
4723 "scifb1_clk_g",
4724};
4725
4726static const char * const scifb2_groups[] = {
4727 "scifb2_data",
4728 "scifb2_clk",
4729 "scifb2_ctrl",
4730 "scifb2_data_b",
4731 "scifb2_clk_b",
4732 "scifb2_ctrl_b",
4733 "scifb2_data_c",
4734};
4735
4736static const char * const scif_clk_groups[] = {
4737 "scif_clk",
4738 "scif_clk_b",
4739};
4740
4741static const char * const sdhi0_groups[] = {
4742 "sdhi0_data1",
4743 "sdhi0_data4",
4744 "sdhi0_ctrl",
4745 "sdhi0_cd",
4746 "sdhi0_wp",
4747};
4748
4749static const char * const sdhi1_groups[] = {
4750 "sdhi1_data1",
4751 "sdhi1_data4",
4752 "sdhi1_ctrl",
4753 "sdhi1_cd",
4754 "sdhi1_wp",
4755};
4756
4757static const char * const sdhi2_groups[] = {
4758 "sdhi2_data1",
4759 "sdhi2_data4",
4760 "sdhi2_ctrl",
4761 "sdhi2_cd",
4762 "sdhi2_wp",
4763};
4764
4765static const char * const sdhi3_groups[] = {
4766 "sdhi3_data1",
4767 "sdhi3_data4",
4768 "sdhi3_ctrl",
4769 "sdhi3_cd",
4770 "sdhi3_wp",
4771};
4772
Marek Vasut54155112024-12-23 14:34:06 +01004773#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasutc40f2d62018-01-17 22:18:59 +01004774static const char * const ssi_groups[] = {
4775 "ssi0_data",
4776 "ssi0129_ctrl",
4777 "ssi1_data",
4778 "ssi1_ctrl",
4779 "ssi2_data",
4780 "ssi2_ctrl",
4781 "ssi3_data",
4782 "ssi34_ctrl",
4783 "ssi4_data",
4784 "ssi4_ctrl",
4785 "ssi5",
4786 "ssi5_b",
4787 "ssi5_c",
4788 "ssi6",
4789 "ssi6_b",
4790 "ssi7_data",
4791 "ssi7_b_data",
4792 "ssi7_c_data",
4793 "ssi78_ctrl",
4794 "ssi78_b_ctrl",
4795 "ssi78_c_ctrl",
4796 "ssi8_data",
4797 "ssi8_b_data",
4798 "ssi8_c_data",
4799 "ssi9_data",
4800 "ssi9_ctrl",
4801};
Marek Vasut54155112024-12-23 14:34:06 +01004802#endif
Marek Vasutc40f2d62018-01-17 22:18:59 +01004803
4804static const char * const tpu0_groups[] = {
4805 "tpu0_to0",
4806 "tpu0_to1",
4807 "tpu0_to2",
4808 "tpu0_to3",
4809};
4810
4811static const char * const usb0_groups[] = {
4812 "usb0",
4813 "usb0_ovc_vbus",
4814};
4815
4816static const char * const usb1_groups[] = {
4817 "usb1",
Marek Vasut0e8e9892021-04-26 22:04:11 +02004818 "usb1_pwen",
Marek Vasutc40f2d62018-01-17 22:18:59 +01004819};
4820
4821static const char * const usb2_groups[] = {
4822 "usb2",
4823};
4824
Marek Vasut54155112024-12-23 14:34:06 +01004825#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasutc40f2d62018-01-17 22:18:59 +01004826static const char * const vin0_groups[] = {
4827 "vin0_data24",
4828 "vin0_data20",
4829 "vin0_data18",
4830 "vin0_data16",
4831 "vin0_data12",
4832 "vin0_data10",
4833 "vin0_data8",
4834 "vin0_data4",
4835 "vin0_sync",
4836 "vin0_field",
4837 "vin0_clkenb",
4838 "vin0_clk",
4839};
4840
4841static const char * const vin1_groups[] = {
4842 "vin1_data24",
4843 "vin1_data20",
4844 "vin1_data18",
4845 "vin1_data16",
4846 "vin1_data12",
4847 "vin1_data10",
4848 "vin1_data8",
4849 "vin1_data4",
Marek Vasut0e8e9892021-04-26 22:04:11 +02004850 "vin1_data24_b",
4851 "vin1_data20_b",
4852 "vin1_data18_b",
4853 "vin1_data16_b",
4854 "vin1_data12_b",
4855 "vin1_data10_b",
4856 "vin1_data8_b",
4857 "vin1_data4_b",
Marek Vasutc40f2d62018-01-17 22:18:59 +01004858 "vin1_sync",
Marek Vasut0e8e9892021-04-26 22:04:11 +02004859 "vin1_sync_b",
Marek Vasutc40f2d62018-01-17 22:18:59 +01004860 "vin1_field",
Marek Vasut0e8e9892021-04-26 22:04:11 +02004861 "vin1_field_b",
Marek Vasutc40f2d62018-01-17 22:18:59 +01004862 "vin1_clkenb",
Marek Vasut0e8e9892021-04-26 22:04:11 +02004863 "vin1_clkenb_b",
Marek Vasutc40f2d62018-01-17 22:18:59 +01004864 "vin1_clk",
Marek Vasut0e8e9892021-04-26 22:04:11 +02004865 "vin1_clk_b",
Marek Vasutc40f2d62018-01-17 22:18:59 +01004866};
4867
4868static const char * const vin2_groups[] = {
4869 "vin2_data24",
4870 "vin2_data18",
4871 "vin2_data16",
4872 "vin2_data8",
4873 "vin2_data4",
Marek Vasut0e8e9892021-04-26 22:04:11 +02004874 "vin2_g8",
Marek Vasutc40f2d62018-01-17 22:18:59 +01004875 "vin2_sync",
4876 "vin2_field",
4877 "vin2_clkenb",
4878 "vin2_clk",
4879};
4880
4881static const char * const vin3_groups[] = {
4882 "vin3_data8",
4883 "vin3_sync",
4884 "vin3_field",
4885 "vin3_clkenb",
4886 "vin3_clk",
4887};
Marek Vasut54155112024-12-23 14:34:06 +01004888#endif
Marek Vasutc40f2d62018-01-17 22:18:59 +01004889
Marek Vasut0e8e9892021-04-26 22:04:11 +02004890static const struct {
4891 struct sh_pfc_function common[58];
4892#ifdef CONFIG_PINCTRL_PFC_R8A7790
4893 struct sh_pfc_function automotive[1];
4894#endif
4895} pinmux_functions = {
4896 .common = {
Marek Vasut54155112024-12-23 14:34:06 +01004897#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut0e8e9892021-04-26 22:04:11 +02004898 SH_PFC_FUNCTION(audio_clk),
Marek Vasut54155112024-12-23 14:34:06 +01004899#endif
Marek Vasut0e8e9892021-04-26 22:04:11 +02004900 SH_PFC_FUNCTION(avb),
Marek Vasut54155112024-12-23 14:34:06 +01004901#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut0e8e9892021-04-26 22:04:11 +02004902 SH_PFC_FUNCTION(can0),
4903 SH_PFC_FUNCTION(can1),
4904 SH_PFC_FUNCTION(can_clk),
Marek Vasut604f5882023-01-26 21:01:36 +01004905 SH_PFC_FUNCTION(du),
Marek Vasut0e8e9892021-04-26 22:04:11 +02004906 SH_PFC_FUNCTION(du0),
4907 SH_PFC_FUNCTION(du1),
4908 SH_PFC_FUNCTION(du2),
Marek Vasut54155112024-12-23 14:34:06 +01004909#endif
Marek Vasut0e8e9892021-04-26 22:04:11 +02004910 SH_PFC_FUNCTION(eth),
4911 SH_PFC_FUNCTION(hscif0),
4912 SH_PFC_FUNCTION(hscif1),
4913 SH_PFC_FUNCTION(i2c0),
4914 SH_PFC_FUNCTION(i2c1),
4915 SH_PFC_FUNCTION(i2c2),
4916 SH_PFC_FUNCTION(i2c3),
4917 SH_PFC_FUNCTION(iic0),
4918 SH_PFC_FUNCTION(iic1),
4919 SH_PFC_FUNCTION(iic2),
4920 SH_PFC_FUNCTION(iic3),
Marek Vasut54155112024-12-23 14:34:06 +01004921#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut0e8e9892021-04-26 22:04:11 +02004922 SH_PFC_FUNCTION(intc),
Marek Vasut54155112024-12-23 14:34:06 +01004923#endif
Marek Vasut0e8e9892021-04-26 22:04:11 +02004924 SH_PFC_FUNCTION(mmc0),
4925 SH_PFC_FUNCTION(mmc1),
Marek Vasut54155112024-12-23 14:34:06 +01004926#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut0e8e9892021-04-26 22:04:11 +02004927 SH_PFC_FUNCTION(msiof0),
4928 SH_PFC_FUNCTION(msiof1),
4929 SH_PFC_FUNCTION(msiof2),
4930 SH_PFC_FUNCTION(msiof3),
4931 SH_PFC_FUNCTION(pwm0),
4932 SH_PFC_FUNCTION(pwm1),
4933 SH_PFC_FUNCTION(pwm2),
4934 SH_PFC_FUNCTION(pwm3),
4935 SH_PFC_FUNCTION(pwm4),
4936 SH_PFC_FUNCTION(pwm5),
4937 SH_PFC_FUNCTION(pwm6),
Marek Vasut54155112024-12-23 14:34:06 +01004938#endif
Marek Vasut0e8e9892021-04-26 22:04:11 +02004939 SH_PFC_FUNCTION(qspi),
4940 SH_PFC_FUNCTION(scif0),
4941 SH_PFC_FUNCTION(scif1),
4942 SH_PFC_FUNCTION(scif2),
4943 SH_PFC_FUNCTION(scifa0),
4944 SH_PFC_FUNCTION(scifa1),
4945 SH_PFC_FUNCTION(scifa2),
4946 SH_PFC_FUNCTION(scifb0),
4947 SH_PFC_FUNCTION(scifb1),
4948 SH_PFC_FUNCTION(scifb2),
4949 SH_PFC_FUNCTION(scif_clk),
4950 SH_PFC_FUNCTION(sdhi0),
4951 SH_PFC_FUNCTION(sdhi1),
4952 SH_PFC_FUNCTION(sdhi2),
4953 SH_PFC_FUNCTION(sdhi3),
Marek Vasut54155112024-12-23 14:34:06 +01004954#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut0e8e9892021-04-26 22:04:11 +02004955 SH_PFC_FUNCTION(ssi),
Marek Vasut54155112024-12-23 14:34:06 +01004956#endif
Marek Vasut0e8e9892021-04-26 22:04:11 +02004957 SH_PFC_FUNCTION(tpu0),
4958 SH_PFC_FUNCTION(usb0),
4959 SH_PFC_FUNCTION(usb1),
4960 SH_PFC_FUNCTION(usb2),
Marek Vasut54155112024-12-23 14:34:06 +01004961#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut0e8e9892021-04-26 22:04:11 +02004962 SH_PFC_FUNCTION(vin0),
4963 SH_PFC_FUNCTION(vin1),
4964 SH_PFC_FUNCTION(vin2),
4965 SH_PFC_FUNCTION(vin3),
Marek Vasut54155112024-12-23 14:34:06 +01004966#endif
Marek Vasut0e8e9892021-04-26 22:04:11 +02004967 },
4968#ifdef CONFIG_PINCTRL_PFC_R8A7790
4969 .automotive = {
4970 SH_PFC_FUNCTION(mlb),
4971 }
4972#endif /* CONFIG_PINCTRL_PFC_R8A7790 */
Marek Vasutc40f2d62018-01-17 22:18:59 +01004973};
4974
4975static const struct pinmux_cfg_reg pinmux_config_regs[] = {
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02004976 { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1, GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01004977 GP_0_31_FN, FN_IP3_17_15,
4978 GP_0_30_FN, FN_IP3_14_12,
4979 GP_0_29_FN, FN_IP3_11_8,
4980 GP_0_28_FN, FN_IP3_7_4,
4981 GP_0_27_FN, FN_IP3_3_0,
4982 GP_0_26_FN, FN_IP2_28_26,
4983 GP_0_25_FN, FN_IP2_25_22,
4984 GP_0_24_FN, FN_IP2_21_18,
4985 GP_0_23_FN, FN_IP2_17_15,
4986 GP_0_22_FN, FN_IP2_14_12,
4987 GP_0_21_FN, FN_IP2_11_9,
4988 GP_0_20_FN, FN_IP2_8_6,
4989 GP_0_19_FN, FN_IP2_5_3,
4990 GP_0_18_FN, FN_IP2_2_0,
4991 GP_0_17_FN, FN_IP1_29_28,
4992 GP_0_16_FN, FN_IP1_27_26,
4993 GP_0_15_FN, FN_IP1_25_22,
4994 GP_0_14_FN, FN_IP1_21_18,
4995 GP_0_13_FN, FN_IP1_17_15,
4996 GP_0_12_FN, FN_IP1_14_12,
4997 GP_0_11_FN, FN_IP1_11_8,
4998 GP_0_10_FN, FN_IP1_7_4,
4999 GP_0_9_FN, FN_IP1_3_0,
5000 GP_0_8_FN, FN_IP0_30_27,
5001 GP_0_7_FN, FN_IP0_26_23,
5002 GP_0_6_FN, FN_IP0_22_20,
5003 GP_0_5_FN, FN_IP0_19_16,
5004 GP_0_4_FN, FN_IP0_15_12,
5005 GP_0_3_FN, FN_IP0_11_9,
5006 GP_0_2_FN, FN_IP0_8_6,
5007 GP_0_1_FN, FN_IP0_5_3,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005008 GP_0_0_FN, FN_IP0_2_0 ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005009 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005010 { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1, GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005011 0, 0,
5012 0, 0,
5013 GP_1_29_FN, FN_IP6_13_11,
5014 GP_1_28_FN, FN_IP6_10_9,
5015 GP_1_27_FN, FN_IP6_8_6,
5016 GP_1_26_FN, FN_IP6_5_3,
5017 GP_1_25_FN, FN_IP6_2_0,
5018 GP_1_24_FN, FN_IP5_29_27,
5019 GP_1_23_FN, FN_IP5_26_24,
5020 GP_1_22_FN, FN_IP5_23_21,
5021 GP_1_21_FN, FN_IP5_20_18,
5022 GP_1_20_FN, FN_IP5_17_15,
5023 GP_1_19_FN, FN_IP5_14_13,
5024 GP_1_18_FN, FN_IP5_12_10,
5025 GP_1_17_FN, FN_IP5_9_6,
5026 GP_1_16_FN, FN_IP5_5_3,
5027 GP_1_15_FN, FN_IP5_2_0,
5028 GP_1_14_FN, FN_IP4_29_27,
5029 GP_1_13_FN, FN_IP4_26_24,
5030 GP_1_12_FN, FN_IP4_23_21,
5031 GP_1_11_FN, FN_IP4_20_18,
5032 GP_1_10_FN, FN_IP4_17_15,
5033 GP_1_9_FN, FN_IP4_14_12,
5034 GP_1_8_FN, FN_IP4_11_9,
5035 GP_1_7_FN, FN_IP4_8_6,
5036 GP_1_6_FN, FN_IP4_5_3,
5037 GP_1_5_FN, FN_IP4_2_0,
5038 GP_1_4_FN, FN_IP3_31_29,
5039 GP_1_3_FN, FN_IP3_28_26,
5040 GP_1_2_FN, FN_IP3_25_23,
5041 GP_1_1_FN, FN_IP3_22_20,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005042 GP_1_0_FN, FN_IP3_19_18, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005043 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005044 { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1, GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005045 0, 0,
5046 0, 0,
5047 GP_2_29_FN, FN_IP7_15_13,
5048 GP_2_28_FN, FN_IP7_12_10,
5049 GP_2_27_FN, FN_IP7_9_8,
5050 GP_2_26_FN, FN_IP7_7_6,
5051 GP_2_25_FN, FN_IP7_5_3,
5052 GP_2_24_FN, FN_IP7_2_0,
5053 GP_2_23_FN, FN_IP6_31_29,
5054 GP_2_22_FN, FN_IP6_28_26,
5055 GP_2_21_FN, FN_IP6_25_23,
5056 GP_2_20_FN, FN_IP6_22_20,
5057 GP_2_19_FN, FN_IP6_19_17,
5058 GP_2_18_FN, FN_IP6_16_14,
5059 GP_2_17_FN, FN_VI1_DATA7_VI1_B7,
5060 GP_2_16_FN, FN_IP8_27,
5061 GP_2_15_FN, FN_IP8_26,
5062 GP_2_14_FN, FN_IP8_25_24,
5063 GP_2_13_FN, FN_IP8_23_22,
5064 GP_2_12_FN, FN_IP8_21_20,
5065 GP_2_11_FN, FN_IP8_19_18,
5066 GP_2_10_FN, FN_IP8_17_16,
5067 GP_2_9_FN, FN_IP8_15_14,
5068 GP_2_8_FN, FN_IP8_13_12,
5069 GP_2_7_FN, FN_IP8_11_10,
5070 GP_2_6_FN, FN_IP8_9_8,
5071 GP_2_5_FN, FN_IP8_7_6,
5072 GP_2_4_FN, FN_IP8_5_4,
5073 GP_2_3_FN, FN_IP8_3_2,
5074 GP_2_2_FN, FN_IP8_1_0,
5075 GP_2_1_FN, FN_IP7_30_29,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005076 GP_2_0_FN, FN_IP7_28_27 ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005077 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005078 { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1, GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005079 GP_3_31_FN, FN_IP11_21_18,
5080 GP_3_30_FN, FN_IP11_17_15,
5081 GP_3_29_FN, FN_IP11_14_13,
5082 GP_3_28_FN, FN_IP11_12_11,
5083 GP_3_27_FN, FN_IP11_10_9,
5084 GP_3_26_FN, FN_IP11_8_7,
5085 GP_3_25_FN, FN_IP11_6_5,
5086 GP_3_24_FN, FN_IP11_4,
5087 GP_3_23_FN, FN_IP11_3_0,
5088 GP_3_22_FN, FN_IP10_29_26,
5089 GP_3_21_FN, FN_IP10_25_23,
5090 GP_3_20_FN, FN_IP10_22_19,
5091 GP_3_19_FN, FN_IP10_18_15,
5092 GP_3_18_FN, FN_IP10_14_11,
5093 GP_3_17_FN, FN_IP10_10_7,
5094 GP_3_16_FN, FN_IP10_6_4,
5095 GP_3_15_FN, FN_IP10_3_0,
5096 GP_3_14_FN, FN_IP9_31_28,
5097 GP_3_13_FN, FN_IP9_27_26,
5098 GP_3_12_FN, FN_IP9_25_24,
5099 GP_3_11_FN, FN_IP9_23_22,
5100 GP_3_10_FN, FN_IP9_21_20,
5101 GP_3_9_FN, FN_IP9_19_18,
5102 GP_3_8_FN, FN_IP9_17_16,
5103 GP_3_7_FN, FN_IP9_15_12,
5104 GP_3_6_FN, FN_IP9_11_8,
5105 GP_3_5_FN, FN_IP9_7_6,
5106 GP_3_4_FN, FN_IP9_5_4,
5107 GP_3_3_FN, FN_IP9_3_2,
5108 GP_3_2_FN, FN_IP9_1_0,
5109 GP_3_1_FN, FN_IP8_30_29,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005110 GP_3_0_FN, FN_IP8_28 ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005111 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005112 { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1, GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005113 GP_4_31_FN, FN_IP14_18_16,
5114 GP_4_30_FN, FN_IP14_15_12,
5115 GP_4_29_FN, FN_IP14_11_9,
5116 GP_4_28_FN, FN_IP14_8_6,
5117 GP_4_27_FN, FN_IP14_5_3,
5118 GP_4_26_FN, FN_IP14_2_0,
5119 GP_4_25_FN, FN_IP13_30_29,
5120 GP_4_24_FN, FN_IP13_28_26,
5121 GP_4_23_FN, FN_IP13_25_23,
5122 GP_4_22_FN, FN_IP13_22_19,
5123 GP_4_21_FN, FN_IP13_18_16,
5124 GP_4_20_FN, FN_IP13_15_13,
5125 GP_4_19_FN, FN_IP13_12_10,
5126 GP_4_18_FN, FN_IP13_9_7,
5127 GP_4_17_FN, FN_IP13_6_3,
5128 GP_4_16_FN, FN_IP13_2_0,
5129 GP_4_15_FN, FN_IP12_30_28,
5130 GP_4_14_FN, FN_IP12_27_25,
5131 GP_4_13_FN, FN_IP12_24_23,
5132 GP_4_12_FN, FN_IP12_22_20,
5133 GP_4_11_FN, FN_IP12_19_17,
5134 GP_4_10_FN, FN_IP12_16_14,
5135 GP_4_9_FN, FN_IP12_13_11,
5136 GP_4_8_FN, FN_IP12_10_8,
5137 GP_4_7_FN, FN_IP12_7_6,
5138 GP_4_6_FN, FN_IP12_5_4,
5139 GP_4_5_FN, FN_IP12_3_2,
5140 GP_4_4_FN, FN_IP12_1_0,
5141 GP_4_3_FN, FN_IP11_31_30,
5142 GP_4_2_FN, FN_IP11_29_27,
5143 GP_4_1_FN, FN_IP11_26_24,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005144 GP_4_0_FN, FN_IP11_23_22 ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005145 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005146 { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1, GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005147 GP_5_31_FN, FN_IP7_24_22,
5148 GP_5_30_FN, FN_IP7_21_19,
5149 GP_5_29_FN, FN_IP7_18_16,
5150 GP_5_28_FN, FN_DU_DOTCLKIN2,
5151 GP_5_27_FN, FN_IP7_26_25,
5152 GP_5_26_FN, FN_DU_DOTCLKIN0,
5153 GP_5_25_FN, FN_AVS2,
5154 GP_5_24_FN, FN_AVS1,
5155 GP_5_23_FN, FN_USB2_OVC,
5156 GP_5_22_FN, FN_USB2_PWEN,
5157 GP_5_21_FN, FN_IP16_7,
5158 GP_5_20_FN, FN_IP16_6,
5159 GP_5_19_FN, FN_USB0_OVC_VBUS,
5160 GP_5_18_FN, FN_USB0_PWEN,
5161 GP_5_17_FN, FN_IP16_5_3,
5162 GP_5_16_FN, FN_IP16_2_0,
5163 GP_5_15_FN, FN_IP15_29_28,
5164 GP_5_14_FN, FN_IP15_27_26,
5165 GP_5_13_FN, FN_IP15_25_23,
5166 GP_5_12_FN, FN_IP15_22_20,
5167 GP_5_11_FN, FN_IP15_19_18,
5168 GP_5_10_FN, FN_IP15_17_16,
5169 GP_5_9_FN, FN_IP15_15_14,
5170 GP_5_8_FN, FN_IP15_13_12,
5171 GP_5_7_FN, FN_IP15_11_9,
5172 GP_5_6_FN, FN_IP15_8_6,
5173 GP_5_5_FN, FN_IP15_5_3,
5174 GP_5_4_FN, FN_IP15_2_0,
5175 GP_5_3_FN, FN_IP14_30_28,
5176 GP_5_2_FN, FN_IP14_27_25,
5177 GP_5_1_FN, FN_IP14_24_22,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005178 GP_5_0_FN, FN_IP14_21_19 ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005179 },
5180 { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
Marek Vasut604f5882023-01-26 21:01:36 +01005181 GROUP(-1, 4, 4, 3, 4, 4, 3, 3, 3, 3),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005182 GROUP(
Marek Vasut604f5882023-01-26 21:01:36 +01005183 /* IP0_31 [1] RESERVED */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005184 /* IP0_30_27 [4] */
5185 FN_D8, FN_SCIFA1_SCK_C, FN_AVB_TXD0, 0,
5186 FN_VI0_G0, FN_VI0_G0_B, FN_VI2_DATA0_VI2_B0,
5187 0, 0, 0, 0, 0, 0, 0, 0, 0,
5188 /* IP0_26_23 [4] */
5189 FN_D7, FN_AD_DI_B, FN_IIC2_SDA_C,
5190 FN_VI3_DATA7, FN_VI0_R3, FN_VI0_R3_B, FN_I2C2_SDA_C,
5191 FN_TCLK1, 0, 0, 0, 0, 0, 0, 0, 0,
5192 /* IP0_22_20 [3] */
5193 FN_D6, FN_IIC2_SCL_C, FN_VI3_DATA6, FN_VI0_R2, FN_VI0_R2_B,
5194 FN_I2C2_SCL_C, 0, 0,
5195 /* IP0_19_16 [4] */
5196 FN_D5, FN_SCIFB1_TXD_F, FN_SCIFB0_TXD_C, FN_VI3_DATA5,
5197 FN_VI0_R1, FN_VI0_R1_B, FN_TX0_B,
5198 0, 0, 0, 0, 0, 0, 0, 0, 0,
5199 /* IP0_15_12 [4] */
5200 FN_D4, FN_SCIFB1_RXD_F, FN_SCIFB0_RXD_C, FN_VI3_DATA4,
5201 FN_VI0_R0, FN_VI0_R0_B, FN_RX0_B,
5202 0, 0, 0, 0, 0, 0, 0, 0, 0,
5203 /* IP0_11_9 [3] */
5204 FN_D3, FN_MSIOF3_TXD_B, FN_VI3_DATA3, FN_VI0_G7, FN_VI0_G7_B,
5205 0, 0, 0,
5206 /* IP0_8_6 [3] */
5207 FN_D2, FN_MSIOF3_RXD_B, FN_VI3_DATA2, FN_VI0_G6, FN_VI0_G6_B,
5208 0, 0, 0,
5209 /* IP0_5_3 [3] */
5210 FN_D1, FN_MSIOF3_SYNC_B, FN_VI3_DATA1, FN_VI0_G5, FN_VI0_G5_B,
5211 0, 0, 0,
5212 /* IP0_2_0 [3] */
5213 FN_D0, FN_MSIOF3_SCK_B, FN_VI3_DATA0, FN_VI0_G4, FN_VI0_G4_B,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005214 0, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005215 },
5216 { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
Marek Vasut604f5882023-01-26 21:01:36 +01005217 GROUP(-2, 2, 2, 4, 4, 3, 3, 4, 4, 4),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005218 GROUP(
Marek Vasut604f5882023-01-26 21:01:36 +01005219 /* IP1_31_30 [2] RESERVED */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005220 /* IP1_29_28 [2] */
5221 FN_A1, FN_PWM4, 0, 0,
5222 /* IP1_27_26 [2] */
5223 FN_A0, FN_PWM3, 0, 0,
5224 /* IP1_25_22 [4] */
5225 FN_D15, FN_SCIFB1_TXD_C, FN_AVB_TXD7, FN_TX1_B,
5226 FN_VI0_FIELD, FN_VI0_FIELD_B, FN_VI2_DATA7_VI2_B7,
5227 0, 0, 0, 0, 0, 0, 0, 0, 0,
5228 /* IP1_21_18 [4] */
5229 FN_D14, FN_SCIFB1_RXD_C, FN_AVB_TXD6, FN_RX1_B,
5230 FN_VI0_CLKENB, FN_VI0_CLKENB_B, FN_VI2_DATA6_VI2_B6,
5231 0, 0, 0, 0, 0, 0, 0, 0, 0,
5232 /* IP1_17_15 [3] */
5233 FN_D13, FN_AVB_TXD5, FN_VI0_VSYNC_N,
5234 FN_VI0_VSYNC_N_B, FN_VI2_DATA5_VI2_B5,
5235 0, 0, 0,
5236 /* IP1_14_12 [3] */
5237 FN_D12, FN_SCIFA1_RTS_N_C, FN_AVB_TXD4,
5238 FN_VI0_HSYNC_N, FN_VI0_HSYNC_N_B, FN_VI2_DATA4_VI2_B4,
5239 0, 0,
5240 /* IP1_11_8 [4] */
5241 FN_D11, FN_SCIFA1_CTS_N_C, FN_AVB_TXD3, 0,
5242 FN_VI0_G3, FN_VI0_G3_B, FN_VI2_DATA3_VI2_B3,
5243 0, 0, 0, 0, 0, 0, 0, 0, 0,
5244 /* IP1_7_4 [4] */
5245 FN_D10, FN_SCIFA1_TXD_C, FN_AVB_TXD2, 0,
5246 FN_VI0_G2, FN_VI0_G2_B, FN_VI2_DATA2_VI2_B2,
5247 0, 0, 0, 0, 0, 0, 0, 0, 0,
5248 /* IP1_3_0 [4] */
5249 FN_D9, FN_SCIFA1_RXD_C, FN_AVB_TXD1, 0,
5250 FN_VI0_G1, FN_VI0_G1_B, FN_VI2_DATA1_VI2_B1,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005251 0, 0, 0, 0, 0, 0, 0, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005252 },
5253 { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
Marek Vasut604f5882023-01-26 21:01:36 +01005254 GROUP(-3, 3, 4, 4, 3, 3, 3, 3, 3, 3),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005255 GROUP(
Marek Vasut604f5882023-01-26 21:01:36 +01005256 /* IP2_31_29 [3] RESERVED */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005257 /* IP2_28_26 [3] */
5258 FN_A10, FN_SSI_SDATA5_B, FN_MSIOF2_SYNC, FN_VI0_R6,
5259 FN_VI0_R6_B, FN_VI2_DATA2_VI2_B2_B, 0, 0,
5260 /* IP2_25_22 [4] */
5261 FN_A9, FN_SCIFA1_CTS_N_B, FN_SSI_WS5_B, FN_VI0_R5,
5262 FN_VI0_R5_B, FN_SCIFB2_TXD_C, FN_TX2_B, FN_VI2_DATA1_VI2_B1_B,
5263 0, 0, 0, 0, 0, 0, 0, 0,
5264 /* IP2_21_18 [4] */
5265 FN_A8, FN_SCIFA1_RXD_B, FN_SSI_SCK5_B, FN_VI0_R4,
5266 FN_VI0_R4_B, FN_SCIFB2_RXD_C, FN_RX2_B, FN_VI2_DATA0_VI2_B0_B,
5267 0, 0, 0, 0, 0, 0, 0, 0,
5268 /* IP2_17_15 [3] */
5269 FN_A7, FN_SCIFA1_SCK_B, FN_AUDIO_CLKOUT_B, FN_TPU0TO3,
5270 0, 0, 0, 0,
5271 /* IP2_14_12 [3] */
5272 FN_A6, FN_SCIFA1_RTS_N_B, FN_TPU0TO2, 0, 0, 0, 0, 0,
5273 /* IP2_11_9 [3] */
5274 FN_A5, FN_SCIFA1_TXD_B, FN_TPU0TO1, 0, 0, 0, 0, 0,
5275 /* IP2_8_6 [3] */
5276 FN_A4, FN_MSIOF1_TXD_B, FN_TPU0TO0, 0, 0, 0, 0, 0,
5277 /* IP2_5_3 [3] */
5278 FN_A3, FN_PWM6, FN_MSIOF1_SS2_B, 0, 0, 0, 0, 0,
5279 /* IP2_2_0 [3] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005280 FN_A2, FN_PWM5, FN_MSIOF1_SS1_B, 0, 0, 0, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005281 },
5282 { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005283 GROUP(3, 3, 3, 3, 2, 3, 3, 4, 4, 4),
5284 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005285 /* IP3_31_29 [3] */
5286 FN_A20, FN_SPCLK, FN_VI1_R3, FN_VI1_R3_B, FN_VI2_G4,
5287 0, 0, 0,
5288 /* IP3_28_26 [3] */
5289 FN_A19, FN_AD_NCS_N_B, FN_ATACS01_N, FN_EX_WAIT0_B,
5290 0, 0, 0, 0,
5291 /* IP3_25_23 [3] */
5292 FN_A18, FN_AD_CLK_B, FN_ATAG1_N, 0, 0, 0, 0, 0,
5293 /* IP3_22_20 [3] */
5294 FN_A17, FN_AD_DO_B, FN_ATADIR1_N, 0, 0, 0, 0, 0,
5295 /* IP3_19_18 [2] */
5296 FN_A16, FN_ATAWR1_N, 0, 0,
5297 /* IP3_17_15 [3] */
5298 FN_A15, FN_SCIFB2_SCK_B, FN_ATARD1_N, FN_MSIOF2_SS2,
5299 0, 0, 0, 0,
5300 /* IP3_14_12 [3] */
5301 FN_A14, FN_SCIFB2_TXD_B, FN_ATACS11_N, FN_MSIOF2_SS1,
5302 0, 0, 0, 0,
5303 /* IP3_11_8 [4] */
5304 FN_A13, FN_SCIFB2_RTS_N_B, FN_EX_WAIT2,
5305 FN_MSIOF2_RXD, FN_VI1_R2, FN_VI1_R2_B, FN_VI2_G2,
5306 FN_VI2_DATA5_VI2_B5_B, 0, 0, 0, 0, 0, 0, 0, 0,
5307 /* IP3_7_4 [4] */
5308 FN_A12, FN_SCIFB2_RXD_B, FN_MSIOF2_TXD, FN_VI1_R1,
5309 FN_VI1_R1_B, FN_VI2_G1, FN_VI2_DATA4_VI2_B4_B,
5310 0, 0, 0, 0, 0, 0, 0, 0, 0,
5311 /* IP3_3_0 [4] */
5312 FN_A11, FN_SCIFB2_CTS_N_B, FN_MSIOF2_SCK, FN_VI1_R0,
5313 FN_VI1_R0_B, FN_VI2_G0, FN_VI2_DATA3_VI2_B3_B, 0,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005314 0, 0, 0, 0, 0, 0, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005315 },
5316 { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
Marek Vasut604f5882023-01-26 21:01:36 +01005317 GROUP(-2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005318 GROUP(
Marek Vasut604f5882023-01-26 21:01:36 +01005319 /* IP4_31_30 [2] RESERVED */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005320 /* IP4_29_27 [3] */
5321 FN_EX_CS2_N, FN_GPS_SIGN, FN_HRTS1_N_B,
5322 FN_VI3_CLKENB, FN_VI1_G0, FN_VI1_G0_B, FN_VI2_R2, 0,
5323 /* IP4_26_24 [3] */
5324 FN_EX_CS1_N, FN_GPS_CLK, FN_HCTS1_N_B, FN_VI1_FIELD,
5325 FN_VI1_FIELD_B, FN_VI2_R1, 0, 0,
5326 /* IP4_23_21 [3] */
5327 FN_EX_CS0_N, FN_HRX1_B, FN_VI1_G5, FN_VI1_G5_B, FN_VI2_R0,
5328 FN_HTX0_B, FN_MSIOF0_SS1_B, 0,
5329 /* IP4_20_18 [3] */
5330 FN_CS1_N_A26, FN_SPEEDIN, FN_VI0_R7, FN_VI0_R7_B,
5331 FN_VI2_CLK, FN_VI2_CLK_B, 0, 0,
5332 /* IP4_17_15 [3] */
5333 FN_CS0_N, FN_VI1_R6, FN_VI1_R6_B, FN_VI2_G3, FN_MSIOF0_SS2_B,
5334 0, 0, 0,
5335 /* IP4_14_12 [3] */
5336 FN_A25, FN_SSL, FN_VI1_G6, FN_VI1_G6_B, FN_VI2_FIELD,
5337 FN_VI2_FIELD_B, 0, 0,
5338 /* IP4_11_9 [3] */
5339 FN_A24, FN_IO3, FN_VI1_R7, FN_VI1_R7_B, FN_VI2_CLKENB,
5340 FN_VI2_CLKENB_B, 0, 0,
5341 /* IP4_8_6 [3] */
5342 FN_A23, FN_IO2, FN_VI1_G7, FN_VI1_G7_B, FN_VI2_G7, 0, 0, 0,
5343 /* IP4_5_3 [3] */
5344 FN_A22, FN_MISO_IO1, FN_VI1_R5, FN_VI1_R5_B, FN_VI2_G6, 0, 0, 0,
5345 /* IP4_2_0 [3] */
5346 FN_A21, FN_MOSI_IO0, FN_VI1_R4, FN_VI1_R4_B, FN_VI2_G5, 0, 0, 0,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005347 ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005348 },
5349 { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
Marek Vasut604f5882023-01-26 21:01:36 +01005350 GROUP(-2, 3, 3, 3, 3, 3, 2, 3, 4, 3, 3),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005351 GROUP(
Marek Vasut604f5882023-01-26 21:01:36 +01005352 /* IP5_31_30 [2] RESERVED */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005353 /* IP5_29_27 [3] */
5354 FN_DREQ0_N, FN_VI1_HSYNC_N, FN_VI1_HSYNC_N_B, FN_VI2_R7,
5355 FN_SSI_SCK78_C, FN_SSI_WS78_B, 0, 0,
5356 /* IP5_26_24 [3] */
Marek Vasut604f5882023-01-26 21:01:36 +01005357 FN_EX_WAIT0, FN_IRQ3, 0, FN_VI3_CLK, FN_SCIFA0_RTS_N_B,
5358 FN_HRX0_B, FN_MSIOF0_SCK_B, 0,
Marek Vasutc40f2d62018-01-17 22:18:59 +01005359 /* IP5_23_21 [3] */
5360 FN_WE1_N, FN_IERX, FN_CAN1_RX, FN_VI1_G4,
5361 FN_VI1_G4_B, FN_VI2_R6, FN_SCIFA0_CTS_N_B, FN_IERX_C,
5362 /* IP5_20_18 [3] */
5363 FN_WE0_N, FN_IECLK, FN_CAN_CLK,
5364 FN_VI2_VSYNC_N, FN_SCIFA0_TXD_B, FN_VI2_VSYNC_N_B, 0, 0,
5365 /* IP5_17_15 [3] */
5366 FN_RD_WR_N, FN_VI1_G3, FN_VI1_G3_B, FN_VI2_R5, FN_SCIFA0_RXD_B,
Marek Vasut604f5882023-01-26 21:01:36 +01005367 0, 0, 0,
Marek Vasutc40f2d62018-01-17 22:18:59 +01005368 /* IP5_14_13 [2] */
5369 FN_RD_N, FN_CAN0_TX, FN_SCIFA0_SCK_B, 0,
5370 /* IP5_12_10 [3] */
5371 FN_BS_N, FN_IETX, FN_HTX1_B, FN_CAN1_TX, FN_DRACK0, FN_IETX_C,
5372 0, 0,
5373 /* IP5_9_6 [4] */
5374 FN_EX_CS5_N, FN_CAN0_RX, FN_MSIOF1_RXD_B, FN_VI3_VSYNC_N,
5375 FN_VI1_G2, FN_VI1_G2_B, FN_VI2_R4, FN_IIC1_SDA, FN_INTC_EN1_N,
5376 FN_I2C1_SDA, 0, 0, 0, 0, 0, 0,
5377 /* IP5_5_3 [3] */
5378 FN_EX_CS4_N, FN_MSIOF1_SCK_B, FN_VI3_HSYNC_N,
5379 FN_VI2_HSYNC_N, FN_IIC1_SCL, FN_VI2_HSYNC_N_B,
5380 FN_INTC_EN0_N, FN_I2C1_SCL,
5381 /* IP5_2_0 [3] */
5382 FN_EX_CS3_N, FN_GPS_MAG, FN_VI3_FIELD, FN_VI1_G1, FN_VI1_G1_B,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005383 FN_VI2_R3, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005384 },
5385 { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005386 GROUP(3, 3, 3, 3, 3, 3, 3, 2, 3, 3, 3),
5387 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005388 /* IP6_31_29 [3] */
5389 FN_ETH_REF_CLK, 0, FN_HCTS0_N_E,
5390 FN_STP_IVCXO27_1_B, FN_HRX0_F, 0, 0, 0,
5391 /* IP6_28_26 [3] */
5392 FN_ETH_LINK, 0, FN_HTX0_E,
5393 FN_STP_IVCXO27_0_B, FN_SCIFB1_TXD_G, FN_TX1_E, 0, 0,
5394 /* IP6_25_23 [3] */
5395 FN_ETH_RXD1, 0, FN_HRX0_E, FN_STP_ISSYNC_0_B,
5396 FN_TS_SCK0_D, FN_GLO_I1_C, FN_SCIFB1_RXD_G, FN_RX1_E,
5397 /* IP6_22_20 [3] */
5398 FN_ETH_RXD0, 0, FN_STP_ISEN_0_B, FN_TS_SDAT0_D,
5399 FN_GLO_I0_C, FN_SCIFB1_SCK_G, FN_SCK1_E, 0,
5400 /* IP6_19_17 [3] */
5401 FN_ETH_RX_ER, 0, FN_STP_ISD_0_B,
5402 FN_TS_SPSYNC0_D, FN_GLO_Q1_C, FN_IIC2_SDA_E, FN_I2C2_SDA_E, 0,
5403 /* IP6_16_14 [3] */
5404 FN_ETH_CRS_DV, 0, FN_STP_ISCLK_0_B,
5405 FN_TS_SDEN0_D, FN_GLO_Q0_C, FN_IIC2_SCL_E,
5406 FN_I2C2_SCL_E, 0,
5407 /* IP6_13_11 [3] */
Marek Vasut604f5882023-01-26 21:01:36 +01005408 FN_DACK2, FN_IRQ2, 0, FN_SSI_SDATA6_B, FN_HRTS0_N_B,
5409 FN_MSIOF0_RXD_B, 0, 0,
Marek Vasutc40f2d62018-01-17 22:18:59 +01005410 /* IP6_10_9 [2] */
5411 FN_DREQ2_N, FN_HSCK1_B, FN_HCTS0_N_B, FN_MSIOF0_TXD_B,
5412 /* IP6_8_6 [3] */
Marek Vasut604f5882023-01-26 21:01:36 +01005413 FN_DACK1, FN_IRQ1, 0, FN_SSI_WS6_B, FN_SSI_SDATA8_C, 0, 0, 0,
Marek Vasutc40f2d62018-01-17 22:18:59 +01005414 /* IP6_5_3 [3] */
5415 FN_DREQ1_N, FN_VI1_CLKENB, FN_VI1_CLKENB_B,
5416 FN_SSI_SDATA7_C, FN_SSI_SCK78_B, 0, 0, 0,
5417 /* IP6_2_0 [3] */
Marek Vasut604f5882023-01-26 21:01:36 +01005418 FN_DACK0, FN_IRQ0, 0, FN_SSI_SCK6_B, FN_VI1_VSYNC_N,
5419 FN_VI1_VSYNC_N_B, FN_SSI_WS78_C, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005420 },
5421 { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
Marek Vasut604f5882023-01-26 21:01:36 +01005422 GROUP(-1, 2, 2, 2, 3, 3, 3, 3, 3, 2, 2, 3, 3),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005423 GROUP(
Marek Vasut604f5882023-01-26 21:01:36 +01005424 /* IP7_31 [1] RESERVED */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005425 /* IP7_30_29 [2] */
5426 FN_VI0_DATA0_VI0_B0, FN_ATACS10_N, FN_AVB_RXD2, 0,
5427 /* IP7_28_27 [2] */
5428 FN_VI0_CLK, FN_ATACS00_N, FN_AVB_RXD1, 0,
5429 /* IP7_26_25 [2] */
5430 FN_DU_DOTCLKIN1, FN_AUDIO_CLKC, FN_AUDIO_CLKOUT_C, 0,
5431 /* IP7_24_22 [3] */
5432 FN_PWM2, FN_PWMFSW0, FN_SCIFA2_RXD_C, FN_PCMWE_N, FN_IECLK_C,
5433 0, 0, 0,
5434 /* IP7_21_19 [3] */
5435 FN_PWM1, FN_SCIFA2_TXD_C, FN_STP_ISSYNC_1_B, FN_TS_SCK1_C,
5436 FN_GLO_RFON_C, FN_PCMOE_N, 0, 0,
5437 /* IP7_18_16 [3] */
5438 FN_PWM0, FN_SCIFA2_SCK_C, FN_STP_ISEN_1_B, FN_TS_SDAT1_C,
5439 FN_GLO_SS_C, 0, 0, 0,
5440 /* IP7_15_13 [3] */
5441 FN_ETH_MDC, 0, FN_STP_ISD_1_B,
5442 FN_TS_SPSYNC1_C, FN_GLO_SDATA_C, 0, 0, 0,
5443 /* IP7_12_10 [3] */
5444 FN_ETH_TXD0, 0, FN_STP_ISCLK_1_B, FN_TS_SDEN1_C,
5445 FN_GLO_SCLK_C, 0, 0, 0,
5446 /* IP7_9_8 [2] */
5447 FN_ETH_MAGIC, 0, FN_SIM0_RST_C, 0,
5448 /* IP7_7_6 [2] */
5449 FN_ETH_TX_EN, 0, FN_SIM0_CLK_C, FN_HRTS0_N_F,
5450 /* IP7_5_3 [3] */
5451 FN_ETH_TXD1, 0, FN_HTX0_F, FN_BPFCLK_G, 0, 0, 0, 0,
5452 /* IP7_2_0 [3] */
5453 FN_ETH_MDIO, 0, FN_HRTS0_N_E,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005454 FN_SIM0_D_C, FN_HCTS0_N_F, 0, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005455 },
5456 { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
Marek Vasut604f5882023-01-26 21:01:36 +01005457 GROUP(-1, 2, 1, 1, 1, 2, 2, 2, 2, 2, 2, 2,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005458 2, 2, 2, 2, 2, 2),
5459 GROUP(
Marek Vasut604f5882023-01-26 21:01:36 +01005460 /* IP8_31 [1] RESERVED */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005461 /* IP8_30_29 [2] */
5462 FN_SD0_CMD, FN_SCIFB1_SCK_B, FN_VI1_DATA1_VI1_B1_B, 0,
5463 /* IP8_28 [1] */
5464 FN_SD0_CLK, FN_VI1_DATA0_VI1_B0_B,
5465 /* IP8_27 [1] */
5466 FN_VI1_DATA6_VI1_B6, FN_AVB_GTXREFCLK,
5467 /* IP8_26 [1] */
5468 FN_VI1_DATA5_VI1_B5, FN_AVB_PHY_INT,
5469 /* IP8_25_24 [2] */
5470 FN_VI1_DATA4_VI1_B4, FN_SCIFA1_RTS_N_D,
5471 FN_AVB_MAGIC, 0,
5472 /* IP8_23_22 [2] */
5473 FN_VI1_DATA3_VI1_B3, FN_SCIFA1_CTS_N_D, FN_AVB_GTX_CLK, 0,
5474 /* IP8_21_20 [2] */
5475 FN_VI1_DATA2_VI1_B2, FN_SCIFA1_TXD_D, FN_AVB_MDIO, 0,
5476 /* IP8_19_18 [2] */
5477 FN_VI1_DATA1_VI1_B1, FN_SCIFA1_RXD_D, FN_AVB_MDC, 0,
5478 /* IP8_17_16 [2] */
5479 FN_VI1_DATA0_VI1_B0, FN_SCIFA1_SCK_D, FN_AVB_CRS, 0,
5480 /* IP8_15_14 [2] */
5481 FN_VI1_CLK, FN_AVB_RX_DV, 0, 0,
5482 /* IP8_13_12 [2] */
5483 FN_VI0_DATA7_VI0_B7, FN_AVB_RX_CLK, 0, 0,
5484 /* IP8_11_10 [2] */
5485 FN_VI0_DATA6_VI0_B6, FN_AVB_RX_ER, 0, 0,
5486 /* IP8_9_8 [2] */
5487 FN_VI0_DATA5_VI0_B5, FN_EX_WAIT1, FN_AVB_RXD7, 0,
5488 /* IP8_7_6 [2] */
5489 FN_VI0_DATA4_VI0_B4, FN_ATAG0_N, FN_AVB_RXD6, 0,
5490 /* IP8_5_4 [2] */
5491 FN_VI0_DATA3_VI0_B3, FN_ATADIR0_N, FN_AVB_RXD5, 0,
5492 /* IP8_3_2 [2] */
5493 FN_VI0_DATA2_VI0_B2, FN_ATAWR0_N, FN_AVB_RXD4, 0,
5494 /* IP8_1_0 [2] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005495 FN_VI0_DATA1_VI0_B1, FN_ATARD0_N, FN_AVB_RXD3, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005496 },
5497 { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005498 GROUP(4, 2, 2, 2, 2, 2, 2, 4, 4, 2, 2, 2, 2),
5499 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005500 /* IP9_31_28 [4] */
5501 FN_SD1_CD, FN_MMC1_D6, FN_TS_SDEN1, FN_USB1_EXTP,
5502 FN_GLO_SS, FN_VI0_CLK_B, FN_IIC2_SCL_D, FN_I2C2_SCL_D,
5503 FN_SIM0_CLK_B, FN_VI3_CLK_B, 0, 0, 0, 0, 0, 0,
5504 /* IP9_27_26 [2] */
5505 FN_SD1_DAT3, FN_AVB_RXD0, 0, FN_SCIFB0_RTS_N_B,
5506 /* IP9_25_24 [2] */
5507 FN_SD1_DAT2, FN_AVB_COL, 0, FN_SCIFB0_CTS_N_B,
5508 /* IP9_23_22 [2] */
5509 FN_SD1_DAT1, FN_AVB_LINK, 0, FN_SCIFB0_TXD_B,
5510 /* IP9_21_20 [2] */
5511 FN_SD1_DAT0, FN_AVB_TX_CLK, 0, FN_SCIFB0_RXD_B,
5512 /* IP9_19_18 [2] */
5513 FN_SD1_CMD, FN_AVB_TX_ER, 0, FN_SCIFB0_SCK_B,
5514 /* IP9_17_16 [2] */
5515 FN_SD1_CLK, FN_AVB_TX_EN, 0, 0,
5516 /* IP9_15_12 [4] */
5517 FN_SD0_WP, FN_MMC0_D7, FN_TS_SPSYNC0_B, FN_USB0_IDIN,
5518 FN_GLO_SDATA, FN_VI1_DATA7_VI1_B7_B, FN_IIC1_SDA_B,
5519 FN_I2C1_SDA_B, FN_VI2_DATA7_VI2_B7_B, 0, 0, 0, 0, 0, 0, 0,
5520 /* IP9_11_8 [4] */
5521 FN_SD0_CD, FN_MMC0_D6, FN_TS_SDEN0_B, FN_USB0_EXTP,
5522 FN_GLO_SCLK, FN_VI1_DATA6_VI1_B6_B, FN_IIC1_SCL_B,
5523 FN_I2C1_SCL_B, FN_VI2_DATA6_VI2_B6_B, 0, 0, 0, 0, 0, 0, 0,
5524 /* IP9_7_6 [2] */
5525 FN_SD0_DAT3, FN_SCIFB1_RTS_N_B, FN_VI1_DATA5_VI1_B5_B, 0,
5526 /* IP9_5_4 [2] */
5527 FN_SD0_DAT2, FN_SCIFB1_CTS_N_B, FN_VI1_DATA4_VI1_B4_B, 0,
5528 /* IP9_3_2 [2] */
5529 FN_SD0_DAT1, FN_SCIFB1_TXD_B, FN_VI1_DATA3_VI1_B3_B, 0,
5530 /* IP9_1_0 [2] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005531 FN_SD0_DAT0, FN_SCIFB1_RXD_B, FN_VI1_DATA2_VI1_B2_B, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005532 },
5533 { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
Marek Vasut604f5882023-01-26 21:01:36 +01005534 GROUP(-2, 4, 3, 4, 4, 4, 4, 3, 4),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005535 GROUP(
Marek Vasut604f5882023-01-26 21:01:36 +01005536 /* IP10_31_30 [2] RESERVED */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005537 /* IP10_29_26 [4] */
5538 FN_SD2_CD, FN_MMC0_D4, FN_TS_SDAT0_B, FN_USB2_EXTP, FN_GLO_I0,
5539 FN_VI0_DATA6_VI0_B6_B, FN_HCTS0_N_D, FN_TS_SDAT1_B,
5540 FN_GLO_I0_B, FN_VI3_DATA6_B, 0, 0, 0, 0, 0, 0,
5541 /* IP10_25_23 [3] */
5542 FN_SD2_DAT3, FN_MMC0_D3, FN_SIM0_RST, FN_VI0_DATA5_VI0_B5_B,
5543 FN_HTX0_D, FN_TS_SPSYNC1_B, FN_GLO_Q1_B, FN_VI3_DATA5_B,
5544 /* IP10_22_19 [4] */
5545 FN_SD2_DAT2, FN_MMC0_D2, FN_BPFCLK_B, 0,
5546 FN_VI0_DATA4_VI0_B4_B, FN_HRX0_D, FN_TS_SDEN1_B,
5547 FN_GLO_Q0_B, FN_VI3_DATA4_B, 0, 0, 0, 0, 0, 0, 0,
5548 /* IP10_18_15 [4] */
5549 FN_SD2_DAT1, FN_MMC0_D1, FN_FMIN_B, 0,
5550 FN_VI0_DATA3_VI0_B3_B, FN_SCIFB1_TXD_E, FN_TX1_D,
5551 FN_TS_SCK0_C, FN_GLO_RFON_B, FN_VI3_DATA3_B,
5552 0, 0, 0, 0, 0, 0,
5553 /* IP10_14_11 [4] */
5554 FN_SD2_DAT0, FN_MMC0_D0, FN_FMCLK_B,
5555 FN_VI0_DATA2_VI0_B2_B, FN_SCIFB1_RXD_E, FN_RX1_D,
5556 FN_TS_SDAT0_C, FN_GLO_SS_B, FN_VI3_DATA2_B,
5557 0, 0, 0, 0, 0, 0, 0,
5558 /* IP10_10_7 [4] */
5559 FN_SD2_CMD, FN_MMC0_CMD, FN_SIM0_D,
5560 FN_VI0_DATA1_VI0_B1_B, FN_SCIFB1_SCK_E, FN_SCK1_D,
5561 FN_TS_SPSYNC0_C, FN_GLO_SDATA_B, FN_VI3_DATA1_B,
5562 0, 0, 0, 0, 0, 0, 0,
5563 /* IP10_6_4 [3] */
5564 FN_SD2_CLK, FN_MMC0_CLK, FN_SIM0_CLK,
5565 FN_VI0_DATA0_VI0_B0_B, FN_TS_SDEN0_C, FN_GLO_SCLK_B,
5566 FN_VI3_DATA0_B, 0,
5567 /* IP10_3_0 [4] */
5568 FN_SD1_WP, FN_MMC1_D7, FN_TS_SPSYNC1, FN_USB1_IDIN,
5569 FN_GLO_RFON, FN_VI1_CLK_B, FN_IIC2_SDA_D, FN_I2C2_SDA_D,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005570 FN_SIM0_D_B, 0, 0, 0, 0, 0, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005571 },
5572 { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005573 GROUP(2, 3, 3, 2, 4, 3, 2, 2, 2, 2, 2, 1, 4),
5574 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005575 /* IP11_31_30 [2] */
5576 FN_SSI_SCK0129, FN_CAN_CLK_B, FN_MOUT0, 0,
5577 /* IP11_29_27 [3] */
5578 FN_MLB_DAT, 0, FN_SCIFB1_TXD_D, FN_TX1_C, FN_BPFCLK_C,
5579 0, 0, 0,
5580 /* IP11_26_24 [3] */
5581 FN_MLB_SIG, FN_SCIFB1_RXD_D, FN_RX1_C, FN_IIC2_SDA_B, FN_I2C2_SDA_B,
5582 0, 0, 0,
5583 /* IP11_23_22 [2] */
5584 FN_MLB_CLK, FN_IIC2_SCL_B, FN_I2C2_SCL_B, 0,
5585 /* IP11_21_18 [4] */
5586 FN_SD3_WP, FN_MMC1_D5, FN_TS_SCK1, FN_GLO_Q1, FN_FMIN_C,
5587 0, FN_FMIN_E, 0, FN_FMIN_F, 0, 0, 0, 0, 0, 0, 0,
5588 /* IP11_17_15 [3] */
5589 FN_SD3_CD, FN_MMC1_D4, FN_TS_SDAT1,
5590 FN_VSP, FN_GLO_Q0, FN_SIM0_RST_B, 0, 0,
5591 /* IP11_14_13 [2] */
5592 FN_SD3_DAT3, FN_MMC1_D3, FN_SCKZ, 0,
5593 /* IP11_12_11 [2] */
5594 FN_SD3_DAT2, FN_MMC1_D2, FN_SDATA, 0,
5595 /* IP11_10_9 [2] */
5596 FN_SD3_DAT1, FN_MMC1_D1, FN_MDATA, 0,
5597 /* IP11_8_7 [2] */
5598 FN_SD3_DAT0, FN_MMC1_D0, FN_STM_N, 0,
5599 /* IP11_6_5 [2] */
5600 FN_SD3_CMD, FN_MMC1_CMD, FN_MTS_N, 0,
5601 /* IP11_4 [1] */
5602 FN_SD3_CLK, FN_MMC1_CLK,
5603 /* IP11_3_0 [4] */
5604 FN_SD2_WP, FN_MMC0_D5, FN_TS_SCK0_B, FN_USB2_IDIN,
5605 FN_GLO_I1, FN_VI0_DATA7_VI0_B7_B, FN_HRTS0_N_D,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005606 FN_TS_SCK1_B, FN_GLO_I1_B, FN_VI3_DATA7_B, 0, 0, 0, 0, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005607 },
5608 { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
Marek Vasut604f5882023-01-26 21:01:36 +01005609 GROUP(-1, 3, 3, 2, 3, 3, 3, 3, 3, 2, 2, 2, 2),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005610 GROUP(
Marek Vasut604f5882023-01-26 21:01:36 +01005611 /* IP12_31 [1] RESERVED */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005612 /* IP12_30_28 [3] */
5613 FN_SSI_WS5, FN_SCIFB1_RXD, FN_IECLK_B,
5614 FN_DU2_EXVSYNC_DU2_VSYNC, FN_QSTB_QHE,
5615 FN_CAN_DEBUGOUT4, 0, 0,
5616 /* IP12_27_25 [3] */
5617 FN_SSI_SCK5, FN_SCIFB1_SCK,
5618 FN_IERX_B, FN_DU2_EXHSYNC_DU2_HSYNC, FN_QSTH_QHS,
5619 FN_CAN_DEBUGOUT3, 0, 0,
5620 /* IP12_24_23 [2] */
5621 FN_SSI_SDATA4, FN_STP_ISSYNC_0, FN_MSIOF1_RXD,
5622 FN_CAN_DEBUGOUT2,
5623 /* IP12_22_20 [3] */
5624 FN_SSI_WS4, FN_STP_ISEN_0, FN_SCIFB0_RTS_N,
5625 FN_MSIOF1_TXD, FN_SSI_WS5_C, FN_CAN_DEBUGOUT1, 0, 0,
5626 /* IP12_19_17 [3] */
5627 FN_SSI_SCK4, FN_STP_ISD_0, FN_SCIFB0_CTS_N,
5628 FN_MSIOF1_SS2, FN_SSI_SCK5_C, FN_CAN_DEBUGOUT0, 0, 0,
5629 /* IP12_16_14 [3] */
5630 FN_SSI_SDATA3, FN_STP_ISCLK_0,
5631 FN_SCIFB0_TXD, FN_MSIOF1_SS1, FN_CAN_TXCLK, 0, 0, 0,
5632 /* IP12_13_11 [3] */
5633 FN_SSI_WS34, FN_STP_IVCXO27_0, FN_SCIFB0_RXD, FN_MSIOF1_SYNC,
5634 FN_CAN_STEP0, 0, 0, 0,
5635 /* IP12_10_8 [3] */
5636 FN_SSI_SCK34, FN_STP_OPWM_0, FN_SCIFB0_SCK,
5637 FN_MSIOF1_SCK, FN_CAN_DEBUG_HW_TRIGGER, 0, 0, 0,
5638 /* IP12_7_6 [2] */
5639 FN_SSI_SDATA2, FN_CAN1_RX_B, FN_SSI_SCK1, FN_MOUT6,
5640 /* IP12_5_4 [2] */
5641 FN_SSI_SDATA1, FN_CAN1_TX_B, FN_MOUT5, 0,
5642 /* IP12_3_2 [2] */
5643 FN_SSI_SDATA0, FN_CAN0_RX_B, FN_MOUT2, 0,
5644 /* IP12_1_0 [2] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005645 FN_SSI_WS0129, FN_CAN0_TX_B, FN_MOUT1, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005646 },
5647 { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
Marek Vasut604f5882023-01-26 21:01:36 +01005648 GROUP(-1, 2, 3, 3, 4, 3, 3, 3, 3, 4, 3),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005649 GROUP(
Marek Vasut604f5882023-01-26 21:01:36 +01005650 /* IP13_31 [1] RESERVED */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005651 /* IP13_30_29 [2] */
5652 FN_AUDIO_CLKA, FN_SCIFB2_RTS_N, FN_CAN_DEBUGOUT14, 0,
5653 /* IP13_28_26 [3] */
5654 FN_SSI_SDATA9, FN_STP_ISSYNC_1, FN_SCIFB2_CTS_N, FN_SSI_WS1,
5655 FN_SSI_SDATA5_C, FN_CAN_DEBUGOUT13, 0, 0,
5656 /* IP13_25_23 [3] */
5657 FN_SSI_SDATA8, FN_STP_ISEN_1, FN_SCIFB2_TXD, FN_CAN0_TX_C,
5658 FN_CAN_DEBUGOUT12, FN_SSI_SDATA8_B, 0, 0,
5659 /* IP13_22_19 [4] */
5660 FN_SSI_SDATA7, FN_STP_ISD_1, FN_SCIFB2_RXD, FN_SCIFA2_RTS_N,
5661 FN_TCLK2, FN_QSTVA_QVS, FN_CAN_DEBUGOUT11, FN_BPFCLK_E,
5662 0, FN_SSI_SDATA7_B, FN_FMIN_G, 0, 0, 0, 0, 0,
5663 /* IP13_18_16 [3] */
5664 FN_SSI_WS78, FN_STP_ISCLK_1, FN_SCIFB2_SCK, FN_SCIFA2_CTS_N,
5665 FN_DU2_DR7, FN_LCDOUT7, FN_CAN_DEBUGOUT10, 0,
5666 /* IP13_15_13 [3] */
5667 FN_SSI_SCK78, FN_STP_IVCXO27_1, FN_SCK1, FN_SCIFA1_SCK,
5668 FN_DU2_DR6, FN_LCDOUT6, FN_CAN_DEBUGOUT9, 0,
5669 /* IP13_12_10 [3] */
5670 FN_SSI_SDATA6, FN_FMIN_D, 0, FN_DU2_DR5, FN_LCDOUT5,
5671 FN_CAN_DEBUGOUT8, 0, 0,
5672 /* IP13_9_7 [3] */
5673 FN_SSI_WS6, FN_SCIFB1_RTS_N, FN_CAN0_TX_D, FN_DU2_DR4,
5674 FN_LCDOUT4, FN_CAN_DEBUGOUT7, 0, 0,
5675 /* IP13_6_3 [4] */
5676 FN_SSI_SCK6, FN_SCIFB1_CTS_N, FN_BPFCLK_D, 0,
5677 FN_DU2_DR3, FN_LCDOUT3, FN_CAN_DEBUGOUT6,
5678 FN_BPFCLK_F, 0, 0, 0, 0, 0, 0, 0, 0,
5679 /* IP13_2_0 [3] */
5680 FN_SSI_SDATA5, FN_SCIFB1_TXD, FN_IETX_B, FN_DU2_DR2,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005681 FN_LCDOUT2, FN_CAN_DEBUGOUT5, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005682 },
5683 { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
Marek Vasut604f5882023-01-26 21:01:36 +01005684 GROUP(-1, 3, 3, 3, 3, 3, 4, 3, 3, 3, 3),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005685 GROUP(
Marek Vasut604f5882023-01-26 21:01:36 +01005686 /* IP14_30 [1] RESERVED */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005687 /* IP14_30_28 [3] */
5688 FN_SCIFA1_RTS_N, FN_AD_NCS_N, FN_RTS1_N,
5689 FN_MSIOF3_TXD, FN_DU1_DOTCLKOUT, FN_QSTVB_QVE,
5690 FN_HRTS0_N_C, 0,
5691 /* IP14_27_25 [3] */
5692 FN_SCIFA1_CTS_N, FN_AD_CLK, FN_CTS1_N, FN_MSIOF3_RXD,
5693 FN_DU0_DOTCLKOUT, FN_QCLK, 0, 0,
5694 /* IP14_24_22 [3] */
5695 FN_SCIFA1_TXD, FN_AD_DO, FN_TX1, FN_DU2_DG1,
5696 FN_LCDOUT9, 0, 0, 0,
5697 /* IP14_21_19 [3] */
5698 FN_SCIFA1_RXD, FN_AD_DI, FN_RX1,
5699 FN_DU2_EXODDF_DU2_ODDF_DISP_CDE, FN_QCPV_QDE, 0, 0, 0,
5700 /* IP14_18_16 [3] */
5701 FN_SCIFA0_RTS_N, FN_HRTS1_N, FN_RTS0_N,
5702 FN_MSIOF3_SS1, FN_DU2_DG0, FN_LCDOUT8, FN_PWM1_B, 0,
5703 /* IP14_15_12 [4] */
5704 FN_SCIFA0_CTS_N, FN_HCTS1_N, FN_CTS0_N, FN_MSIOF3_SYNC,
5705 FN_DU2_DG3, FN_LCDOUT11, FN_PWM0_B, FN_IIC1_SCL_C, FN_I2C1_SCL_C,
5706 0, 0, 0, 0, 0, 0, 0,
5707 /* IP14_11_9 [3] */
5708 FN_SCIFA0_TXD, FN_HTX1, FN_TX0, FN_DU2_DR1, FN_LCDOUT1,
5709 0, 0, 0,
5710 /* IP14_8_6 [3] */
5711 FN_SCIFA0_RXD, FN_HRX1, FN_RX0, FN_DU2_DR0, FN_LCDOUT0,
5712 0, 0, 0,
5713 /* IP14_5_3 [3] */
5714 FN_SCIFA0_SCK, FN_HSCK1, FN_SCK0, FN_MSIOF3_SS2, FN_DU2_DG2,
5715 FN_LCDOUT10, FN_IIC1_SDA_C, FN_I2C1_SDA_C,
5716 /* IP14_2_0 [3] */
5717 FN_AUDIO_CLKB, FN_SCIF_CLK, FN_CAN0_RX_D,
5718 FN_DVC_MUTE, FN_CAN0_RX_C, FN_CAN_DEBUGOUT15,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005719 FN_REMOCON, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005720 },
5721 { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
Marek Vasut604f5882023-01-26 21:01:36 +01005722 GROUP(-2, 2, 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005723 GROUP(
Marek Vasut604f5882023-01-26 21:01:36 +01005724 /* IP15_31_30 [2] RESERVED */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005725 /* IP15_29_28 [2] */
5726 FN_MSIOF0_TXD, FN_ADICHS1, FN_DU2_DG6, FN_LCDOUT14,
5727 /* IP15_27_26 [2] */
5728 FN_MSIOF0_SS1, FN_ADICHS0, FN_DU2_DG5, FN_LCDOUT13,
5729 /* IP15_25_23 [3] */
5730 FN_MSIOF0_SYNC, FN_TS_SCK0, FN_SSI_SCK2, FN_ADIDATA,
5731 FN_DU2_DB7, FN_LCDOUT23, FN_HRX0_C, 0,
5732 /* IP15_22_20 [3] */
5733 FN_MSIOF0_SCK, FN_TS_SDAT0, FN_ADICLK,
5734 FN_DU2_DB6, FN_LCDOUT22, 0, 0, 0,
5735 /* IP15_19_18 [2] */
5736 FN_HRTS0_N, FN_SSI_WS9, FN_DU2_DB5, FN_LCDOUT21,
5737 /* IP15_17_16 [2] */
5738 FN_HCTS0_N, FN_SSI_SCK9, FN_DU2_DB4, FN_LCDOUT20,
5739 /* IP15_15_14 [2] */
5740 FN_HTX0, FN_DU2_DB3, FN_LCDOUT19, 0,
5741 /* IP15_13_12 [2] */
5742 FN_HRX0, FN_DU2_DB2, FN_LCDOUT18, 0,
5743 /* IP15_11_9 [3] */
5744 FN_HSCK0, FN_TS_SDEN0, FN_DU2_DG4, FN_LCDOUT12, FN_HCTS0_N_C,
5745 0, 0, 0,
5746 /* IP15_8_6 [3] */
5747 FN_SCIFA2_TXD, FN_BPFCLK, FN_RX2, FN_DU2_DB1, FN_LCDOUT17,
5748 FN_IIC2_SDA, FN_I2C2_SDA, 0,
5749 /* IP15_5_3 [3] */
5750 FN_SCIFA2_RXD, FN_FMIN, FN_TX2, FN_DU2_DB0, FN_LCDOUT16,
5751 FN_IIC2_SCL, FN_I2C2_SCL, 0,
5752 /* IP15_2_0 [3] */
5753 FN_SCIFA2_SCK, FN_FMCLK, FN_SCK2, FN_MSIOF3_SCK, FN_DU2_DG7,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005754 FN_LCDOUT15, FN_SCIF_CLK_B, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005755 },
5756 { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
Marek Vasut604f5882023-01-26 21:01:36 +01005757 GROUP(-24, 1, 1, 3, 3),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005758 GROUP(
Marek Vasut604f5882023-01-26 21:01:36 +01005759 /* IP16_31_8 [24] RESERVED */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005760 /* IP16_7 [1] */
5761 FN_USB1_OVC, FN_TCLK1_B,
5762 /* IP16_6 [1] */
5763 FN_USB1_PWEN, FN_AUDIO_CLKOUT_D,
5764 /* IP16_5_3 [3] */
5765 FN_MSIOF0_RXD, FN_TS_SPSYNC0, FN_SSI_WS2,
5766 FN_ADICS_SAMP, FN_DU2_CDE, FN_QPOLB, FN_SCIFA2_RXD_B, 0,
5767 /* IP16_2_0 [3] */
5768 FN_MSIOF0_SS2, FN_AUDIO_CLKOUT, FN_ADICHS2,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005769 FN_DU2_DISP, FN_QPOLA, FN_HTX0_C, FN_SCIFA2_TXD_B, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005770 },
5771 { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005772 GROUP(3, 2, 2, 3, 2, 1, 1, 1, 2, 1, 2, 1,
Marek Vasut604f5882023-01-26 21:01:36 +01005773 1, 1, 1, 2, -1, 1, 2, 1, 1),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005774 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005775 /* SEL_SCIF1 [3] */
5776 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
5777 FN_SEL_SCIF1_4, 0, 0, 0,
5778 /* SEL_SCIFB [2] */
5779 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, 0,
5780 /* SEL_SCIFB2 [2] */
5781 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, 0,
5782 /* SEL_SCIFB1 [3] */
5783 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2,
5784 FN_SEL_SCIFB1_3, FN_SEL_SCIFB1_4, FN_SEL_SCIFB1_5,
5785 FN_SEL_SCIFB1_6, 0,
5786 /* SEL_SCIFA1 [2] */
5787 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
5788 FN_SEL_SCIFA1_3,
5789 /* SEL_SCIF0 [1] */
5790 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1,
5791 /* SEL_SCIFA [1] */
5792 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
5793 /* SEL_SOF1 [1] */
5794 FN_SEL_SOF1_0, FN_SEL_SOF1_1,
5795 /* SEL_SSI7 [2] */
5796 FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
5797 /* SEL_SSI6 [1] */
5798 FN_SEL_SSI6_0, FN_SEL_SSI6_1,
5799 /* SEL_SSI5 [2] */
5800 FN_SEL_SSI5_0, FN_SEL_SSI5_1, FN_SEL_SSI5_2, 0,
5801 /* SEL_VI3 [1] */
5802 FN_SEL_VI3_0, FN_SEL_VI3_1,
5803 /* SEL_VI2 [1] */
5804 FN_SEL_VI2_0, FN_SEL_VI2_1,
5805 /* SEL_VI1 [1] */
5806 FN_SEL_VI1_0, FN_SEL_VI1_1,
5807 /* SEL_VI0 [1] */
5808 FN_SEL_VI0_0, FN_SEL_VI0_1,
5809 /* SEL_TSIF1 [2] */
5810 FN_SEL_TSIF1_0, FN_SEL_TSIF1_1, FN_SEL_TSIF1_2, 0,
5811 /* RESERVED [1] */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005812 /* SEL_LBS [1] */
5813 FN_SEL_LBS_0, FN_SEL_LBS_1,
5814 /* SEL_TSIF0 [2] */
5815 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
5816 /* SEL_SOF3 [1] */
5817 FN_SEL_SOF3_0, FN_SEL_SOF3_1,
5818 /* SEL_SOF0 [1] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005819 FN_SEL_SOF0_0, FN_SEL_SOF0_1, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005820 },
5821 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
Marek Vasut604f5882023-01-26 21:01:36 +01005822 GROUP(-3, 1, 1, 1, 2, 1, 2, 1, -2, 1, 1, 1,
5823 3, 3, 2, -3, 2, 2),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005824 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005825 /* RESERVED [3] */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005826 /* SEL_TMU1 [1] */
5827 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
5828 /* SEL_HSCIF1 [1] */
5829 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
5830 /* SEL_SCIFCLK [1] */
5831 FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
5832 /* SEL_CAN0 [2] */
5833 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
5834 /* SEL_CANCLK [1] */
5835 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
5836 /* SEL_SCIFA2 [2] */
5837 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA2_2, 0,
5838 /* SEL_CAN1 [1] */
5839 FN_SEL_CAN1_0, FN_SEL_CAN1_1,
5840 /* RESERVED [2] */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005841 /* SEL_SCIF2 [1] */
5842 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1,
5843 /* SEL_ADI [1] */
5844 FN_SEL_ADI_0, FN_SEL_ADI_1,
5845 /* SEL_SSP [1] */
5846 FN_SEL_SSP_0, FN_SEL_SSP_1,
5847 /* SEL_FM [3] */
5848 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3,
5849 FN_SEL_FM_4, FN_SEL_FM_5, FN_SEL_FM_6, 0,
5850 /* SEL_HSCIF0 [3] */
5851 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
5852 FN_SEL_HSCIF0_3, FN_SEL_HSCIF0_4, FN_SEL_HSCIF0_5, 0, 0,
5853 /* SEL_GPS [2] */
5854 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, 0,
5855 /* RESERVED [3] */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005856 /* SEL_SIM [2] */
5857 FN_SEL_SIM_0, FN_SEL_SIM_1, FN_SEL_SIM_2, 0,
5858 /* SEL_SSI8 [2] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005859 FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005860 },
5861 { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
Marek Vasut604f5882023-01-26 21:01:36 +01005862 GROUP(1, 1, -12, 2, -6, 3, 2, 3, 2),
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005863 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005864 /* SEL_IICDVFS [1] */
5865 FN_SEL_IICDVFS_0, FN_SEL_IICDVFS_1,
5866 /* SEL_IIC0 [1] */
5867 FN_SEL_IIC0_0, FN_SEL_IIC0_1,
Marek Vasut604f5882023-01-26 21:01:36 +01005868 /* RESERVED [12] */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005869 /* SEL_IEB [2] */
5870 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
Marek Vasut604f5882023-01-26 21:01:36 +01005871 /* RESERVED [6] */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005872 /* SEL_IIC2 [3] */
5873 FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
5874 FN_SEL_IIC2_4, 0, 0, 0,
5875 /* SEL_IIC1 [2] */
5876 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, 0,
5877 /* SEL_I2C2 [3] */
5878 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
5879 FN_SEL_I2C2_4, 0, 0, 0,
5880 /* SEL_I2C1 [2] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005881 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005882 },
Marek Vasut342aadb2023-09-17 16:08:36 +02005883 { /* sentinel */ }
Marek Vasutc40f2d62018-01-17 22:18:59 +01005884};
5885
Marek Vasut604f5882023-01-26 21:01:36 +01005886static int r8a7790_pin_to_pocctrl(unsigned int pin, u32 *pocctrl)
Marek Vasutc40f2d62018-01-17 22:18:59 +01005887{
5888 if (pin < RCAR_GP_PIN(3, 0) || pin > RCAR_GP_PIN(3, 31))
5889 return -EINVAL;
5890
5891 *pocctrl = 0xe606008c;
5892
5893 return 31 - (pin & 0x1f);
5894}
5895
Marek Vasut604f5882023-01-26 21:01:36 +01005896static const struct pinmux_bias_reg pinmux_bias_regs[] = {
5897 { PINMUX_BIAS_REG("PUPR0", 0xe6060100, "N/A", 0) {
5898 [ 0] = RCAR_GP_PIN(0, 16), /* A0 */
5899 [ 1] = RCAR_GP_PIN(0, 17), /* A1 */
5900 [ 2] = RCAR_GP_PIN(0, 18), /* A2 */
5901 [ 3] = RCAR_GP_PIN(0, 19), /* A3 */
5902 [ 4] = RCAR_GP_PIN(0, 20), /* A4 */
5903 [ 5] = RCAR_GP_PIN(0, 21), /* A5 */
5904 [ 6] = RCAR_GP_PIN(0, 22), /* A6 */
5905 [ 7] = RCAR_GP_PIN(0, 23), /* A7 */
5906 [ 8] = RCAR_GP_PIN(0, 24), /* A8 */
5907 [ 9] = RCAR_GP_PIN(0, 25), /* A9 */
5908 [10] = RCAR_GP_PIN(0, 26), /* A10 */
5909 [11] = RCAR_GP_PIN(0, 27), /* A11 */
5910 [12] = RCAR_GP_PIN(0, 28), /* A12 */
5911 [13] = RCAR_GP_PIN(0, 29), /* A13 */
5912 [14] = RCAR_GP_PIN(0, 30), /* A14 */
5913 [15] = RCAR_GP_PIN(0, 31), /* A15 */
5914 [16] = RCAR_GP_PIN(1, 0), /* A16 */
5915 [17] = RCAR_GP_PIN(1, 1), /* A17 */
5916 [18] = RCAR_GP_PIN(1, 2), /* A18 */
5917 [19] = RCAR_GP_PIN(1, 3), /* A19 */
5918 [20] = RCAR_GP_PIN(1, 4), /* A20 */
5919 [21] = RCAR_GP_PIN(1, 5), /* A21 */
5920 [22] = RCAR_GP_PIN(1, 6), /* A22 */
5921 [23] = RCAR_GP_PIN(1, 7), /* A23 */
5922 [24] = RCAR_GP_PIN(1, 8), /* A24 */
5923 [25] = RCAR_GP_PIN(1, 9), /* A25 */
5924 [26] = RCAR_GP_PIN(1, 12), /* EX_CS0# */
5925 [27] = RCAR_GP_PIN(1, 13), /* EX_CS1# */
5926 [28] = RCAR_GP_PIN(1, 14), /* EX_CS2# */
5927 [29] = RCAR_GP_PIN(1, 15), /* EX_CS3# */
5928 [30] = RCAR_GP_PIN(1, 16), /* EX_CS4# */
5929 [31] = RCAR_GP_PIN(1, 17), /* EX_CS5# */
5930 } },
5931 { PINMUX_BIAS_REG("PUPR1", 0xe6060104, "N/A", 0) {
5932 /* PUPR1 pull-up pins */
5933 [ 0] = RCAR_GP_PIN(1, 18), /* BS# */
5934 [ 1] = RCAR_GP_PIN(1, 19), /* RD# */
5935 [ 2] = RCAR_GP_PIN(1, 20), /* RD/WR# */
5936 [ 3] = RCAR_GP_PIN(1, 21), /* WE0# */
5937 [ 4] = RCAR_GP_PIN(1, 22), /* WE1# */
5938 [ 5] = RCAR_GP_PIN(1, 23), /* EX_WAIT0 */
5939 [ 6] = RCAR_GP_PIN(5, 24), /* AVS1 */
5940 [ 7] = RCAR_GP_PIN(5, 25), /* AVS2 */
5941 [ 8] = RCAR_GP_PIN(1, 10), /* CS0# */
5942 [ 9] = RCAR_GP_PIN(1, 11), /* CS1#/A26 */
5943 [10] = PIN_TRST_N, /* TRST# */
5944 [11] = PIN_TCK, /* TCK */
5945 [12] = PIN_TMS, /* TMS */
5946 [13] = PIN_TDI, /* TDI */
5947 [14] = SH_PFC_PIN_NONE,
5948 [15] = SH_PFC_PIN_NONE,
5949 [16] = RCAR_GP_PIN(0, 0), /* D0 */
5950 [17] = RCAR_GP_PIN(0, 1), /* D1 */
5951 [18] = RCAR_GP_PIN(0, 2), /* D2 */
5952 [19] = RCAR_GP_PIN(0, 3), /* D3 */
5953 [20] = RCAR_GP_PIN(0, 4), /* D4 */
5954 [21] = RCAR_GP_PIN(0, 5), /* D5 */
5955 [22] = RCAR_GP_PIN(0, 6), /* D6 */
5956 [23] = RCAR_GP_PIN(0, 7), /* D7 */
5957 [24] = RCAR_GP_PIN(0, 8), /* D8 */
5958 [25] = RCAR_GP_PIN(0, 9), /* D9 */
5959 [26] = RCAR_GP_PIN(0, 10), /* D10 */
5960 [27] = RCAR_GP_PIN(0, 11), /* D11 */
5961 [28] = RCAR_GP_PIN(0, 12), /* D12 */
5962 [29] = RCAR_GP_PIN(0, 13), /* D13 */
5963 [30] = RCAR_GP_PIN(0, 14), /* D14 */
5964 [31] = RCAR_GP_PIN(0, 15), /* D15 */
5965 } },
5966 { PINMUX_BIAS_REG("N/A", 0, "PUPR1", 0xe6060104) {
5967 /* PUPR1 pull-down pins */
5968 [ 0] = SH_PFC_PIN_NONE,
5969 [ 1] = SH_PFC_PIN_NONE,
5970 [ 2] = SH_PFC_PIN_NONE,
5971 [ 3] = SH_PFC_PIN_NONE,
5972 [ 4] = SH_PFC_PIN_NONE,
5973 [ 5] = SH_PFC_PIN_NONE,
5974 [ 6] = SH_PFC_PIN_NONE,
5975 [ 7] = SH_PFC_PIN_NONE,
5976 [ 8] = SH_PFC_PIN_NONE,
5977 [ 9] = SH_PFC_PIN_NONE,
5978 [10] = SH_PFC_PIN_NONE,
5979 [11] = SH_PFC_PIN_NONE,
5980 [12] = SH_PFC_PIN_NONE,
5981 [13] = SH_PFC_PIN_NONE,
5982 [14] = SH_PFC_PIN_NONE,
5983 [15] = PIN_ASEBRK_N_ACK, /* ASEBRK#/ACK */
5984 [16] = SH_PFC_PIN_NONE,
5985 [17] = SH_PFC_PIN_NONE,
5986 [18] = SH_PFC_PIN_NONE,
5987 [19] = SH_PFC_PIN_NONE,
5988 [20] = SH_PFC_PIN_NONE,
5989 [21] = SH_PFC_PIN_NONE,
5990 [22] = SH_PFC_PIN_NONE,
5991 [23] = SH_PFC_PIN_NONE,
5992 [24] = SH_PFC_PIN_NONE,
5993 [25] = SH_PFC_PIN_NONE,
5994 [26] = SH_PFC_PIN_NONE,
5995 [27] = SH_PFC_PIN_NONE,
5996 [28] = SH_PFC_PIN_NONE,
5997 [29] = SH_PFC_PIN_NONE,
5998 [30] = SH_PFC_PIN_NONE,
5999 [31] = SH_PFC_PIN_NONE,
6000 } },
6001 { PINMUX_BIAS_REG("PUPR2", 0xe6060108, "N/A", 0) {
6002 [ 0] = RCAR_GP_PIN(5, 28), /* DU_DOTCLKIN2 */
6003 [ 1] = SH_PFC_PIN_NONE,
6004 [ 2] = SH_PFC_PIN_NONE,
6005 [ 3] = SH_PFC_PIN_NONE,
6006 [ 4] = SH_PFC_PIN_NONE,
6007 [ 5] = RCAR_GP_PIN(2, 0), /* VI0_CLK */
6008 [ 6] = RCAR_GP_PIN(2, 1), /* VI0_DATA0_VI0_B0 */
6009 [ 7] = RCAR_GP_PIN(2, 2), /* VI0_DATA1_VI0_B1 */
6010 [ 8] = RCAR_GP_PIN(2, 3), /* VI0_DATA2_VI0_B2 */
6011 [ 9] = RCAR_GP_PIN(2, 4), /* VI0_DATA3_VI0_B3 */
6012 [10] = RCAR_GP_PIN(2, 5), /* VI0_DATA4_VI0_B4 */
6013 [11] = RCAR_GP_PIN(2, 6), /* VI0_DATA5_VI0_B5 */
6014 [12] = RCAR_GP_PIN(2, 7), /* VI0_DATA6_VI0_B6 */
6015 [13] = RCAR_GP_PIN(2, 8), /* VI0_DATA7_VI0_B7 */
6016 [14] = RCAR_GP_PIN(2, 9), /* VI1_CLK */
6017 [15] = RCAR_GP_PIN(2, 10), /* VI1_DATA0_VI1_B0 */
6018 [16] = RCAR_GP_PIN(2, 11), /* VI1_DATA1_VI1_B1 */
6019 [17] = RCAR_GP_PIN(2, 12), /* VI1_DATA2_VI1_B2 */
6020 [18] = RCAR_GP_PIN(2, 13), /* VI1_DATA3_VI1_B3 */
6021 [19] = RCAR_GP_PIN(2, 14), /* VI1_DATA4_VI1_B4 */
6022 [20] = RCAR_GP_PIN(2, 15), /* VI1_DATA5_VI1_B5 */
6023 [21] = RCAR_GP_PIN(2, 16), /* VI1_DATA6_VI1_B6 */
6024 [22] = RCAR_GP_PIN(2, 17), /* VI1_DATA7_VI1_B7 */
6025 [23] = RCAR_GP_PIN(5, 27), /* DU_DOTCLKIN1 */
6026 [24] = SH_PFC_PIN_NONE,
6027 [25] = SH_PFC_PIN_NONE,
6028 [26] = SH_PFC_PIN_NONE,
6029 [27] = RCAR_GP_PIN(4, 0), /* MLB_CLK */
6030 [28] = RCAR_GP_PIN(4, 1), /* MLB_SIG */
6031 [29] = RCAR_GP_PIN(4, 2), /* MLB_DAT */
6032 [30] = SH_PFC_PIN_NONE,
6033 [31] = RCAR_GP_PIN(5, 26), /* DU_DOTCLKIN0 */
6034 } },
6035 { PINMUX_BIAS_REG("PUPR3", 0xe606010c, "N/A", 0) {
6036 [ 0] = RCAR_GP_PIN(3, 0), /* SD0_CLK */
6037 [ 1] = RCAR_GP_PIN(3, 1), /* SD0_CMD */
6038 [ 2] = RCAR_GP_PIN(3, 2), /* SD0_DAT0 */
6039 [ 3] = RCAR_GP_PIN(3, 3), /* SD0_DAT1 */
6040 [ 4] = RCAR_GP_PIN(3, 4), /* SD0_DAT2 */
6041 [ 5] = RCAR_GP_PIN(3, 5), /* SD0_DAT3 */
6042 [ 6] = RCAR_GP_PIN(3, 6), /* SD0_CD */
6043 [ 7] = RCAR_GP_PIN(3, 7), /* SD0_WP */
6044 [ 8] = RCAR_GP_PIN(3, 8), /* SD1_CLK */
6045 [ 9] = RCAR_GP_PIN(3, 9), /* SD1_CMD */
6046 [10] = RCAR_GP_PIN(3, 10), /* SD1_DAT0 */
6047 [11] = RCAR_GP_PIN(3, 11), /* SD1_DAT1 */
6048 [12] = RCAR_GP_PIN(3, 12), /* SD1_DAT2 */
6049 [13] = RCAR_GP_PIN(3, 13), /* SD1_DAT3 */
6050 [14] = RCAR_GP_PIN(3, 14), /* SD1_CD */
6051 [15] = RCAR_GP_PIN(3, 15), /* SD1_WP */
6052 [16] = RCAR_GP_PIN(3, 16), /* SD2_CLK */
6053 [17] = RCAR_GP_PIN(3, 17), /* SD2_CMD */
6054 [18] = RCAR_GP_PIN(3, 18), /* SD2_DAT0 */
6055 [19] = RCAR_GP_PIN(3, 19), /* SD2_DAT1 */
6056 [20] = RCAR_GP_PIN(3, 20), /* SD2_DAT2 */
6057 [21] = RCAR_GP_PIN(3, 21), /* SD2_DAT3 */
6058 [22] = RCAR_GP_PIN(3, 22), /* SD2_CD */
6059 [23] = RCAR_GP_PIN(3, 23), /* SD2_WP */
6060 [24] = RCAR_GP_PIN(3, 24), /* SD3_CLK */
6061 [25] = RCAR_GP_PIN(3, 25), /* SD3_CMD */
6062 [26] = RCAR_GP_PIN(3, 26), /* SD3_DAT0 */
6063 [27] = RCAR_GP_PIN(3, 27), /* SD3_DAT1 */
6064 [28] = RCAR_GP_PIN(3, 28), /* SD3_DAT2 */
6065 [29] = RCAR_GP_PIN(3, 29), /* SD3_DAT3 */
6066 [30] = RCAR_GP_PIN(3, 30), /* SD3_CD */
6067 [31] = RCAR_GP_PIN(3, 31), /* SD3_WP */
6068 } },
6069 { PINMUX_BIAS_REG("PUPR4", 0xe6060110, "N/A", 0) {
6070 [ 0] = RCAR_GP_PIN(4, 3), /* SSI_SCK0129 */
6071 [ 1] = RCAR_GP_PIN(4, 4), /* SSI_WS0129 */
6072 [ 2] = RCAR_GP_PIN(4, 5), /* SSI_SDATA0 */
6073 [ 3] = RCAR_GP_PIN(4, 6), /* SSI_SDATA1 */
6074 [ 4] = RCAR_GP_PIN(4, 7), /* SSI_SDATA2 */
6075 [ 5] = RCAR_GP_PIN(4, 8), /* SSI_SCK34 */
6076 [ 6] = RCAR_GP_PIN(4, 9), /* SSI_WS34 */
6077 [ 7] = RCAR_GP_PIN(4, 10), /* SSI_SDATA3 */
6078 [ 8] = RCAR_GP_PIN(4, 11), /* SSI_SCK4 */
6079 [ 9] = RCAR_GP_PIN(4, 12), /* SSI_WS4 */
6080 [10] = RCAR_GP_PIN(4, 13), /* SSI_SDATA4 */
6081 [11] = RCAR_GP_PIN(4, 14), /* SSI_SCK5 */
6082 [12] = RCAR_GP_PIN(4, 15), /* SSI_WS5 */
6083 [13] = RCAR_GP_PIN(4, 16), /* SSI_SDATA5 */
6084 [14] = RCAR_GP_PIN(4, 17), /* SSI_SCK6 */
6085 [15] = RCAR_GP_PIN(4, 18), /* SSI_WS6 */
6086 [16] = RCAR_GP_PIN(4, 19), /* SSI_SDATA6 */
6087 [17] = RCAR_GP_PIN(4, 20), /* SSI_SCK78 */
6088 [18] = RCAR_GP_PIN(4, 21), /* SSI_WS78 */
6089 [19] = RCAR_GP_PIN(4, 22), /* SSI_SDATA7 */
6090 [20] = RCAR_GP_PIN(4, 23), /* SSI_SDATA8 */
6091 [21] = RCAR_GP_PIN(4, 24), /* SSI_SDATA9 */
6092 [22] = RCAR_GP_PIN(4, 25), /* AUDIO_CLKA */
6093 [23] = RCAR_GP_PIN(4, 26), /* AUDIO_CLKB */
6094 [24] = RCAR_GP_PIN(1, 24), /* DREQ0 */
6095 [25] = RCAR_GP_PIN(1, 25), /* DACK0 */
6096 [26] = RCAR_GP_PIN(1, 26), /* DREQ1 */
6097 [27] = RCAR_GP_PIN(1, 27), /* DACK1 */
6098 [28] = RCAR_GP_PIN(1, 28), /* DREQ2 */
6099 [29] = RCAR_GP_PIN(1, 29), /* DACK2 */
6100 [30] = RCAR_GP_PIN(2, 18), /* ETH_CRS_DV */
6101 [31] = RCAR_GP_PIN(2, 19), /* ETH_RX_ER */
6102 } },
6103 { PINMUX_BIAS_REG("PUPR5", 0xe6060114, "N/A", 0) {
6104 [ 0] = RCAR_GP_PIN(4, 27), /* SCIFA0_SCK */
6105 [ 1] = RCAR_GP_PIN(4, 28), /* SCIFA0_RXD */
6106 [ 2] = RCAR_GP_PIN(4, 29), /* SCIFA0_TXD */
6107 [ 3] = RCAR_GP_PIN(4, 30), /* SCIFA0_CTS# */
6108 [ 4] = RCAR_GP_PIN(4, 31), /* SCIFA0_RTS# */
6109 [ 5] = RCAR_GP_PIN(5, 0), /* SCIFA1_RXD */
6110 [ 6] = RCAR_GP_PIN(5, 1), /* SCIFA1_TXD */
6111 [ 7] = RCAR_GP_PIN(5, 2), /* SCIFA1_CTS# */
6112 [ 8] = RCAR_GP_PIN(5, 3), /* SCIFA1_RTS# */
6113 [ 9] = RCAR_GP_PIN(5, 4), /* SCIFA2_SCK */
6114 [10] = RCAR_GP_PIN(5, 5), /* SCIFA2_RXD */
6115 [11] = RCAR_GP_PIN(5, 6), /* SCIFA2_TXD */
6116 [12] = RCAR_GP_PIN(5, 7), /* HSCK0 */
6117 [13] = RCAR_GP_PIN(5, 8), /* HRX0 */
6118 [14] = RCAR_GP_PIN(5, 9), /* HTX0 */
6119 [15] = RCAR_GP_PIN(5, 10), /* HCTS0# */
6120 [16] = RCAR_GP_PIN(5, 11), /* HRTS0# */
6121 [17] = RCAR_GP_PIN(5, 12), /* MSIOF0_SCK */
6122 [18] = RCAR_GP_PIN(5, 13), /* MSIOF0_SYNC */
6123 [19] = RCAR_GP_PIN(5, 14), /* MSIOF0_SS1 */
6124 [20] = RCAR_GP_PIN(5, 15), /* MSIOF0_TXD */
6125 [21] = RCAR_GP_PIN(5, 16), /* MSIOF0_SS2 */
6126 [22] = RCAR_GP_PIN(5, 17), /* MSIOF0_RXD */
6127 [23] = RCAR_GP_PIN(5, 18), /* USB0_PWEN */
6128 [24] = RCAR_GP_PIN(5, 19), /* USB0_OVC_VBUS */
6129 [25] = RCAR_GP_PIN(5, 20), /* USB1_PWEN */
6130 [26] = RCAR_GP_PIN(5, 21), /* USB1_OVC */
6131 [27] = RCAR_GP_PIN(5, 22), /* USB2_PWEN */
6132 [28] = RCAR_GP_PIN(5, 23), /* USB2_OVC */
6133 [29] = RCAR_GP_PIN(2, 20), /* ETH_RXD0 */
6134 [30] = RCAR_GP_PIN(2, 21), /* ETH_RXD1 */
6135 [31] = RCAR_GP_PIN(2, 22), /* ETH_LINK */
6136 } },
6137 { PINMUX_BIAS_REG("PUPR6", 0xe6060118, "N/A", 0) {
6138 [ 0] = RCAR_GP_PIN(2, 23), /* ETH_REF_CLK */
6139 [ 1] = RCAR_GP_PIN(2, 24), /* ETH_MDIO */
6140 [ 2] = RCAR_GP_PIN(2, 25), /* ETH_TXD1 */
6141 [ 3] = RCAR_GP_PIN(2, 26), /* ETH_TX_EN */
6142 [ 4] = RCAR_GP_PIN(2, 27), /* ETH_MAGIC */
6143 [ 5] = RCAR_GP_PIN(2, 28), /* ETH_TXD0 */
6144 [ 6] = RCAR_GP_PIN(2, 29), /* ETH_MDC */
6145 [ 7] = RCAR_GP_PIN(5, 29), /* PWM0 */
6146 [ 8] = RCAR_GP_PIN(5, 30), /* PWM1 */
6147 [ 9] = RCAR_GP_PIN(5, 31), /* PWM2 */
6148 [10] = SH_PFC_PIN_NONE,
6149 [11] = SH_PFC_PIN_NONE,
6150 [12] = SH_PFC_PIN_NONE,
6151 [13] = SH_PFC_PIN_NONE,
6152 [14] = SH_PFC_PIN_NONE,
6153 [15] = SH_PFC_PIN_NONE,
6154 [16] = SH_PFC_PIN_NONE,
6155 [17] = SH_PFC_PIN_NONE,
6156 [18] = SH_PFC_PIN_NONE,
6157 [19] = SH_PFC_PIN_NONE,
6158 [20] = SH_PFC_PIN_NONE,
6159 [21] = SH_PFC_PIN_NONE,
6160 [22] = SH_PFC_PIN_NONE,
6161 [23] = SH_PFC_PIN_NONE,
6162 [24] = SH_PFC_PIN_NONE,
6163 [25] = SH_PFC_PIN_NONE,
6164 [26] = SH_PFC_PIN_NONE,
6165 [27] = SH_PFC_PIN_NONE,
6166 [28] = SH_PFC_PIN_NONE,
6167 [29] = SH_PFC_PIN_NONE,
6168 [30] = SH_PFC_PIN_NONE,
6169 [31] = SH_PFC_PIN_NONE,
6170 } },
6171 { /* sentinel */ }
6172};
6173
Marek Vasut267be132019-03-04 22:29:30 +01006174static int r8a7790_pinmux_soc_init(struct sh_pfc *pfc)
6175{
6176 /* Initialize TDSEL on old revisions */
Marek Vasut17602322024-02-27 17:05:46 +01006177 if ((renesas_get_cpu_rev_integer() == 1) &&
6178 (renesas_get_cpu_rev_fraction() == 0))
Marek Vasut267be132019-03-04 22:29:30 +01006179 sh_pfc_write(pfc, 0xe6060088, 0x00155554);
6180
6181 return 0;
6182}
6183
Marek Vasut604f5882023-01-26 21:01:36 +01006184static const struct sh_pfc_soc_operations r8a7790_pfc_ops = {
Marek Vasut267be132019-03-04 22:29:30 +01006185 .init = r8a7790_pinmux_soc_init,
Marek Vasutc40f2d62018-01-17 22:18:59 +01006186 .pin_to_pocctrl = r8a7790_pin_to_pocctrl,
Marek Vasut604f5882023-01-26 21:01:36 +01006187 .get_bias = rcar_pinmux_get_bias,
6188 .set_bias = rcar_pinmux_set_bias,
Marek Vasutc40f2d62018-01-17 22:18:59 +01006189};
6190
Marek Vasut604f5882023-01-26 21:01:36 +01006191#ifdef CONFIG_PINCTRL_PFC_R8A7742
6192const struct sh_pfc_soc_info r8a7742_pinmux_info = {
6193 .name = "r8a77420_pfc",
6194 .ops = &r8a7790_pfc_ops,
6195 .unlock_reg = 0xe6060000, /* PMMR */
6196
6197 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6198
6199 .pins = pinmux_pins,
6200 .nr_pins = ARRAY_SIZE(pinmux_pins),
6201 .groups = pinmux_groups.common,
6202 .nr_groups = ARRAY_SIZE(pinmux_groups.common),
6203 .functions = pinmux_functions.common,
6204 .nr_functions = ARRAY_SIZE(pinmux_functions.common),
6205
6206 .cfg_regs = pinmux_config_regs,
6207 .bias_regs = pinmux_bias_regs,
6208
6209 .pinmux_data = pinmux_data,
6210 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6211};
6212#endif
6213
Marek Vasut0e8e9892021-04-26 22:04:11 +02006214#ifdef CONFIG_PINCTRL_PFC_R8A7790
Marek Vasutc40f2d62018-01-17 22:18:59 +01006215const struct sh_pfc_soc_info r8a7790_pinmux_info = {
6216 .name = "r8a77900_pfc",
Marek Vasut604f5882023-01-26 21:01:36 +01006217 .ops = &r8a7790_pfc_ops,
Marek Vasutc40f2d62018-01-17 22:18:59 +01006218 .unlock_reg = 0xe6060000, /* PMMR */
6219
6220 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6221
6222 .pins = pinmux_pins,
6223 .nr_pins = ARRAY_SIZE(pinmux_pins),
Marek Vasut0e8e9892021-04-26 22:04:11 +02006224 .groups = pinmux_groups.common,
6225 .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
6226 ARRAY_SIZE(pinmux_groups.automotive),
6227 .functions = pinmux_functions.common,
6228 .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
6229 ARRAY_SIZE(pinmux_functions.automotive),
Marek Vasutc40f2d62018-01-17 22:18:59 +01006230
6231 .cfg_regs = pinmux_config_regs,
Marek Vasut604f5882023-01-26 21:01:36 +01006232 .bias_regs = pinmux_bias_regs,
Marek Vasutc40f2d62018-01-17 22:18:59 +01006233
6234 .pinmux_data = pinmux_data,
6235 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6236};
Marek Vasut0e8e9892021-04-26 22:04:11 +02006237#endif