blob: 5e37e2a84230235904bbf9461d65016613a84698 [file] [log] [blame]
Sedji Gaouaou538566d2009-07-09 10:16:29 +02001/*
2 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Sedji Gaouaou538566d2009-07-09 10:16:29 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9M10G45EK board(and AT91SAM9G45EKES).
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Sedji Gaouaou538566d2009-07-09 10:16:29 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Thomas Petazzonia5e85762011-08-04 11:08:50 +000014#include <asm/hardware.h>
15
Bo Shen337a2d82013-08-13 14:50:49 +080016#define CONFIG_SYS_TEXT_BASE 0x73f00000
17
Thomas Petazzonia5e85762011-08-04 11:08:50 +000018#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
Jens Scharsig128ecd02010-02-03 22:45:42 +010019
Sedji Gaouaou538566d2009-07-09 10:16:29 +020020/* ARM asynchronous clock */
Thomas Petazzonia5e85762011-08-04 11:08:50 +000021#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
22#define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */
Sedji Gaouaou538566d2009-07-09 10:16:29 +020023
Thomas Petazzonia5e85762011-08-04 11:08:50 +000024#define CONFIG_AT91SAM9M10G45EK
Sedji Gaouaou538566d2009-07-09 10:16:29 +020025
Thomas Petazzonia5e85762011-08-04 11:08:50 +000026#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
27#define CONFIG_SETUP_MEMORY_TAGS
28#define CONFIG_INITRD_TAG
Sedji Gaouaou538566d2009-07-09 10:16:29 +020029#define CONFIG_SKIP_LOWLEVEL_INIT
Thomas Petazzonia5e85762011-08-04 11:08:50 +000030#define CONFIG_BOARD_EARLY_INIT_F
Thomas Petazzonia5e85762011-08-04 11:08:50 +000031
32/* general purpose I/O */
33#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
34#define CONFIG_AT91_GPIO
35#define CONFIG_AT91_GPIO_PULLUP 1 /* keep pullups on peripheral pins */
36
37/* serial console */
38#define CONFIG_ATMEL_USART
39#define CONFIG_USART_BASE ATMEL_BASE_DBGU
40#define CONFIG_USART_ID ATMEL_ID_SYS
41
Sedji Gaouaou538566d2009-07-09 10:16:29 +020042/* LCD */
Sedji Gaouaou538566d2009-07-09 10:16:29 +020043#define LCD_BPP LCD_COLOR8
Thomas Petazzonia5e85762011-08-04 11:08:50 +000044#define CONFIG_LCD_LOGO
Sedji Gaouaou538566d2009-07-09 10:16:29 +020045#undef LCD_TEST_PATTERN
Thomas Petazzonia5e85762011-08-04 11:08:50 +000046#define CONFIG_LCD_INFO
47#define CONFIG_LCD_INFO_BELOW_LOGO
48#define CONFIG_SYS_WHITE_ON_BLACK
49#define CONFIG_ATMEL_LCD
50#define CONFIG_ATMEL_LCD_RGB565
Sedji Gaouaou538566d2009-07-09 10:16:29 +020051/* board specific(not enough SRAM) */
52#define CONFIG_AT91SAM9G45_LCD_BASE 0x73E00000
53
54/* LED */
55#define CONFIG_AT91_LED
56#define CONFIG_RED_LED AT91_PIN_PD31 /* this is the user1 led */
57#define CONFIG_GREEN_LED AT91_PIN_PD0 /* this is the user2 led */
58
Sedji Gaouaou538566d2009-07-09 10:16:29 +020059
60/*
61 * BOOTP options
62 */
Thomas Petazzonia5e85762011-08-04 11:08:50 +000063#define CONFIG_BOOTP_BOOTFILESIZE
64#define CONFIG_BOOTP_BOOTPATH
65#define CONFIG_BOOTP_GATEWAY
66#define CONFIG_BOOTP_HOSTNAME
Sedji Gaouaou538566d2009-07-09 10:16:29 +020067
68/*
69 * Command line configuration.
70 */
Bo Shene17fe3a2013-11-20 11:17:16 +080071
72/* No NOR flash */
73#define CONFIG_SYS_NO_FLASH
Thomas Petazzonia5e85762011-08-04 11:08:50 +000074#define CONFIG_CMD_NAND
Sedji Gaouaou538566d2009-07-09 10:16:29 +020075
76/* SDRAM */
77#define CONFIG_NR_DRAM_BANKS 1
Thomas Petazzonia5e85762011-08-04 11:08:50 +000078#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS6
79#define CONFIG_SYS_SDRAM_SIZE 0x08000000
Sedji Gaouaou538566d2009-07-09 10:16:29 +020080
Thomas Petazzonia5e85762011-08-04 11:08:50 +000081#define CONFIG_SYS_INIT_SP_ADDR \
82 (CONFIG_SYS_SDRAM_BASE + 4 * 1024 - GENERATED_GBL_DATA_SIZE)
Sedji Gaouaou538566d2009-07-09 10:16:29 +020083
Sedji Gaouaou538566d2009-07-09 10:16:29 +020084/* NAND flash */
85#ifdef CONFIG_CMD_NAND
Sedji Gaouaou538566d2009-07-09 10:16:29 +020086#define CONFIG_NAND_ATMEL
87#define CONFIG_SYS_MAX_NAND_DEVICE 1
Thomas Petazzonia5e85762011-08-04 11:08:50 +000088#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
89#define CONFIG_SYS_NAND_DBW_8
Sedji Gaouaou538566d2009-07-09 10:16:29 +020090/* our ALE is AD21 */
91#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
92/* our CLE is AD22 */
93#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
94#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
95#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC8
Wolfgang Denk1f797742009-07-18 21:52:24 +020096
Sedji Gaouaou538566d2009-07-09 10:16:29 +020097#endif
98
Wu, Joshdff665a2014-05-21 10:42:15 +080099/* MMC */
Wu, Joshdff665a2014-05-21 10:42:15 +0800100
101#ifdef CONFIG_CMD_MMC
102#define CONFIG_MMC
103#define CONFIG_GENERIC_MMC
104#define CONFIG_GENERIC_ATMEL_MCI
105#endif
106
107#if defined(CONFIG_CMD_USB) || defined(CONFIG_CMD_MMC)
Wu, Joshdff665a2014-05-21 10:42:15 +0800108#define CONFIG_DOS_PARTITION
109#endif
110
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200111/* Ethernet */
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000112#define CONFIG_MACB
113#define CONFIG_RMII
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200114#define CONFIG_NET_RETRY_COUNT 20
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000115#define CONFIG_RESET_PHY_R
Heiko Schocher8a84ae12013-11-18 08:07:23 +0100116#define CONFIG_AT91_WANTS_COMMON_PHY
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200117
118/* USB */
Bo Shencbdae702012-06-27 21:24:10 +0000119#define CONFIG_USB_EHCI
120#define CONFIG_USB_EHCI_ATMEL
121#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 2
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200122
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000123#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200124
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000125#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
126#define CONFIG_SYS_MEMTEST_END 0x23e00000
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200127
Wu, Joshde85ca62014-05-21 10:42:16 +0800128#ifdef CONFIG_SYS_USE_NANDFLASH
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000129/* bootstrap + u-boot + env in nandflash */
130#define CONFIG_ENV_IS_IN_NAND
Bo Shena8fd0632013-02-20 00:16:25 +0000131#define CONFIG_ENV_OFFSET 0xc0000
132#define CONFIG_ENV_OFFSET_REDUND 0x100000
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000133#define CONFIG_ENV_SIZE 0x20000
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200134
Bo Shena8fd0632013-02-20 00:16:25 +0000135#define CONFIG_BOOTCOMMAND \
136 "nand read 0x70000000 0x200000 0x300000;" \
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000137 "bootm 0x70000000"
138#define CONFIG_BOOTARGS \
139 "console=ttyS0,115200 earlyprintk " \
Bo Shena8fd0632013-02-20 00:16:25 +0000140 "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \
141 "256k(env),256k(env_redundant),256k(spare)," \
142 "512k(dtb),6M(kernel)ro,-(rootfs) " \
143 "root=/dev/mtdblock7 rw rootfstype=jffs2"
Wu, Joshde85ca62014-05-21 10:42:16 +0800144#elif CONFIG_SYS_USE_MMC
145/* bootstrap + u-boot + env + linux in mmc */
146#define FAT_ENV_INTERFACE "mmc"
Wu, Josh9b899f22014-06-24 17:31:02 +0800147/*
148 * We don't specify the part number, if device 0 has partition table, it means
149 * the first partition; it no partition table, then take whole device as a
150 * FAT file system.
151 */
152#define FAT_ENV_DEVICE_AND_PART "0"
Wu, Joshde85ca62014-05-21 10:42:16 +0800153#define FAT_ENV_FILE "uboot.env"
154#define CONFIG_ENV_IS_IN_FAT
155#define CONFIG_FAT_WRITE
156#define CONFIG_ENV_SIZE 0x4000
157
158#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
159 "mtdparts=atmel_nand:" \
160 "8M(bootstrap/uboot/kernel)ro,-(rootfs) " \
161 "root=/dev/mmcblk0p2 rw rootwait"
162#define CONFIG_BOOTCOMMAND "fatload mmc 0:1 0x71000000 dtb; " \
163 "fatload mmc 0:1 0x72000000 zImage; " \
164 "bootz 0x72000000 - 0x71000000"
165#endif
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200166
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000167#define CONFIG_BAUDRATE 115200
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200168
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200169#define CONFIG_SYS_CBSIZE 256
170#define CONFIG_SYS_MAXARGS 16
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000171#define CONFIG_SYS_LONGHELP
172#define CONFIG_CMDLINE_EDITING
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200173#define CONFIG_AUTO_COMPLETE
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200174
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200175/*
176 * Size of malloc() pool
177 */
178#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200179
Bo Shenc56e9f42015-03-27 14:23:34 +0800180/* Defines for SPL */
181#define CONFIG_SPL_FRAMEWORK
182#define CONFIG_SPL_TEXT_BASE 0x300000
183#define CONFIG_SPL_MAX_SIZE 0x010000
184#define CONFIG_SPL_STACK 0x310000
185
Bo Shenc56e9f42015-03-27 14:23:34 +0800186#define CONFIG_SYS_MONITOR_LEN 0x80000
187
188#ifdef CONFIG_SYS_USE_MMC
189
190#define CONFIG_SPL_BSS_START_ADDR 0x70000000
191#define CONFIG_SPL_BSS_MAX_SIZE 0x00080000
192#define CONFIG_SYS_SPL_MALLOC_START 0x70080000
193#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00080000
194
195#define CONFIG_SPL_LDSCRIPT arch/arm/mach-at91/arm926ejs/u-boot-spl.lds
Bo Shenc56e9f42015-03-27 14:23:34 +0800196#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x400
197#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x200
198#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
199#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Bo Shenc56e9f42015-03-27 14:23:34 +0800200
201#elif CONFIG_SYS_USE_NANDFLASH
Bo Shenc56e9f42015-03-27 14:23:34 +0800202#define CONFIG_SPL_NAND_DRIVERS
203#define CONFIG_SPL_NAND_BASE
204#define CONFIG_SPL_NAND_ECC
205#define CONFIG_SPL_NAND_SOFTECC
206#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
207#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000
208#define CONFIG_SYS_NAND_5_ADDR_CYCLE
209
210#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
211#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
212#define CONFIG_SYS_NAND_PAGE_COUNT 64
213#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
214#define CONFIG_SYS_NAND_ECCSIZE 256
215#define CONFIG_SYS_NAND_ECCBYTES 3
216#define CONFIG_SYS_NAND_OOBSIZE 64
217#define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \
218 48, 49, 50, 51, 52, 53, 54, 55, \
219 56, 57, 58, 59, 60, 61, 62, 63, }
220#endif
221
222#define CONFIG_SPL_ATMEL_SIZE
223#define CONFIG_SYS_MASTER_CLOCK 132096000
224#define CONFIG_SYS_AT91_PLLA 0x20c73f03
225#define CONFIG_SYS_MCKR 0x1301
226#define CONFIG_SYS_MCKR_CSS 0x1302
227
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200228#endif