blob: 6cb75e59d8031cdaddca10a5f6a348cc6b63313c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Marek Vasut163551a2010-05-11 04:31:44 +02002/*
3 * Toradex Colibri PXA270 configuration file
4 *
5 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
Marcel Ziswilerd92dee52016-11-16 17:49:23 +01006 * Copyright (C) 2015-2016 Marcel Ziswiler <marcel@ziswiler.com>
Marek Vasut163551a2010-05-11 04:31:44 +02007 */
8
Marcel Ziswilere40eaca2015-03-01 00:53:15 +01009#ifndef __CONFIG_H
10#define __CONFIG_H
Marek Vasut163551a2010-05-11 04:31:44 +020011
12/*
13 * High Level Board Configuration Options
14 */
Marcel Ziswilere40eaca2015-03-01 00:53:15 +010015/* Avoid overwriting factory configuration block */
16#define CONFIG_BOARD_SIZE_LIMIT 0x40000
Marek Vasut163551a2010-05-11 04:31:44 +020017
Marek Vasut163551a2010-05-11 04:31:44 +020018/*
19 * Environment settings
20 */
Marek Vasut163551a2010-05-11 04:31:44 +020021
22/*
23 * Serial Console Configuration
24 */
Marek Vasut163551a2010-05-11 04:31:44 +020025
26/*
27 * Bootloader Components Configuration
28 */
Marek Vasut163551a2010-05-11 04:31:44 +020029
Marcel Ziswiler99c53412015-08-16 04:16:36 +020030/* I2C support */
Tom Rini52b2e262021-08-18 23:12:24 -040031#if CONFIG_IS_ENABLED(SYS_I2C_LEGACY)
Marcel Ziswiler99c53412015-08-16 04:16:36 +020032#define CONFIG_SYS_I2C_PXA
33#define CONFIG_PXA_STD_I2C
34#define CONFIG_PXA_PWR_I2C
Marcel Ziswiler99c53412015-08-16 04:16:36 +020035#endif
36
Marcel Ziswiler3e2cb732015-08-16 04:16:35 +020037/* LCD support */
38#ifdef CONFIG_LCD
39#define CONFIG_PXA_LCD
40#define CONFIG_PXA_VGA
Marcel Ziswiler3e2cb732015-08-16 04:16:35 +020041#define CONFIG_LCD_LOGO
42#endif
43
Marek Vasut163551a2010-05-11 04:31:44 +020044/*
45 * Networking Configuration
Marek Vasut163551a2010-05-11 04:31:44 +020046 */
47#ifdef CONFIG_CMD_NET
Marek Vasut163551a2010-05-11 04:31:44 +020048
Marek Vasut163551a2010-05-11 04:31:44 +020049#define CONFIG_DRIVER_DM9000 1
50#define CONFIG_DM9000_BASE 0x08000000
51#define DM9000_IO (CONFIG_DM9000_BASE)
52#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
53#define CONFIG_NET_RETRY_COUNT 10
Marek Vasut163551a2010-05-11 04:31:44 +020054#endif
55
Marek Vasut163551a2010-05-11 04:31:44 +020056/*
57 * Clock Configuration
58 */
Marek Vasute326a232011-11-26 07:15:36 +010059#define CONFIG_SYS_CPUSPEED 0x290 /* 520MHz */
Marek Vasut163551a2010-05-11 04:31:44 +020060
61/*
Marek Vasut163551a2010-05-11 04:31:44 +020062 * DRAM Map
63 */
Marek Vasut163551a2010-05-11 04:31:44 +020064#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
65#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
66
67#define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
68#define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB DRAM */
69
Marek Vasut62f66a52010-09-23 09:46:57 +020070#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Marek Vasute326a232011-11-26 07:15:36 +010071#define CONFIG_SYS_INIT_SP_ADDR 0x5c010000
Marek Vasut62f66a52010-09-23 09:46:57 +020072
Marek Vasut163551a2010-05-11 04:31:44 +020073/*
74 * NOR FLASH
75 */
76#ifdef CONFIG_CMD_FLASH
77#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
Marcel Ziswiler7cc27c92015-08-16 04:16:34 +020078#define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
Marek Vasut163551a2010-05-11 04:31:44 +020079#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
80
Marcel Ziswiler7cc27c92015-08-16 04:16:34 +020081#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
Marek Vasut163551a2010-05-11 04:31:44 +020082
83#define CONFIG_SYS_MAX_FLASH_SECT (4 + 255)
Marek Vasut163551a2010-05-11 04:31:44 +020084
Marek Vasute326a232011-11-26 07:15:36 +010085#define CONFIG_SYS_FLASH_ERASE_TOUT (25 * CONFIG_SYS_HZ)
86#define CONFIG_SYS_FLASH_WRITE_TOUT (25 * CONFIG_SYS_HZ)
Marcel Ziswiler7cc27c92015-08-16 04:16:34 +020087#define CONFIG_SYS_FLASH_LOCK_TOUT (25 * CONFIG_SYS_HZ)
88#define CONFIG_SYS_FLASH_UNLOCK_TOUT (25 * CONFIG_SYS_HZ)
Marek Vasut163551a2010-05-11 04:31:44 +020089#endif
90
Marek Vasute326a232011-11-26 07:15:36 +010091#define CONFIG_SYS_MONITOR_BASE 0x0
Marcel Ziswilere40eaca2015-03-01 00:53:15 +010092#define CONFIG_SYS_MONITOR_LEN 0x40000
Marek Vasut163551a2010-05-11 04:31:44 +020093
Marcel Ziswilere40eaca2015-03-01 00:53:15 +010094/* Skip factory configuration block */
Marek Vasut163551a2010-05-11 04:31:44 +020095
96/*
97 * GPIO settings
98 */
99#define CONFIG_SYS_GPSR0_VAL 0x00000000
100#define CONFIG_SYS_GPSR1_VAL 0x00020000
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100101#define CONFIG_SYS_GPSR2_VAL 0x0002c000
Marek Vasut163551a2010-05-11 04:31:44 +0200102#define CONFIG_SYS_GPSR3_VAL 0x00000000
103
104#define CONFIG_SYS_GPCR0_VAL 0x00000000
105#define CONFIG_SYS_GPCR1_VAL 0x00000000
106#define CONFIG_SYS_GPCR2_VAL 0x00000000
107#define CONFIG_SYS_GPCR3_VAL 0x00000000
108
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100109#define CONFIG_SYS_GPDR0_VAL 0xc8008000
110#define CONFIG_SYS_GPDR1_VAL 0xfc02a981
111#define CONFIG_SYS_GPDR2_VAL 0x92c3ffff
112#define CONFIG_SYS_GPDR3_VAL 0x0061e804
Marek Vasut163551a2010-05-11 04:31:44 +0200113
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100114#define CONFIG_SYS_GAFR0_L_VAL 0x80100000
115#define CONFIG_SYS_GAFR0_U_VAL 0xa5c00010
116#define CONFIG_SYS_GAFR1_L_VAL 0x6992901a
117#define CONFIG_SYS_GAFR1_U_VAL 0xaaa50008
118#define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
119#define CONFIG_SYS_GAFR2_U_VAL 0x4109a002
120#define CONFIG_SYS_GAFR3_L_VAL 0x54000310
121#define CONFIG_SYS_GAFR3_U_VAL 0x00005401
Marek Vasut163551a2010-05-11 04:31:44 +0200122
123#define CONFIG_SYS_PSSR_VAL 0x30
124
125/*
126 * Clock settings
127 */
128#define CONFIG_SYS_CKEN 0x00500240
129#define CONFIG_SYS_CCCR 0x02000290
130
131/*
132 * Memory settings
133 */
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100134#define CONFIG_SYS_MSC0_VAL 0x9ee1c5f2
135#define CONFIG_SYS_MSC1_VAL 0x9ee1f994
136#define CONFIG_SYS_MSC2_VAL 0x9ee19ee1
137#define CONFIG_SYS_MDCNFG_VAL 0x090009c9
138#define CONFIG_SYS_MDREFR_VAL 0x2003a031
139#define CONFIG_SYS_MDMRS_VAL 0x00220022
140#define CONFIG_SYS_FLYCNFG_VAL 0x00010001
Marek Vasut163551a2010-05-11 04:31:44 +0200141#define CONFIG_SYS_SXCNFG_VAL 0x40044004
142
143/*
144 * PCMCIA and CF Interfaces
145 */
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100146#define CONFIG_SYS_MECR_VAL 0x00000000
147#define CONFIG_SYS_MCMEM0_VAL 0x00028307
Marek Vasut163551a2010-05-11 04:31:44 +0200148#define CONFIG_SYS_MCMEM1_VAL 0x00014307
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100149#define CONFIG_SYS_MCATT0_VAL 0x00038787
Marek Vasut163551a2010-05-11 04:31:44 +0200150#define CONFIG_SYS_MCATT1_VAL 0x0001c787
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100151#define CONFIG_SYS_MCIO0_VAL 0x0002830f
Marek Vasut163551a2010-05-11 04:31:44 +0200152#define CONFIG_SYS_MCIO1_VAL 0x0001430f
153
Marek Vasutcb4d3372011-11-26 11:27:50 +0100154#include "pxa-common.h"
Marek Vasut163551a2010-05-11 04:31:44 +0200155
Marcel Ziswilere40eaca2015-03-01 00:53:15 +0100156#endif /* __CONFIG_H */