blob: 35064fec7e4d400b98fd084cd6d98f247f598929 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liuf13321d2014-03-05 15:04:48 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Shengzhou Liuf13321d2014-03-05 15:04:48 +08005 */
6
7/*
8 * T2080 RDB/PCIe board configuration file
9 */
10
11#ifndef __T2080RDB_H
12#define __T2080RDB_H
13
Simon Glassfb64e362020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liuf13321d2014-03-05 15:04:48 +080016#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080017#define CONFIG_FSL_SATA_V2
18
19/* High Level Configuration Options */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080020#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080021#define CONFIG_ENABLE_36BIT_PHYS
22
Shengzhou Liuf13321d2014-03-05 15:04:48 +080023#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080024#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liuf13321d2014-03-05 15:04:48 +080025
26#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080027#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080028#define CONFIG_SPL_PAD_TO 0x40000
29#define CONFIG_SPL_MAX_SIZE 0x28000
30#define RESET_VECTOR_OFFSET 0x27FFC
31#define BOOT_PAGE_OFFSET 0x27000
32#ifdef CONFIG_SPL_BUILD
33#define CONFIG_SPL_SKIP_RELOCATE
34#define CONFIG_SPL_COMMON_INIT_DDR
35#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080036#endif
37
Miquel Raynald0935362019-10-03 19:50:03 +020038#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080039#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
40#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
41#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080042#endif
43
44#ifdef CONFIG_SPIFLASH
45#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080046#define CONFIG_SPL_SPI_FLASH_MINIMAL
47#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
48#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
49#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
50#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080051#ifndef CONFIG_SPL_BUILD
52#define CONFIG_SYS_MPC85XX_NO_RESETVEC
53#endif
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080054#endif
55
56#ifdef CONFIG_SDCARD
57#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080058#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
59#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
60#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
61#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080062#ifndef CONFIG_SPL_BUILD
63#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Shengzhou Liuf13321d2014-03-05 15:04:48 +080064#endif
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080065#endif
66
67#endif /* CONFIG_RAMBOOT_PBL */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080068
69#define CONFIG_SRIO_PCIE_BOOT_MASTER
70#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
71/* Set 1M boot space */
72#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
73#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
74 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
75#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liuf13321d2014-03-05 15:04:48 +080076#endif
77
Shengzhou Liuf13321d2014-03-05 15:04:48 +080078#ifndef CONFIG_RESET_VECTOR_ADDRESS
79#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
80#endif
81
82/*
83 * These can be toggled for performance analysis, otherwise use default.
84 */
85#define CONFIG_SYS_CACHE_STASHING
Shengzhou Liuf13321d2014-03-05 15:04:48 +080086#ifdef CONFIG_DDR_ECC
Shengzhou Liuf13321d2014-03-05 15:04:48 +080087#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
88#endif
89
Shengzhou Liuf13321d2014-03-05 15:04:48 +080090/*
91 * Config the L3 Cache as L3 SRAM
92 */
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080093#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
94#define CONFIG_SYS_L3_SIZE (512 << 10)
95#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -050096#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080097#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
98#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
99#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800100
101#define CONFIG_SYS_DCSRBAR 0xf0000000
102#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
103
104/* EEPROM */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800105#define CONFIG_SYS_I2C_EEPROM_NXID
106#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800107
108/*
109 * DDR Setup
110 */
111#define CONFIG_VERY_BIG_RAM
112#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
113#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
114#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800115#define CONFIG_SYS_SPD_BUS_NUM 0
116#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
117#define SPD_EEPROM_ADDRESS1 0x51
118#define SPD_EEPROM_ADDRESS2 0x52
119#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
120#define CTRL_INTLV_PREFERED cacheline
121
122/*
123 * IFC Definitions
124 */
125#define CONFIG_SYS_FLASH_BASE 0xe8000000
126#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
127#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
128#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
129 CSPR_PORT_SIZE_16 | \
130 CSPR_MSEL_NOR | \
131 CSPR_V)
132#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
133
134/* NOR Flash Timing Params */
135#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
136
137#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
138 FTIM0_NOR_TEADC(0x5) | \
139 FTIM0_NOR_TEAHC(0x5))
140#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
141 FTIM1_NOR_TRAD_NOR(0x1A) |\
142 FTIM1_NOR_TSEQRAD_NOR(0x13))
143#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
144 FTIM2_NOR_TCH(0x4) | \
145 FTIM2_NOR_TWPH(0x0E) | \
146 FTIM2_NOR_TWP(0x1c))
147#define CONFIG_SYS_NOR_FTIM3 0x0
148
149#define CONFIG_SYS_FLASH_QUIET_TEST
150#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
151
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800152#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
153#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
154#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
155#define CONFIG_SYS_FLASH_EMPTY_INFO
156#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS }
157
158/* CPLD on IFC */
159#define CONFIG_SYS_CPLD_BASE 0xffdf0000
160#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
161#define CONFIG_SYS_CSPR2_EXT (0xf)
162#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
163 | CSPR_PORT_SIZE_8 \
164 | CSPR_MSEL_GPCM \
165 | CSPR_V)
166#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
167#define CONFIG_SYS_CSOR2 0x0
168
169/* CPLD Timing parameters for IFC CS2 */
170#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
171 FTIM0_GPCM_TEADC(0x0e) | \
172 FTIM0_GPCM_TEAHC(0x0e))
173#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
174 FTIM1_GPCM_TRAD(0x1f))
175#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800176 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800177 FTIM2_GPCM_TWP(0x1f))
178#define CONFIG_SYS_CS2_FTIM3 0x0
179
180/* NAND Flash on IFC */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800181#define CONFIG_SYS_NAND_BASE 0xff800000
182#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
183
184#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
185#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
186 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
187 | CSPR_MSEL_NAND /* MSEL = NAND */ \
188 | CSPR_V)
189#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
190
191#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
192 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
193 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
194 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
195 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
196 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
197 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
198
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800199/* ONFI NAND Flash mode0 Timing Params */
200#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
201 FTIM0_NAND_TWP(0x18) | \
202 FTIM0_NAND_TWCHT(0x07) | \
203 FTIM0_NAND_TWH(0x0a))
204#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
205 FTIM1_NAND_TWBE(0x39) | \
206 FTIM1_NAND_TRR(0x0e) | \
207 FTIM1_NAND_TRP(0x18))
208#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
209 FTIM2_NAND_TREH(0x0a) | \
210 FTIM2_NAND_TWHRE(0x1e))
211#define CONFIG_SYS_NAND_FTIM3 0x0
212
213#define CONFIG_SYS_NAND_DDR_LAW 11
214#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
215#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800216
Miquel Raynald0935362019-10-03 19:50:03 +0200217#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800218#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
219#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
220#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
221#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
222#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
223#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
224#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
225#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
226#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
227#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
228#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
229#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
230#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
231#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
232#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
233#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
234#else
235#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
236#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
237#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
238#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
239#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
240#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
241#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
242#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
243#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
244#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
245#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
246#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
247#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
248#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
249#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
250#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
251#endif
252
253#if defined(CONFIG_RAMBOOT_PBL)
254#define CONFIG_SYS_RAMBOOT
255#endif
256
Shengzhou Liu11ff48a2014-04-18 16:43:40 +0800257#ifdef CONFIG_SPL_BUILD
258#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
259#else
260#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
261#endif
262
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800263#define CONFIG_HWCONFIG
264
265/* define to use L1 as initial stack */
266#define CONFIG_L1_INIT_RAM
267#define CONFIG_SYS_INIT_RAM_LOCK
268#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
269#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700270#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800271/* The assembler doesn't like typecast */
272#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
273 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
274 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
275#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
276#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
277 GENERATED_GBL_DATA_SIZE)
278#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530279#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800280
281/*
282 * Serial Port
283 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800284#define CONFIG_SYS_NS16550_SERIAL
285#define CONFIG_SYS_NS16550_REG_SIZE 1
286#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
287#define CONFIG_SYS_BAUDRATE_TABLE \
288 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
289#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
290#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
291#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
292#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
293
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800294/*
295 * I2C
296 */
Biwen Li07b3dcf2020-05-01 20:04:19 +0800297
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800298#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
299#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
300#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
301#define I2C_MUX_CH_DEFAULT 0x8
302
Ying Zhang3861e822015-03-10 14:21:36 +0800303#define I2C_MUX_CH_VOL_MONITOR 0xa
304
Ying Zhang3861e822015-03-10 14:21:36 +0800305/* The lowest and highest voltage allowed for T208xRDB */
306#define VDD_MV_MIN 819
307#define VDD_MV_MAX 1212
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800308
309/*
310 * RapidIO
311 */
312#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
313#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
314#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
315#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
316#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
317#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
318/*
319 * for slave u-boot IMAGE instored in master memory space,
320 * PHYS must be aligned based on the SIZE
321 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800322#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
323#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
324#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
325#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800326/*
327 * for slave UCODE and ENV instored in master memory space,
328 * PHYS must be aligned based on the SIZE
329 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800330#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800331#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
332#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
333
334/* slave core release by master*/
335#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
336#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
337
338/*
339 * SRIO_PCIE_BOOT - SLAVE
340 */
341#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
342#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
343#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
344 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
345#endif
346
347/*
348 * eSPI - Enhanced SPI
349 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800350
351/*
352 * General PCI
353 * Memory space is mapped 1-1, but I/O space must start from 0.
354 */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400355#define CONFIG_PCIE1 /* PCIE controller 1 */
356#define CONFIG_PCIE2 /* PCIE controller 2 */
357#define CONFIG_PCIE3 /* PCIE controller 3 */
358#define CONFIG_PCIE4 /* PCIE controller 4 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800359/* controller 1, direct to uli, tgtid 3, Base address 20000 */
360#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800361#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800362#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800363#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800364
365/* controller 2, Slot 2, tgtid 2, Base address 201000 */
366#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800367#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800368#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800369#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800370
371/* controller 3, Slot 1, tgtid 1, Base address 202000 */
372#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800373#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800374#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800375#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800376
377/* controller 4, Base address 203000 */
378#define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800379#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800380#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800381
382#ifdef CONFIG_PCI
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800383#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800384#endif
385
386/* Qman/Bman */
387#ifndef CONFIG_NOBQFMAN
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800388#define CONFIG_SYS_BMAN_NUM_PORTALS 18
389#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
390#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
391#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500392#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
393#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
394#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
395#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
396#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
397 CONFIG_SYS_BMAN_CENA_SIZE)
398#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
399#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800400#define CONFIG_SYS_QMAN_NUM_PORTALS 18
401#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
402#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
403#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500404#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
405#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
406#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
407#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
408#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
409 CONFIG_SYS_QMAN_CENA_SIZE)
410#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
411#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800412
413#define CONFIG_SYS_DPAA_FMAN
414#define CONFIG_SYS_DPAA_PME
415#define CONFIG_SYS_PMAN
416#define CONFIG_SYS_DPAA_DCE
417#define CONFIG_SYS_DPAA_RMAN /* RMan */
418#define CONFIG_SYS_INTERLAKEN
419
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800420#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
421#endif /* CONFIG_NOBQFMAN */
422
423#ifdef CONFIG_SYS_DPAA_FMAN
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800424#define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */
425#define RGMII_PHY2_ADDR 0x02
426#define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */
427#define CORTINA_PHY_ADDR2 0x0d
Camelia Grozaec69c692021-06-16 17:47:31 +0530428/* Aquantia AQ1202 10G Base-T used by board revisions up to C */
429#define FM1_10GEC3_PHY_ADDR 0x00
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800430#define FM1_10GEC4_PHY_ADDR 0x01
Camelia Grozaec69c692021-06-16 17:47:31 +0530431/* Aquantia AQR113C 10G Base-T used by board revisions D and up */
432#define AQR113C_PHY_ADDR1 0x00
433#define AQR113C_PHY_ADDR2 0x08
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800434#endif
435
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800436#ifdef CONFIG_FMAN_ENET
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800437#define CONFIG_ETHPRIME "FM1@DTSEC3"
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800438#endif
439
440/*
441 * SATA
442 */
443#ifdef CONFIG_FSL_SATA_V2
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800444#define CONFIG_SATA1
445#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
446#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
447#define CONFIG_SATA2
448#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
449#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
450#define CONFIG_LBA48
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800451#endif
452
453/*
454 * USB
455 */
Tom Riniceed5d22017-05-12 22:33:27 -0400456#ifdef CONFIG_USB_EHCI_HCD
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800457#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800458#define CONFIG_HAS_FSL_DR_USB
459#endif
460
461/*
462 * SDHC
463 */
464#ifdef CONFIG_MMC
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800465#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
466#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800467#endif
468
469/*
Shengzhou Liu7410e2b2014-04-02 14:28:35 +0800470 * Dynamic MTD Partition support with mtdparts
471 */
Shengzhou Liu7410e2b2014-04-02 14:28:35 +0800472
473/*
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800474 * Environment
475 */
476
477/*
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800478 * Miscellaneous configurable options
479 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800480
481/*
482 * For booting Linux, the board info and command line data
483 * have to be in the first 64 MB of memory, since this is
484 * the maximum mapped by the Linux kernel during initialization.
485 */
486#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
487#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
488
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800489/*
490 * Environment Configuration
491 */
492#define CONFIG_ROOTPATH "/opt/nfsroot"
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800493#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
494
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800495#define __USB_PHY_TYPE utmi
496
497#define CONFIG_EXTRA_ENV_SETTINGS \
498 "hwconfig=fsl_ddr:" \
499 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
500 "bank_intlv=auto;" \
501 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
502 "netdev=eth0\0" \
503 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
504 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
505 "tftpflash=tftpboot $loadaddr $uboot && " \
506 "protect off $ubootaddr +$filesize && " \
507 "erase $ubootaddr +$filesize && " \
508 "cp.b $loadaddr $ubootaddr $filesize && " \
509 "protect on $ubootaddr +$filesize && " \
510 "cmp.b $loadaddr $ubootaddr $filesize\0" \
511 "consoledev=ttyS0\0" \
512 "ramdiskaddr=2000000\0" \
513 "ramdiskfile=t2080rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500514 "fdtaddr=1e00000\0" \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800515 "fdtfile=t2080rdb/t2080rdb.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500516 "bdev=sda3\0"
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800517
518/*
519 * For emulation this causes u-boot to jump to the start of the
520 * proof point app code automatically
521 */
Tom Rini9aed2af2021-08-19 14:29:00 -0400522#define PROOF_POINTS \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800523 "setenv bootargs root=/dev/$bdev rw " \
524 "console=$consoledev,$baudrate $othbootargs;" \
525 "cpu 1 release 0x29000000 - - -;" \
526 "cpu 2 release 0x29000000 - - -;" \
527 "cpu 3 release 0x29000000 - - -;" \
528 "cpu 4 release 0x29000000 - - -;" \
529 "cpu 5 release 0x29000000 - - -;" \
530 "cpu 6 release 0x29000000 - - -;" \
531 "cpu 7 release 0x29000000 - - -;" \
532 "go 0x29000000"
533
Tom Rini9aed2af2021-08-19 14:29:00 -0400534#define HVBOOT \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800535 "setenv bootargs config-addr=0x60000000; " \
536 "bootm 0x01000000 - 0x00f00000"
537
Tom Rini9aed2af2021-08-19 14:29:00 -0400538#define ALU \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800539 "setenv bootargs root=/dev/$bdev rw " \
540 "console=$consoledev,$baudrate $othbootargs;" \
541 "cpu 1 release 0x01000000 - - -;" \
542 "cpu 2 release 0x01000000 - - -;" \
543 "cpu 3 release 0x01000000 - - -;" \
544 "cpu 4 release 0x01000000 - - -;" \
545 "cpu 5 release 0x01000000 - - -;" \
546 "cpu 6 release 0x01000000 - - -;" \
547 "cpu 7 release 0x01000000 - - -;" \
548 "go 0x01000000"
549
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800550#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530551
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800552#endif /* __T2080RDB_H */