blob: cf87795eda933f9602e0bc50fe18240bb8dbc767 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenke65527f2004-02-12 00:47:09 +00002/*
3 * Configuation settings for the Motorola MC5282EVB board.
4 *
5 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
wdenke65527f2004-02-12 00:47:09 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
wdenkabf7a7c2003-12-08 01:34:36 +000012#ifndef _CONFIG_M5282EVB_H
13#define _CONFIG_M5282EVB_H
14
wdenke65527f2004-02-12 00:47:09 +000015/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
TsiChungLiew1692b482007-08-15 20:32:06 -050019#define CONFIG_MCFTMR
wdenke65527f2004-02-12 00:47:09 +000020
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021#define CONFIG_SYS_UART_PORT (0)
wdenkabf7a7c2003-12-08 01:34:36 +000022
TsiChungLiew1692b482007-08-15 20:32:06 -050023#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
wdenke65527f2004-02-12 00:47:09 +000024
25/* Configuration for environment
26 * Environment is embedded in u-boot in the second sector of the flash
27 */
wdenke65527f2004-02-12 00:47:09 +000028
angelo@sysam.it6312a952015-03-29 22:54:16 +020029#define LDS_BOARD_TEXT \
30 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass547cb402017-08-03 12:21:49 -060031 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +020032
TsiChungLiew1692b482007-08-15 20:32:06 -050033#ifdef CONFIG_MCFFEC
TsiChung Liewb3162452008-03-30 01:22:13 -050034# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020035# define CONFIG_SYS_DISCOVER_PHY
36# define CONFIG_SYS_RX_ETH_BUFFER 8
37# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020038/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
39# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew1692b482007-08-15 20:32:06 -050040# define FECDUPLEX FULL
41# define FECSPEED _100BASET
42# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
44# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew1692b482007-08-15 20:32:06 -050045# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew1692b482007-08-15 20:32:06 -050047#endif
Jon Loeliger446e1f52007-07-08 14:14:17 -050048
TsiChungLiew1692b482007-08-15 20:32:06 -050049#ifdef CONFIG_MCFFEC
TsiChungLiew1692b482007-08-15 20:32:06 -050050# define CONFIG_IPADDR 192.162.1.2
51# define CONFIG_NETMASK 255.255.255.0
52# define CONFIG_SERVERIP 192.162.1.1
53# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew1692b482007-08-15 20:32:06 -050054#endif /* CONFIG_MCFFEC */
55
Mario Six790d8442018-03-28 14:38:20 +020056#define CONFIG_HOSTNAME "M5282EVB"
TsiChungLiew1692b482007-08-15 20:32:06 -050057#define CONFIG_EXTRA_ENV_SETTINGS \
58 "netdev=eth0\0" \
59 "loadaddr=10000\0" \
60 "u-boot=u-boot.bin\0" \
61 "load=tftp ${loadaddr) ${u-boot}\0" \
62 "upd=run load; run prog\0" \
63 "prog=prot off ffe00000 ffe3ffff;" \
64 "era ffe00000 ffe3ffff;" \
65 "cp.b ${loadaddr} ffe00000 ${filesize};"\
66 "save\0" \
67 ""
wdenke65527f2004-02-12 00:47:09 +000068
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_CLK 64000000
wdenke65527f2004-02-12 00:47:09 +000070
TsiChungLiew1692b482007-08-15 20:32:06 -050071/* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
72
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
74#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
wdenke65527f2004-02-12 00:47:09 +000075
76/*
77 * Low Level Configuration Settings
78 * (address mappings, register initial values, etc.)
79 * You should know what you are doing if you make changes here.
80 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#define CONFIG_SYS_MBAR 0x40000000
wdenke65527f2004-02-12 00:47:09 +000082
wdenke65527f2004-02-12 00:47:09 +000083/*-----------------------------------------------------------------------
84 * Definitions for initial stack pointer and data area (in DPRAM)
85 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020087#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +020088#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenke65527f2004-02-12 00:47:09 +000090
91/*-----------------------------------------------------------------------
92 * Start addresses for the final memory configuration
93 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenke65527f2004-02-12 00:47:09 +000095 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_SDRAM_BASE 0x00000000
97#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew7f1a0462008-10-21 10:03:07 +000098#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_INT_FLASH_BASE 0xf0000000
100#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
wdenke65527f2004-02-12 00:47:09 +0000101
102/* If M5282 port is fully implemented the monitor base will be behind
103 * the vector table. */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200104#if (CONFIG_SYS_TEXT_BASE != CONFIG_SYS_INT_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiew1692b482007-08-15 20:32:06 -0500106#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200107#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */
TsiChungLiew1692b482007-08-15 20:32:06 -0500108#endif
wdenke65527f2004-02-12 00:47:09 +0000109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_MONITOR_LEN 0x20000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
wdenke65527f2004-02-12 00:47:09 +0000112
wdenke65527f2004-02-12 00:47:09 +0000113/*
114 * For booting Linux, the board info and command line data
115 * have to be in the first 8 MB of memory, since this is
116 * the maximum mapped by the Linux kernel during initialization ??
117 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
wdenke65527f2004-02-12 00:47:09 +0000119
120/*-----------------------------------------------------------------------
121 * FLASH organization
122 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew1692b482007-08-15 20:32:06 -0500124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
126# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128# define CONFIG_SYS_FLASH_CHECKSUM
129# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
TsiChungLiew1692b482007-08-15 20:32:06 -0500130#endif
wdenke65527f2004-02-12 00:47:09 +0000131
132/*-----------------------------------------------------------------------
133 * Cache Configuration
134 */
wdenke65527f2004-02-12 00:47:09 +0000135
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600136#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200137 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600138#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200139 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600140#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
141#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
142 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
143 CF_ACR_EN | CF_ACR_SM_ALL)
144#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
145 CF_CACR_CEIB | CF_CACR_DBWE | \
146 CF_CACR_EUSP)
147
wdenke65527f2004-02-12 00:47:09 +0000148/*-----------------------------------------------------------------------
149 * Memory bank definitions
150 */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000151#define CONFIG_SYS_CS0_BASE 0xFFE00000
152#define CONFIG_SYS_CS0_CTRL 0x00001980
153#define CONFIG_SYS_CS0_MASK 0x001F0001
154
wdenke65527f2004-02-12 00:47:09 +0000155/*-----------------------------------------------------------------------
156 * Port configuration
157 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
159#define CONFIG_SYS_PADDR 0x0000000
160#define CONFIG_SYS_PADAT 0x0000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500161
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
163#define CONFIG_SYS_PBDDR 0x0000000
164#define CONFIG_SYS_PBDAT 0x0000000
wdenkabf7a7c2003-12-08 01:34:36 +0000165
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
167#define CONFIG_SYS_PCDDR 0x0000000
168#define CONFIG_SYS_PCDAT 0x0000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500169
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
171#define CONFIG_SYS_PCDDR 0x0000000
172#define CONFIG_SYS_PCDAT 0x0000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_PEHLPAR 0xC0
175#define CONFIG_SYS_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */
176#define CONFIG_SYS_DDRUA 0x05
177#define CONFIG_SYS_PJPAR 0xFF
wdenkabf7a7c2003-12-08 01:34:36 +0000178
TsiChungLiew1692b482007-08-15 20:32:06 -0500179#endif /* _CONFIG_M5282EVB_H */