blob: e6f42556ffb3c6b0831372f07432b3f1362dc1ca [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChung Liewb354aef2009-06-12 11:29:00 +00002/*
3 * Configuation settings for the Freescale MCF5208EVBe.
4 *
5 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChung Liewb354aef2009-06-12 11:29:00 +00007 */
8
9#ifndef _M5208EVBE_H
10#define _M5208EVBE_H
11
12/*
13 * High Level Configuration Options
14 * (easy to change)
15 */
TsiChung Liewb354aef2009-06-12 11:29:00 +000016#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewb354aef2009-06-12 11:29:00 +000017
TsiChung Liewb354aef2009-06-12 11:29:00 +000018#define CONFIG_WATCHDOG_TIMEOUT 5000
19
TsiChung Liewb354aef2009-06-12 11:29:00 +000020#ifdef CONFIG_MCFFEC
TsiChung Liewb354aef2009-06-12 11:29:00 +000021# define CONFIG_MII_INIT 1
22# define CONFIG_SYS_DISCOVER_PHY
23# define CONFIG_SYS_RX_ETH_BUFFER 8
24# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
25# define CONFIG_HAS_ETH1
TsiChung Liewb354aef2009-06-12 11:29:00 +000026/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
27# ifndef CONFIG_SYS_DISCOVER_PHY
28# define FECDUPLEX FULL
29# define FECSPEED _100BASET
30# else
31# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
32# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
33# endif
34# endif /* CONFIG_SYS_DISCOVER_PHY */
35#endif
36
37/* Timer */
38#define CONFIG_MCFTMR
TsiChung Liewb354aef2009-06-12 11:29:00 +000039
40/* I2C */
TsiChung Liewb354aef2009-06-12 11:29:00 +000041
TsiChung Liewb354aef2009-06-12 11:29:00 +000042#ifdef CONFIG_MCFFEC
TsiChung Liewb354aef2009-06-12 11:29:00 +000043# define CONFIG_IPADDR 192.162.1.2
44# define CONFIG_NETMASK 255.255.255.0
45# define CONFIG_SERVERIP 192.162.1.1
46# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liewb354aef2009-06-12 11:29:00 +000047#endif /* CONFIG_MCFFEC */
48
Mario Six790d8442018-03-28 14:38:20 +020049#define CONFIG_HOSTNAME "M5208EVBe"
TsiChung Liewb354aef2009-06-12 11:29:00 +000050#define CONFIG_EXTRA_ENV_SETTINGS \
51 "netdev=eth0\0" \
52 "loadaddr=40010000\0" \
53 "u-boot=u-boot.bin\0" \
54 "load=tftp ${loadaddr) ${u-boot}\0" \
55 "upd=run load; run prog\0" \
56 "prog=prot off 0 3ffff;" \
57 "era 0 3ffff;" \
58 "cp.b ${loadaddr} 0 ${filesize};" \
59 "save\0" \
60 ""
61
62#define CONFIG_PRAM 512 /* 512 KB */
TsiChung Liewb354aef2009-06-12 11:29:00 +000063
TsiChung Liewb354aef2009-06-12 11:29:00 +000064#define CONFIG_SYS_CLK 166666666 /* CPU Core Clock */
65#define CONFIG_SYS_PLL_ODR 0x36
66#define CONFIG_SYS_PLL_FDR 0x7D
67
68#define CONFIG_SYS_MBAR 0xFC000000
69
70/*
71 * Low Level Configuration Settings
72 * (address mappings, register initial values, etc.)
73 * You should know what you are doing if you make changes here.
74 */
75/* Definitions for initial stack pointer and data area (in DPRAM) */
76#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020077#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in internal SRAM */
TsiChung Liewb354aef2009-06-12 11:29:00 +000078#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +020079#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
TsiChung Liewb354aef2009-06-12 11:29:00 +000080#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
81
82/*
83 * Start addresses for the final memory configuration
84 * (Set up by the startup code)
85 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
86 */
87#define CONFIG_SYS_SDRAM_BASE 0x40000000
TsiChung Liewf6f4ec92010-03-10 18:50:22 -060088#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
TsiChung Liewb354aef2009-06-12 11:29:00 +000089#define CONFIG_SYS_SDRAM_CFG1 0x43711630
90#define CONFIG_SYS_SDRAM_CFG2 0x56670000
91#define CONFIG_SYS_SDRAM_CTRL 0xE1002000
92#define CONFIG_SYS_SDRAM_EMOD 0x80010000
93#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
94
TsiChung Liewb354aef2009-06-12 11:29:00 +000095#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
96#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
97
98#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChung Liewb354aef2009-06-12 11:29:00 +000099
100/*
101 * For booting Linux, the board info and command line data
102 * have to be in the first 8 MB of memory, since this is
103 * the maximum mapped by the Linux kernel during initialization ??
104 */
105#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
106#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
107
108/* FLASH organization */
TsiChung Liewb354aef2009-06-12 11:29:00 +0000109#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewb354aef2009-06-12 11:29:00 +0000110# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
111# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChung Liewb354aef2009-06-12 11:29:00 +0000112# define CONFIG_SYS_MAX_FLASH_SECT 254 /* max number of sectors on one chip */
TsiChung Liewb354aef2009-06-12 11:29:00 +0000113#endif
114
115#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
116
117/*
118 * Configuration for environment
119 * Environment is embedded in u-boot in the second sector of the flash
120 */
TsiChung Liewb354aef2009-06-12 11:29:00 +0000121
angelo@sysam.it6312a952015-03-29 22:54:16 +0200122#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -0600123 . = DEFINED(env_offset) ? env_offset : .; \
124 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +0200125
TsiChung Liewb354aef2009-06-12 11:29:00 +0000126/* Cache Configuration */
TsiChung Liewb354aef2009-06-12 11:29:00 +0000127
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600128#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200129 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600130#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200131 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600132#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
133#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
134 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
135 CF_ACR_EN | CF_ACR_SM_ALL)
136#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
137 CF_CACR_DISD | CF_CACR_INVI | \
138 CF_CACR_CEIB | CF_CACR_DCM | \
139 CF_CACR_EUSP)
140
TsiChung Liewb354aef2009-06-12 11:29:00 +0000141/* Chipselect bank definitions */
142/*
143 * CS0 - NOR Flash
144 * CS1 - Available
145 * CS2 - Available
146 * CS3 - Available
147 * CS4 - Available
148 * CS5 - Available
149 */
150#define CONFIG_SYS_CS0_BASE 0
151#define CONFIG_SYS_CS0_MASK 0x007F0001
152#define CONFIG_SYS_CS0_CTRL 0x00001FA0
153
154#endif /* _M5208EVBE_H */