blob: 8fb75650e2cbca38d53ced4efb67e18b00a9fa07 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +05302/*
Priyanka Singhd06adf22020-01-22 10:29:52 +00003 * Copyright 2020 NXP
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +05304 * Copyright 2016 Freescale Semiconductor, Inc.
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +05305 */
6
7#ifndef __LS1012ARDB_H__
8#define __LS1012ARDB_H__
9
10#include "ls1012a_common.h"
11
Shengzhou Liucb7fb122016-08-26 18:30:39 +080012/* DDR */
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +053013#define CONFIG_DIMM_SLOTS_PER_CTLR 1
14#define CONFIG_CHIP_SELECTS_PER_CTRL 1
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +053015#define CONFIG_SYS_SDRAM_SIZE 0x40000000
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +053016#define CONFIG_CMD_MEMINFO
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +053017
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +053018/*
19 * I2C IO expander
20 */
21
Yangbo Lu2786f902017-12-08 15:35:35 +080022#define I2C_MUX_IO_ADDR 0x24
Calvin Johnson6e6679b2018-03-08 15:30:30 +053023#define I2C_MUX_IO2_ADDR 0x25
Yangbo Lu2786f902017-12-08 15:35:35 +080024#define I2C_MUX_IO_0 0
25#define I2C_MUX_IO_1 1
26#define SW_BOOT_MASK 0x03
27#define SW_BOOT_EMU 0x02
28#define SW_BOOT_BANK1 0x00
29#define SW_BOOT_BANK2 0x01
30#define SW_REV_MASK 0xF8
31#define SW_REV_A 0xF8
32#define SW_REV_B 0xF0
Yangbo Lu13acb0d2017-12-08 15:35:36 +080033#define SW_REV_C 0xE8
34#define SW_REV_C1 0xE0
35#define SW_REV_C2 0xD8
36#define SW_REV_D 0xD0
37#define SW_REV_E 0xC8
Calvin Johnson6e6679b2018-03-08 15:30:30 +053038#define __PHY_MASK 0xF9
39#define __PHY_ETH2_MASK 0xFB
40#define __PHY_ETH1_MASK 0xFD
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +053041
42/* MMC */
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +053043#ifdef CONFIG_MMC
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +053044#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +053045#endif
46
Prabhakar Kushwahadf21f302016-12-26 12:15:08 +053047
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +053048#define CONFIG_PCIE1 /* PCIE controller 1 */
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +053049
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +053050#define CONFIG_PCI_SCAN_SHOW
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +053051
52#define CONFIG_CMD_MEMINFO
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +053053
Rajesh Bhagatd59447a2017-11-30 16:44:38 +053054#undef CONFIG_EXTRA_ENV_SETTINGS
55#define CONFIG_EXTRA_ENV_SETTINGS \
56 "verify=no\0" \
57 "fdt_high=0xffffffffffffffff\0" \
58 "initrd_high=0xffffffffffffffff\0" \
59 "fdt_addr=0x00f00000\0" \
60 "kernel_addr=0x01000000\0" \
Priyanka Singhd06adf22020-01-22 10:29:52 +000061 "kernelheader_addr=0x600000\0" \
Rajesh Bhagatd59447a2017-11-30 16:44:38 +053062 "scriptaddr=0x80000000\0" \
Vinitha Pillai-B572234b56f5b2018-01-09 23:03:42 +053063 "scripthdraddr=0x80080000\0" \
Rajesh Bhagatd59447a2017-11-30 16:44:38 +053064 "fdtheader_addr_r=0x80100000\0" \
65 "kernelheader_addr_r=0x80200000\0" \
Biwen Li5bc151a2020-01-10 17:16:04 +080066 "kernel_addr_r=0x96000000\0" \
Rajesh Bhagatd59447a2017-11-30 16:44:38 +053067 "fdt_addr_r=0x90000000\0" \
68 "load_addr=0xa0000000\0" \
69 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572234b56f5b2018-01-09 23:03:42 +053070 "kernelheader_size=0x40000\0" \
Rajesh Bhagatd59447a2017-11-30 16:44:38 +053071 "console=ttyS0,115200\0" \
72 BOOTENV \
73 "boot_scripts=ls1012ardb_boot.scr\0" \
Vinitha Pillai-B572234b56f5b2018-01-09 23:03:42 +053074 "boot_script_hdr=hdr_ls1012ardb_bs.out\0" \
Rajesh Bhagatd59447a2017-11-30 16:44:38 +053075 "scan_dev_for_boot_part=" \
76 "part list ${devtype} ${devnum} devplist; " \
77 "env exists devplist || setenv devplist 1; " \
78 "for distro_bootpart in ${devplist}; do " \
79 "if fstype ${devtype} " \
80 "${devnum}:${distro_bootpart} " \
81 "bootfstype; then " \
82 "run scan_dev_for_boot; " \
83 "fi; " \
84 "done\0" \
85 "scan_dev_for_boot=" \
86 "echo Scanning ${devtype} " \
87 "${devnum}:${distro_bootpart}...; " \
88 "for prefix in ${boot_prefixes}; do " \
89 "run scan_dev_for_scripts; " \
90 "done;" \
91 "\0" \
Vinitha Pillai-B572234b56f5b2018-01-09 23:03:42 +053092 "boot_a_script=" \
93 "load ${devtype} ${devnum}:${distro_bootpart} " \
94 "${scriptaddr} ${prefix}${script}; " \
95 "env exists secureboot && load ${devtype} " \
96 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +000097 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
98 "env exists secureboot " \
Vinitha Pillai-B572234b56f5b2018-01-09 23:03:42 +053099 "&& esbc_validate ${scripthdraddr};" \
100 "source ${scriptaddr}\0" \
Rajesh Bhagatd59447a2017-11-30 16:44:38 +0530101 "installer=load mmc 0:2 $load_addr " \
102 "/flex_installer_arm64.itb; " \
103 "bootm $load_addr#$board\0" \
Biwen Lie7099512019-11-15 15:10:14 +0800104 "qspi_bootcmd=pfe stop; echo Trying load from qspi..;" \
Rajesh Bhagatd59447a2017-11-30 16:44:38 +0530105 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572234b56f5b2018-01-09 23:03:42 +0530106 "$kernel_addr $kernel_size; env exists secureboot " \
107 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
108 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
109 "bootm $load_addr#$board\0"
Rajesh Bhagatd59447a2017-11-30 16:44:38 +0530110
111#undef CONFIG_BOOTCOMMAND
Rajesh Bhagatfcafef62018-11-05 18:02:53 +0000112#ifdef CONFIG_TFABOOT
113#undef QSPI_NOR_BOOTCOMMAND
114#define QSPI_NOR_BOOTCOMMAND "pfe stop; run distro_bootcmd; run qspi_bootcmd; "\
115 "env exists secureboot && esbc_halt;"
116#else
Calvin Johnson0e6101a2018-03-08 15:30:35 +0530117#define CONFIG_BOOTCOMMAND "pfe stop; run distro_bootcmd; run qspi_bootcmd; "\
Vinitha Pillai-B572234b56f5b2018-01-09 23:03:42 +0530118 "env exists secureboot && esbc_halt;"
Rajesh Bhagatfcafef62018-11-05 18:02:53 +0000119#endif
Vinitha Pillai-B57223eea4a322017-03-23 13:48:20 +0530120
121#include <asm/fsl_secure_boot.h>
122
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +0530123#endif /* __LS1012ARDB_H__ */