Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2006 Freescale Semiconductor, Inc. |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #ifndef __CONFIG_H |
| 7 | #define __CONFIG_H |
| 8 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 9 | /* |
| 10 | * High Level Configuration Options |
| 11 | */ |
| 12 | #define CONFIG_E300 1 /* E300 family */ |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 13 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 14 | /* |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 15 | * System IO Config |
| 16 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 17 | #define CONFIG_SYS_SICRL 0x00000000 |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 18 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 19 | /* |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 20 | * DDR Setup |
| 21 | */ |
Mario Six | c9f9277 | 2019-01-21 09:18:15 +0100 | [diff] [blame] | 22 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */ |
Joe Hershberger | b88888d | 2011-10-11 23:57:13 -0500 | [diff] [blame] | 23 | #define CONFIG_SYS_DDRCDR 0x73000002 /* DDR II voltage is 1.8V */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 24 | |
| 25 | #undef CONFIG_SPD_EEPROM |
| 26 | #if defined(CONFIG_SPD_EEPROM) |
| 27 | /* Determine DDR configuration from I2C interface |
| 28 | */ |
| 29 | #define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */ |
| 30 | #else |
| 31 | /* Manually set up DDR parameters |
| 32 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 33 | #define CONFIG_SYS_DDR_SIZE 128 /* MB */ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 34 | #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ |
| 35 | | CSCONFIG_AP \ |
| 36 | | CSCONFIG_ODT_WR_CFG \ |
| 37 | | CSCONFIG_ROW_BIT_13 \ |
| 38 | | CSCONFIG_COL_BIT_10) |
| 39 | /* 0x80840102 */ |
| 40 | #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ |
| 41 | | (0 << TIMING_CFG0_WRT_SHIFT) \ |
| 42 | | (0 << TIMING_CFG0_RRT_SHIFT) \ |
| 43 | | (0 << TIMING_CFG0_WWT_SHIFT) \ |
| 44 | | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ |
| 45 | | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ |
| 46 | | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ |
| 47 | | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) |
| 48 | /* 0x00220802 */ |
| 49 | #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ |
| 50 | | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ |
| 51 | | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ |
| 52 | | (5 << TIMING_CFG1_CASLAT_SHIFT) \ |
| 53 | | (13 << TIMING_CFG1_REFREC_SHIFT) \ |
| 54 | | (3 << TIMING_CFG1_WRREC_SHIFT) \ |
| 55 | | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ |
| 56 | | (2 << TIMING_CFG1_WRTORD_SHIFT)) |
| 57 | /* 0x3935D322 */ |
| 58 | #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \ |
| 59 | | (31 << TIMING_CFG2_CPO_SHIFT) \ |
| 60 | | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ |
| 61 | | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ |
| 62 | | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ |
| 63 | | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ |
| 64 | | (10 << TIMING_CFG2_FOUR_ACT_SHIFT)) |
| 65 | /* 0x0F9048CA */ |
Joe Hershberger | b88888d | 2011-10-11 23:57:13 -0500 | [diff] [blame] | 66 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 67 | #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 |
| 68 | /* 0x02000000 */ |
| 69 | #define CONFIG_SYS_DDR_MODE ((0x4440 << SDRAM_MODE_ESD_SHIFT) \ |
| 70 | | (0x0232 << SDRAM_MODE_SD_SHIFT)) |
| 71 | /* 0x44400232 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 72 | #define CONFIG_SYS_DDR_MODE2 0x8000c000 |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 73 | #define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \ |
| 74 | | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) |
| 75 | /* 0x03200064 */ |
Joe Hershberger | b88888d | 2011-10-11 23:57:13 -0500 | [diff] [blame] | 76 | #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 77 | #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ |
| 78 | | SDRAM_CFG_SDRAM_TYPE_DDR2 \ |
| 79 | | SDRAM_CFG_32_BE) |
| 80 | /* 0x43080000 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 81 | #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 82 | #endif |
| 83 | |
| 84 | /* |
| 85 | * Memory test |
| 86 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 87 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 88 | |
| 89 | /* |
| 90 | * The reserved memory |
| 91 | */ |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 92 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 93 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 95 | #define CONFIG_SYS_RAMBOOT |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 96 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 97 | #undef CONFIG_SYS_RAMBOOT |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 98 | #endif |
| 99 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 100 | /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ |
Kevin Hao | 349a015 | 2016-07-08 11:25:14 +0800 | [diff] [blame] | 101 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ |
Timur Tabi | fc5e879 | 2012-03-17 17:44:00 -0500 | [diff] [blame] | 102 | #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 103 | |
| 104 | /* |
| 105 | * Initial RAM Base Address Setup |
| 106 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 107 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
Joe Hershberger | b88888d | 2011-10-11 23:57:13 -0500 | [diff] [blame] | 108 | #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM addr */ |
| 109 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ |
| 110 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
| 111 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 112 | |
| 113 | /* |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 114 | * FLASH on the Local Bus |
| 115 | */ |
Joe Hershberger | b88888d | 2011-10-11 23:57:13 -0500 | [diff] [blame] | 116 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ |
| 117 | #define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 118 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 119 | |
Joe Hershberger | b88888d | 2011-10-11 23:57:13 -0500 | [diff] [blame] | 120 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 121 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 122 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #undef CONFIG_SYS_FLASH_CHECKSUM |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 124 | |
| 125 | /* |
| 126 | * BCSR on the Local Bus |
| 127 | */ |
Joe Hershberger | b88888d | 2011-10-11 23:57:13 -0500 | [diff] [blame] | 128 | #define CONFIG_SYS_BCSR 0xF8000000 |
| 129 | /* Access window base at BCSR base */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 130 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 131 | |
| 132 | /* |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 133 | * Windows to access PIB via local bus |
| 134 | */ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 135 | /* PIB window base 0xF8008000 */ |
| 136 | #define CONFIG_SYS_PIB_BASE 0xF8008000 |
| 137 | #define CONFIG_SYS_PIB_WINDOW_SIZE (32 * 1024) |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 138 | |
| 139 | /* |
| 140 | * CS2 on Local Bus, to PIB |
| 141 | */ |
Mario Six | c1e29d9 | 2019-01-21 09:18:01 +0100 | [diff] [blame] | 142 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 143 | |
| 144 | /* |
| 145 | * CS3 on Local Bus, to PIB |
| 146 | */ |
Mario Six | c1e29d9 | 2019-01-21 09:18:01 +0100 | [diff] [blame] | 147 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 148 | |
| 149 | /* |
| 150 | * Serial Port |
| 151 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 152 | #define CONFIG_SYS_NS16550_SERIAL |
| 153 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 154 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 155 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 156 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Joe Hershberger | b88888d | 2011-10-11 23:57:13 -0500 | [diff] [blame] | 157 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 158 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 159 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) |
| 160 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 161 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 162 | /* I2C */ |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 163 | #define CONFIG_SYS_I2C |
| 164 | #define CONFIG_SYS_I2C_FSL |
| 165 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 166 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 167 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 168 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 169 | |
| 170 | /* |
| 171 | * Config on-board RTC |
| 172 | */ |
| 173 | #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 174 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 175 | |
| 176 | /* |
| 177 | * General PCI |
| 178 | * Addresses are mapped 1-1. |
| 179 | */ |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 180 | #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 |
| 181 | #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE |
| 182 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ |
| 183 | #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 |
| 184 | #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE |
| 185 | #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ |
| 186 | #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 |
| 187 | #define CONFIG_SYS_PCI1_IO_PHYS 0xE0300000 |
| 188 | #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 189 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE |
| 191 | #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 |
| 192 | #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 193 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 194 | #ifdef CONFIG_PCI |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 195 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 196 | |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 197 | #define CONFIG_83XX_PCI_STREAMING |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 198 | |
| 199 | #undef CONFIG_EEPRO100 |
| 200 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 201 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 202 | |
| 203 | #endif /* CONFIG_PCI */ |
| 204 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 205 | /* |
| 206 | * QE UEC ethernet configuration |
| 207 | */ |
| 208 | #define CONFIG_UEC_ETH |
Kim Phillips | b42cf5f | 2010-07-26 18:34:57 -0500 | [diff] [blame] | 209 | #define CONFIG_ETHPRIME "UEC0" |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 210 | |
| 211 | #define CONFIG_UEC_ETH1 /* ETH3 */ |
| 212 | |
| 213 | #ifdef CONFIG_UEC_ETH1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 214 | #define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */ |
| 215 | #define CONFIG_SYS_UEC1_RX_CLK QE_CLK9 |
| 216 | #define CONFIG_SYS_UEC1_TX_CLK QE_CLK10 |
| 217 | #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH |
| 218 | #define CONFIG_SYS_UEC1_PHY_ADDR 3 |
Andy Fleming | 7832a46 | 2011-04-13 00:37:12 -0500 | [diff] [blame] | 219 | #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII |
Heiko Schocher | 40b44bc | 2010-01-20 09:04:28 +0100 | [diff] [blame] | 220 | #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100 |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 221 | #endif |
| 222 | |
| 223 | #define CONFIG_UEC_ETH2 /* ETH4 */ |
| 224 | |
| 225 | #ifdef CONFIG_UEC_ETH2 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | #define CONFIG_SYS_UEC2_UCC_NUM 3 /* UCC4 */ |
| 227 | #define CONFIG_SYS_UEC2_RX_CLK QE_CLK7 |
| 228 | #define CONFIG_SYS_UEC2_TX_CLK QE_CLK8 |
| 229 | #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH |
| 230 | #define CONFIG_SYS_UEC2_PHY_ADDR 4 |
Andy Fleming | 7832a46 | 2011-04-13 00:37:12 -0500 | [diff] [blame] | 231 | #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII |
Heiko Schocher | 40b44bc | 2010-01-20 09:04:28 +0100 | [diff] [blame] | 232 | #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100 |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 233 | #endif |
| 234 | |
| 235 | /* |
| 236 | * Environment |
| 237 | */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 238 | |
| 239 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 240 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 241 | |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 242 | /* |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 243 | * BOOTP options |
| 244 | */ |
| 245 | #define CONFIG_BOOTP_BOOTFILESIZE |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 246 | |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 247 | /* |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 248 | * Command line configuration. |
| 249 | */ |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 250 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 251 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 252 | |
| 253 | /* |
| 254 | * Miscellaneous configurable options |
| 255 | */ |
Joe Hershberger | b88888d | 2011-10-11 23:57:13 -0500 | [diff] [blame] | 256 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 257 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 258 | /* |
| 259 | * For booting Linux, the board info and command line data |
Ira W. Snyder | c5a22d0 | 2010-09-10 15:42:32 -0700 | [diff] [blame] | 260 | * have to be in the first 256 MB of memory, since this is |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 261 | * the maximum mapped by the Linux kernel during initialization. |
| 262 | */ |
Joe Hershberger | b88888d | 2011-10-11 23:57:13 -0500 | [diff] [blame] | 263 | /* Initial Memory map for Linux */ |
| 264 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) |
Kevin Hao | 9c74796 | 2016-07-08 11:25:15 +0800 | [diff] [blame] | 265 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 266 | |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 267 | #if defined(CONFIG_CMD_KGDB) |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 268 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 269 | #endif |
| 270 | |
| 271 | /* |
| 272 | * Environment Configuration |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 273 | */ #define CONFIG_ENV_OVERWRITE |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 274 | |
| 275 | #if defined(CONFIG_UEC_ETH) |
Kim Phillips | 007fbba | 2008-01-09 15:24:06 -0600 | [diff] [blame] | 276 | #define CONFIG_HAS_ETH0 |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 277 | #define CONFIG_HAS_ETH1 |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 278 | #endif |
| 279 | |
Kim Phillips | fd3a3fc | 2009-08-21 16:34:38 -0500 | [diff] [blame] | 280 | #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 281 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 282 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Joe Hershberger | b88888d | 2011-10-11 23:57:13 -0500 | [diff] [blame] | 283 | "netdev=eth0\0" \ |
| 284 | "consoledev=ttyS0\0" \ |
| 285 | "ramdiskaddr=1000000\0" \ |
| 286 | "ramdiskfile=ramfs.83xx\0" \ |
| 287 | "fdtaddr=780000\0" \ |
| 288 | "fdtfile=mpc832x_mds.dtb\0" \ |
| 289 | "" |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 290 | |
| 291 | #define CONFIG_NFSBOOTCOMMAND \ |
Joe Hershberger | b88888d | 2011-10-11 23:57:13 -0500 | [diff] [blame] | 292 | "setenv bootargs root=/dev/nfs rw " \ |
| 293 | "nfsroot=$serverip:$rootpath " \ |
| 294 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ |
| 295 | "$netdev:off " \ |
| 296 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 297 | "tftp $loadaddr $bootfile;" \ |
| 298 | "tftp $fdtaddr $fdtfile;" \ |
| 299 | "bootm $loadaddr - $fdtaddr" |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 300 | |
| 301 | #define CONFIG_RAMBOOTCOMMAND \ |
Joe Hershberger | b88888d | 2011-10-11 23:57:13 -0500 | [diff] [blame] | 302 | "setenv bootargs root=/dev/ram rw " \ |
| 303 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 304 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 305 | "tftp $loadaddr $bootfile;" \ |
| 306 | "tftp $fdtaddr $fdtfile;" \ |
| 307 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 308 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 309 | #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND |
| 310 | |
| 311 | #endif /* __CONFIG_H */ |