blob: 27bbd0ec5aed7d4217faa434a6b5556dfbc79a1a [file] [log] [blame]
Pavel Machek5e2d70a2014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06006#ifndef __CONFIG_SOCFPGA_COMMON_H__
7#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02008
Pavel Machek5e2d70a2014-09-08 14:08:45 +02009/* Virtual target or real hardware */
10#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
11
Pavel Machek5e2d70a2014-09-08 14:08:45 +020012#define CONFIG_SYS_THUMB_BUILD
13
Pavel Machek5e2d70a2014-09-08 14:08:45 +020014/*
15 * High level configuration
16 */
Marek Vasut7d6dc602014-12-30 21:29:35 +010017#define CONFIG_DISPLAY_BOARDINFO_LATE
Pavel Machek5e2d70a2014-09-08 14:08:45 +020018#define CONFIG_SYS_NO_FLASH
19#define CONFIG_CLOCKS
20
Marek Vasut375d0482015-07-09 03:41:53 +020021#define CONFIG_CRC32_VERIFY
22
Pavel Machek5e2d70a2014-09-08 14:08:45 +020023#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
24
25#define CONFIG_TIMESTAMP /* Print image info with timestamp */
26
Marek Vasut621ea082016-02-11 13:59:46 +010027/* add target to build it automatically upon "make" */
28#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
29
Pavel Machek5e2d70a2014-09-08 14:08:45 +020030/*
31 * Memory configurations
32 */
33#define CONFIG_NR_DRAM_BANKS 1
34#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010035#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020036#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
37#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
38
39#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020040#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
41#define CONFIG_SYS_INIT_SP_OFFSET \
42 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
43#define CONFIG_SYS_INIT_SP_ADDR \
44 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020045
46#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
47#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
48#define CONFIG_SYS_TEXT_BASE 0x08000040
49#else
50#define CONFIG_SYS_TEXT_BASE 0x01000040
51#endif
52
53/*
54 * U-Boot general configurations
55 */
56#define CONFIG_SYS_LONGHELP
57#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
58#define CONFIG_SYS_PBSIZE \
59 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
60 /* Print buffer size */
61#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
62#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
63 /* Boot argument buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020064#define CONFIG_AUTO_COMPLETE /* Command auto complete */
65#define CONFIG_CMDLINE_EDITING /* Command history etc */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020066
Marek Vasut4a065842015-12-05 20:08:21 +010067#ifndef CONFIG_SYS_HOSTNAME
68#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
69#endif
70
Pavel Machek5e2d70a2014-09-08 14:08:45 +020071/*
72 * Cache
73 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020074#define CONFIG_SYS_L2_PL310
75#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
76
77/*
Dinh Nguyen06e36ea2015-06-02 22:52:50 -050078 * SDRAM controller
79 */
80#define CONFIG_ALTERA_SDRAM
81
82/*
Marek Vasutccc5c242014-09-27 01:18:29 +020083 * EPCS/EPCQx1 Serial Flash Controller
84 */
85#ifdef CONFIG_ALTERA_SPI
Marek Vasutccc5c242014-09-27 01:18:29 +020086#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020087/*
88 * The base address is configurable in QSys, each board must specify the
89 * base address based on it's particular FPGA configuration. Please note
90 * that the address here is incremented by 0x400 from the Base address
91 * selected in QSys, since the SPI registers are at offset +0x400.
92 * #define CONFIG_SYS_SPI_BASE 0xff240400
93 */
94#endif
95
96/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020097 * Ethernet on SoC (EMAC)
98 */
99#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200100#define CONFIG_DW_ALTDESCRIPTOR
101#define CONFIG_MII
102#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200103#define CONFIG_PHY_GIGE
104#endif
105
106/*
107 * FPGA Driver
108 */
109#ifdef CONFIG_CMD_FPGA
110#define CONFIG_FPGA
111#define CONFIG_FPGA_ALTERA
112#define CONFIG_FPGA_SOCFPGA
113#define CONFIG_FPGA_COUNT 1
114#endif
115
116/*
117 * L4 OSC1 Timer 0
118 */
119/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
120#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
121#define CONFIG_SYS_TIMER_COUNTS_DOWN
122#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
123#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
124#define CONFIG_SYS_TIMER_RATE 2400000
125#else
126#define CONFIG_SYS_TIMER_RATE 25000000
127#endif
128
129/*
130 * L4 Watchdog
131 */
132#ifdef CONFIG_HW_WATCHDOG
133#define CONFIG_DESIGNWARE_WATCHDOG
134#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
135#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Stefan Roese3bfb5912014-12-19 13:49:10 +0100136#define CONFIG_HW_WATCHDOG_TIMEOUT_MS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200137#endif
138
139/*
140 * MMC Driver
141 */
142#ifdef CONFIG_CMD_MMC
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200143#define CONFIG_BOUNCE_BUFFER
144#define CONFIG_GENERIC_MMC
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200145/* FIXME */
146/* using smaller max blk cnt to avoid flooding the limited stack we have */
147#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
148#endif
149
Stefan Roese9a468c02014-11-07 12:37:52 +0100150/*
Marek Vasut7e442d92015-12-20 04:00:46 +0100151 * NAND Support
152 */
153#ifdef CONFIG_NAND_DENALI
154#define CONFIG_SYS_MAX_NAND_DEVICE 1
155#define CONFIG_SYS_NAND_MAX_CHIPS 1
156#define CONFIG_SYS_NAND_ONFI_DETECTION
157#define CONFIG_NAND_DENALI_ECC_SIZE 512
158#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
159#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
160#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_DATA_BASE + 0x10)
161#endif
162
163/*
Stefan Roese623a5412014-10-30 09:33:13 +0100164 * I2C support
165 */
166#define CONFIG_SYS_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100167#define CONFIG_SYS_I2C_BUS_MAX 4
168#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
169#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
170#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
171#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
172/* Using standard mode which the speed up to 100Kb/s */
173#define CONFIG_SYS_I2C_SPEED 100000
174#define CONFIG_SYS_I2C_SPEED1 100000
175#define CONFIG_SYS_I2C_SPEED2 100000
176#define CONFIG_SYS_I2C_SPEED3 100000
177/* Address of device when used as slave */
178#define CONFIG_SYS_I2C_SLAVE 0x02
179#define CONFIG_SYS_I2C_SLAVE1 0x02
180#define CONFIG_SYS_I2C_SLAVE2 0x02
181#define CONFIG_SYS_I2C_SLAVE3 0x02
182#ifndef __ASSEMBLY__
183/* Clock supplied to I2C controller in unit of MHz */
184unsigned int cm_get_l4_sp_clk_hz(void);
185#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
186#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200187
188/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100189 * QSPI support
190 */
Stefan Roese9a468c02014-11-07 12:37:52 +0100191/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200192#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100193#define CONFIG_SPI_FLASH_MTD
Marek Vasut46378db2015-07-24 06:15:14 +0200194#define CONFIG_CMD_MTDPARTS
195#define CONFIG_MTD_DEVICE
196#define CONFIG_MTD_PARTITIONS
Chin Liang See6f02ac42015-12-21 23:01:51 +0800197#define MTDIDS_DEFAULT "nor0=ff705000.spi.0"
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200198#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100199/* QSPI reference clock */
200#ifndef __ASSEMBLY__
201unsigned int cm_get_qspi_controller_clk_hz(void);
202#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
203#endif
204#define CONFIG_CQSPI_DECODER 0
Vignesh R4f06bf22016-12-21 10:42:32 +0530205#define CONFIG_BOUNCE_BUFFER
Stefan Roese9a468c02014-11-07 12:37:52 +0100206
Marek Vasutcabc3b42015-08-19 23:23:53 +0200207/*
208 * Designware SPI support
209 */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100210
Stefan Roese9a468c02014-11-07 12:37:52 +0100211/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200212 * Serial Driver
213 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200214#define CONFIG_SYS_NS16550_SERIAL
215#define CONFIG_SYS_NS16550_REG_SIZE -4
216#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
217#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
218#define CONFIG_SYS_NS16550_CLK 1000000
219#else
220#define CONFIG_SYS_NS16550_CLK 100000000
221#endif
222#define CONFIG_CONS_INDEX 1
223#define CONFIG_BAUDRATE 115200
224
225/*
Marek Vasut9f193122014-10-24 23:34:25 +0200226 * USB
227 */
228#ifdef CONFIG_CMD_USB
229#define CONFIG_USB_DWC2
Marek Vasut9f193122014-10-24 23:34:25 +0200230#endif
231
232/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100233 * USB Gadget (DFU, UMS)
234 */
235#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Paul Kocialkowski045d6052015-06-12 19:56:58 +0200236#define CONFIG_USB_FUNCTION_MASS_STORAGE
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100237
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100238#define CONFIG_SYS_DFU_DATA_BUF_SIZE (32 * 1024 * 1024)
239#define DFU_DEFAULT_POLL_TIMEOUT 300
240
241/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +0300242#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
243#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100244#endif
245
246/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200247 * U-Boot environment
248 */
Stefan Roesec0c00982016-03-03 16:57:38 +0100249#if !defined(CONFIG_ENV_SIZE)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200250#define CONFIG_ENV_SIZE 4096
Stefan Roesec0c00982016-03-03 16:57:38 +0100251#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200252
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800253/* Environment for SDMMC boot */
254#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
255#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
256#define CONFIG_ENV_OFFSET 512 /* just after the MBR */
257#endif
258
Chin Liang See713e5b12016-02-24 16:50:22 +0800259/* Environment for QSPI boot */
260#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
261#define CONFIG_ENV_OFFSET 0x00100000
262#define CONFIG_ENV_SECT_SIZE (64 * 1024)
263#endif
264
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200265/*
Chin Liang See6f02ac42015-12-21 23:01:51 +0800266 * mtd partitioning for serial NOR flash
267 *
268 * device nor0 <ff705000.spi.0>, # parts = 6
269 * #: name size offset mask_flags
270 * 0: u-boot 0x00100000 0x00000000 0
271 * 1: env1 0x00040000 0x00100000 0
272 * 2: env2 0x00040000 0x00140000 0
273 * 3: UBI 0x03e80000 0x00180000 0
274 * 4: boot 0x00e80000 0x00180000 0
275 * 5: rootfs 0x01000000 0x01000000 0
276 *
277 */
278#if defined(CONFIG_CMD_SF) && !defined(MTDPARTS_DEFAULT)
279#define MTDPARTS_DEFAULT "mtdparts=ff705000.spi.0:"\
280 "1m(u-boot)," \
281 "256k(env1)," \
282 "256k(env2)," \
283 "14848k(boot)," \
284 "16m(rootfs)," \
285 "-@1536k(UBI)\0"
286#endif
287
Chin Liang Seed245dfc2015-12-22 15:32:26 +0800288/* UBI and UBIFS support */
289#if defined(CONFIG_CMD_SF) || defined(CONFIG_CMD_NAND)
Chin Liang Seed245dfc2015-12-22 15:32:26 +0800290#define CONFIG_CMD_UBIFS
291#define CONFIG_RBTREE
292#define CONFIG_LZO
293#endif
294
Chin Liang See6f02ac42015-12-21 23:01:51 +0800295/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200296 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200297 *
298 * SRAM Memory layout:
299 *
300 * 0xFFFF_0000 ...... Start of SRAM
301 * 0xFFFF_xxxx ...... Top of stack (grows down)
302 * 0xFFFF_yyyy ...... Malloc area
303 * 0xFFFF_zzzz ...... Global Data
304 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200305 */
306#define CONFIG_SPL_FRAMEWORK
Marek Vasutea0123c2014-10-16 12:25:40 +0200307#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Dinh Nguyenb44d3fe2015-03-30 17:01:03 -0500308#define CONFIG_SPL_MAX_SIZE (64 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200309
Marek Vasut1029caf2015-07-10 00:04:23 +0200310/* SPL SDMMC boot support */
311#ifdef CONFIG_SPL_MMC_SUPPORT
312#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
313#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 2
314#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Marek Vasut1029caf2015-07-10 00:04:23 +0200315#else
Marek Vasutb14328e2016-06-23 18:14:50 +0200316#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasut1029caf2015-07-10 00:04:23 +0200317#endif
318#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200319
Marek Vasutcadf2f92015-07-21 07:50:03 +0200320/* SPL QSPI boot support */
321#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200322#define CONFIG_SPL_SPI_LOAD
323#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
324#endif
325
Marek Vasut7e442d92015-12-20 04:00:46 +0100326/* SPL NAND boot support */
327#ifdef CONFIG_SPL_NAND_SUPPORT
328#define CONFIG_SYS_NAND_USE_FLASH_BBT
329#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
330#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
331#endif
332
Dinh Nguyen757774a2015-03-30 17:01:12 -0500333/*
334 * Stack setup
335 */
336#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
337
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600338#endif /* __CONFIG_SOCFPGA_COMMON_H__ */