blob: e307de9474d98222c38c9de5480b72d51c41b70d [file] [log] [blame]
Ricardo Ribalda Delgadof84496a2008-09-01 13:09:39 -04001/*
2 * (C) Copyright 2008
Ricardo Ribalda Delgado5712d042016-01-26 11:24:08 +01003 * Ricado Ribalda-Universidad Autonoma de Madrid-ricardo.ribalda@gmail.com
Ricardo Ribalda Delgadof84496a2008-09-01 13:09:39 -04004 * This work has been supported by: QTechnology http://qtec.com/
5 * based on xparameters-ml507.h by Xilinx
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Ricardo Ribalda Delgadof84496a2008-09-01 13:09:39 -04008*/
9
10#ifndef XPARAMETER_H
11#define XPARAMETER_H
12
13#define XPAR_DDR2_SDRAM_MEM_BASEADDR 0x00000000
14#define XPAR_IIC_EEPROM_BASEADDR 0x81600000
Ricardo Ribalda Delgadobe7a18c2016-01-26 11:24:15 +010015#define XPAR_INTC_0_BASEADDR 0x87000000
16#define XPAR_FLASH_MEM0_BASEADDR 0xF0000000
Ricardo Ribalda Delgadof84496a2008-09-01 13:09:39 -040017#define XPAR_PLB_CLOCK_FREQ_HZ 100000000
18#define XPAR_CORE_CLOCK_FREQ_HZ 400000000
Ricardo Ribalda Delgadobe7a18c2016-01-26 11:24:15 +010019#define XPAR_INTC_MAX_NUM_INTR_INPUTS 32
20#define XPAR_UARTNS550_0_BASEADDR 0xdeadbeef
21#define XPAR_UARTNS550_0_CLOCK_FREQ_HZ 100000000
Ricardo Ribalda Delgadof84496a2008-09-01 13:09:39 -040022
23#endif