blob: b29f368f57c252aa1686718c90ec943002e69e8d [file] [log] [blame]
stroese9f53bf32003-05-23 11:35:47 +00001/*
stroesea9484a92004-12-16 18:05:42 +00002 * (C) Copyright 2001-2004
stroese9f53bf32003-05-23 11:35:47 +00003 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkda55c6e2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_PMC405 1 /* ...on a PMC405 board */
stroese9f53bf32003-05-23 11:35:47 +000039
wdenkda55c6e2004-01-20 23:12:12 +000040#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroese9f53bf32003-05-23 11:35:47 +000042
stroesea9484a92004-12-16 18:05:42 +000043#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
stroese9f53bf32003-05-23 11:35:47 +000044
45#define CONFIG_BAUDRATE 9600
46#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
47
48#undef CONFIG_BOOTARGS
stroesea9484a92004-12-16 18:05:42 +000049#undef CONFIG_BOOTCOMMAND
50
51#define CONFIG_PREBOOT /* enable preboot variable */
stroese9f53bf32003-05-23 11:35:47 +000052
53#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
54#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
55
Stefan Roese1c671a92006-01-18 20:03:15 +010056#define CONFIG_NET_MULTI 1
57#undef CONFIG_HAS_ETH1
58
stroese9f53bf32003-05-23 11:35:47 +000059#define CONFIG_MII 1 /* MII PHY management */
wdenkda55c6e2004-01-20 23:12:12 +000060#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea9484a92004-12-16 18:05:42 +000061#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Stefan Roese1c671a92006-01-18 20:03:15 +010062#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
63
64#define CONFIG_NETCONSOLE /* include NetConsole support */
stroese9f53bf32003-05-23 11:35:47 +000065
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050066
67/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050068 * BOOTP options
69 */
70#define CONFIG_BOOTP_BOOTFILESIZE
71#define CONFIG_BOOTP_BOOTPATH
72#define CONFIG_BOOTP_GATEWAY
73#define CONFIG_BOOTP_HOSTNAME
74
75
76/*
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050077 * Command line configuration.
78 */
79#include <config_cmd_default.h>
80
81#define CONFIG_CMD_BSP
82#define CONFIG_CMD_PCI
83#define CONFIG_CMD_IRQ
84#define CONFIG_CMD_ELF
85#define CONFIG_CMD_DATE
86#define CONFIG_CMD_JFFS2
87#define CONFIG_CMD_MII
88#define CONFIG_CMD_I2C
89#define CONFIG_CMD_PING
90#define CONFIG_CMD_UNIVERSE
91#define CONFIG_CMD_EEPROM
92
stroese9f53bf32003-05-23 11:35:47 +000093
94#define CONFIG_MAC_PARTITION
95#define CONFIG_DOS_PARTITION
96
wdenkda55c6e2004-01-20 23:12:12 +000097#undef CONFIG_WATCHDOG /* watchdog disabled */
stroese9f53bf32003-05-23 11:35:47 +000098
stroesea9484a92004-12-16 18:05:42 +000099#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
100#define CFG_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
stroese9f53bf32003-05-23 11:35:47 +0000101
wdenkda55c6e2004-01-20 23:12:12 +0000102#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroese9f53bf32003-05-23 11:35:47 +0000103
104/*
105 * Miscellaneous configurable options
106 */
107#define CFG_LONGHELP /* undef to save memory */
108#define CFG_PROMPT "=> " /* Monitor Command Prompt */
109
110#undef CFG_HUSH_PARSER /* use "hush" command parser */
111#ifdef CFG_HUSH_PARSER
wdenkda55c6e2004-01-20 23:12:12 +0000112#define CFG_PROMPT_HUSH_PS2 "> "
stroese9f53bf32003-05-23 11:35:47 +0000113#endif
114
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500115#if defined(CONFIG_CMD_KGDB)
wdenkda55c6e2004-01-20 23:12:12 +0000116#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
stroese9f53bf32003-05-23 11:35:47 +0000117#else
wdenkda55c6e2004-01-20 23:12:12 +0000118#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
stroese9f53bf32003-05-23 11:35:47 +0000119#endif
120#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
121#define CFG_MAXARGS 16 /* max number of command args */
122#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
123
wdenkda55c6e2004-01-20 23:12:12 +0000124#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
stroese9f53bf32003-05-23 11:35:47 +0000125
wdenkda55c6e2004-01-20 23:12:12 +0000126#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroese9f53bf32003-05-23 11:35:47 +0000127
stroesea9484a92004-12-16 18:05:42 +0000128#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
129
stroese9f53bf32003-05-23 11:35:47 +0000130#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
131#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
132
wdenkda55c6e2004-01-20 23:12:12 +0000133#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
134#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
135#define CFG_BASE_BAUD 691200
stroese9f53bf32003-05-23 11:35:47 +0000136
137/* The following table includes the supported baudrates */
wdenkda55c6e2004-01-20 23:12:12 +0000138#define CFG_BAUDRATE_TABLE \
wdenk57b2d802003-06-27 21:31:46 +0000139 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
140 57600, 115200, 230400, 460800, 921600 }
stroese9f53bf32003-05-23 11:35:47 +0000141
142#define CFG_LOAD_ADDR 0x100000 /* default load address */
143#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
144
wdenkda55c6e2004-01-20 23:12:12 +0000145#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
stroese9f53bf32003-05-23 11:35:47 +0000146
stroesea9484a92004-12-16 18:05:42 +0000147#define CONFIG_LOOPW 1 /* enable loopw command */
148
stroese9f53bf32003-05-23 11:35:47 +0000149#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
150
wdenkda55c6e2004-01-20 23:12:12 +0000151#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroese94ef1cf2003-06-05 15:39:44 +0000152
wdenkda55c6e2004-01-20 23:12:12 +0000153#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese94ef1cf2003-06-05 15:39:44 +0000154
stroese9f53bf32003-05-23 11:35:47 +0000155/*-----------------------------------------------------------------------
156 * PCI stuff
157 *-----------------------------------------------------------------------
158 */
stroesea9484a92004-12-16 18:05:42 +0000159#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
160#define PCI_HOST_FORCE 1 /* configure as pci host */
161#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroese9f53bf32003-05-23 11:35:47 +0000162
stroesea9484a92004-12-16 18:05:42 +0000163#define CONFIG_PCI /* include pci support */
164#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
165#define CONFIG_PCI_PNP /* do pci plug-and-play */
166 /* resource configuration */
stroese9f53bf32003-05-23 11:35:47 +0000167
stroesea9484a92004-12-16 18:05:42 +0000168#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroese9f53bf32003-05-23 11:35:47 +0000169
stroesea9484a92004-12-16 18:05:42 +0000170#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
171
172#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
173
174#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
Stefan Roese1c671a92006-01-18 20:03:15 +0100175#define CFG_PCI_SUBSYS_DEVICEID_NONMONARCH 0x0408 /* PCI Device ID: Non-Monarch */
176#define CFG_PCI_SUBSYS_DEVICEID_MONARCH 0x0409 /* PCI Device ID: Monarch */
177#define CFG_PCI_SUBSYS_DEVICEID pmc405_pci_subsys_deviceid()
178
stroesea9484a92004-12-16 18:05:42 +0000179#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
Stefan Roese1c671a92006-01-18 20:03:15 +0100180
181#define CFG_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
182#define CFG_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
stroesea9484a92004-12-16 18:05:42 +0000183#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
Stefan Roese1c671a92006-01-18 20:03:15 +0100184#if 1
185#define CFG_PCI_PTM2LA 0xef000000 /* point to internal regs */
186#define CFG_PCI_PTM2MS 0xff000001 /* 16MB, enable */
187#define CFG_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
188#else /* old mapping */
stroesea9484a92004-12-16 18:05:42 +0000189#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
190#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
191#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
Stefan Roese1c671a92006-01-18 20:03:15 +0100192#endif
stroese9f53bf32003-05-23 11:35:47 +0000193/*-----------------------------------------------------------------------
194 * Start addresses for the final memory configuration
195 * (Set up by the startup code)
196 * Please note that CFG_SDRAM_BASE _must_ start at 0
197 */
198#define CFG_SDRAM_BASE 0x00000000
199#define CFG_MONITOR_BASE 0xFFFC0000
200#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
201#define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
202
203/*
204 * For booting Linux, the board info and command line data
205 * have to be in the first 8 MB of memory, since this is
206 * the maximum mapped by the Linux kernel during initialization.
207 */
208#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
209
210/*-----------------------------------------------------------------------
211 * FLASH organization
212 */
stroese9f53bf32003-05-23 11:35:47 +0000213#define CFG_FLASH_BASE 0xFE000000
214#define CFG_FLASH_INCREMENT 0x01000000
215
Stefan Roese031dc5c2005-09-22 09:07:15 +0200216#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
217#define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
218#define CFG_FLASH_PROTECTION 1 /* don't use hardware protection */
219#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
220#define CFG_MAX_FLASH_BANKS 2 /* max num of flash banks */
221#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE, CFG_FLASH_BASE + CFG_FLASH_INCREMENT }
222#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
223
wdenkda55c6e2004-01-20 23:12:12 +0000224#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroese9f53bf32003-05-23 11:35:47 +0000225
Wolfgang Denk47f57792005-08-08 01:03:24 +0200226/*
227 * JFFS2 partitions - second bank contains u-boot
228 *
229 */
230/* No command line, one static partition, whole device */
231#undef CONFIG_JFFS2_CMDLINE
232#define CONFIG_JFFS2_DEV "nor0"
Stefan Roese031dc5c2005-09-22 09:07:15 +0200233#define CONFIG_JFFS2_PART_SIZE 0x01b00000
234#define CONFIG_JFFS2_PART_OFFSET 0x00400000
Wolfgang Denk47f57792005-08-08 01:03:24 +0200235
236/* mtdparts command line support */
237/* Note: fake mtd_id used, no linux mtd map file */
238/*
239#define CONFIG_JFFS2_CMDLINE
240#define MTDIDS_DEFAULT "nor0=pmc405-0"
241#define MTDPARTS_DEFAULT "mtdparts=pmc405-0:-(jffs2)"
242*/
stroese9f53bf32003-05-23 11:35:47 +0000243
244/*-----------------------------------------------------------------------
245 * Environment Variable setup
246 */
wdenkda55c6e2004-01-20 23:12:12 +0000247#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
248#define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
249#define CFG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
wdenk57b2d802003-06-27 21:31:46 +0000250 /* total size of a CAT24WC16 is 2048 bytes */
stroese9f53bf32003-05-23 11:35:47 +0000251
252#define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
wdenkda55c6e2004-01-20 23:12:12 +0000253#define CFG_NVRAM_SIZE 242 /* NVRAM size */
stroese9f53bf32003-05-23 11:35:47 +0000254
255/*-----------------------------------------------------------------------
256 * I2C EEPROM (CAT24WC16) for environment
257 */
258#define CONFIG_HARD_I2C /* I2c with hardware support */
259#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
260#define CFG_I2C_SLAVE 0x7F
261
262#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
wdenkda55c6e2004-01-20 23:12:12 +0000263#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
264/* mask of address bits that overflow into the "EEPROM chip address" */
stroese9f53bf32003-05-23 11:35:47 +0000265#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
266#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
267 /* 16 byte page write mode using*/
wdenkda55c6e2004-01-20 23:12:12 +0000268 /* last 4 bits of the address */
stroese9f53bf32003-05-23 11:35:47 +0000269#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
270#define CFG_EEPROM_PAGE_WRITE_ENABLE
271
272/*-----------------------------------------------------------------------
273 * Cache Configuration
274 */
Wolfgang Denk0ee70772005-09-23 11:05:55 +0200275#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
wdenkda55c6e2004-01-20 23:12:12 +0000276 /* have only 8kB, 16kB is save here */
stroese9f53bf32003-05-23 11:35:47 +0000277#define CFG_CACHELINE_SIZE 32 /* ... */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500278#if defined(CONFIG_CMD_KGDB)
stroese9f53bf32003-05-23 11:35:47 +0000279#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
280#endif
281
282/*-----------------------------------------------------------------------
283 * External Bus Controller (EBC) Setup
284 */
wdenkda55c6e2004-01-20 23:12:12 +0000285#define FLASH0_BA 0xFF000000 /* FLASH 0 Base Address */
286#define FLASH1_BA 0xFE000000 /* FLASH 1 Base Address */
287#define CAN_BA 0xF0000000 /* CAN Base Address */
288#define RTC_BA 0xF0000500 /* RTC Base Address */
Stefan Roese1c671a92006-01-18 20:03:15 +0100289#define NVRAM_BA 0xF0200000 /* NVRAM Base Address */
stroese9f53bf32003-05-23 11:35:47 +0000290
wdenkda55c6e2004-01-20 23:12:12 +0000291/* Memory Bank 0 (Flash Bank 0) initialization */
292#define CFG_EBC_PB0AP 0x92015480
293#define CFG_EBC_PB0CR FLASH0_BA | 0x9A000 /* BAS=0xFF0,BS=16MB,BU=R/W,BW=16bit*/
stroese9f53bf32003-05-23 11:35:47 +0000294
wdenkda55c6e2004-01-20 23:12:12 +0000295/* Memory Bank 1 (Flash Bank 1) initialization */
296#define CFG_EBC_PB1AP 0x92015480
297#define CFG_EBC_PB1CR FLASH1_BA | 0x9A000 /* BAS=0xFE0,BS=16MB,BU=R/W,BW=16bit*/
stroese9f53bf32003-05-23 11:35:47 +0000298
wdenkda55c6e2004-01-20 23:12:12 +0000299/* Memory Bank 2 (CAN0, 1, RTC) initialization */
stroesec4b78982005-04-20 06:52:40 +0000300#define CFG_EBC_PB2AP 0x03000440 /* TWT=5,TH=2,CSN=0,OEN=0,WBN=0,WBF=0 */
wdenkda55c6e2004-01-20 23:12:12 +0000301#define CFG_EBC_PB2CR CAN_BA | 0x18000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroese9f53bf32003-05-23 11:35:47 +0000302
Stefan Roese1c671a92006-01-18 20:03:15 +0100303/* Memory Bank 3 -> unused */
304
305/* Memory Bank 4 (NVRAM) initialization */
306#define CFG_EBC_PB4AP 0x03000440 /* TWT=5,TH=2,CSN=0,OEN=0,WBN=0,WBF=0 */
307#define CFG_EBC_PB4CR NVRAM_BA | 0x18000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroese9f53bf32003-05-23 11:35:47 +0000308
309/*-----------------------------------------------------------------------
stroese9b117ff2003-09-12 08:53:54 +0000310 * FPGA stuff
311 */
wdenkda55c6e2004-01-20 23:12:12 +0000312#define CFG_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
313#define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
stroese9b117ff2003-09-12 08:53:54 +0000314
315/* FPGA program pin configuration */
wdenkda55c6e2004-01-20 23:12:12 +0000316#define CFG_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
317#define CFG_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
318#define CFG_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
319#define CFG_FPGA_INIT 0x00010000 /* unused (ppc input) */
320#define CFG_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
stroese9b117ff2003-09-12 08:53:54 +0000321
stroesea9484a92004-12-16 18:05:42 +0000322#define CFG_VXWORKS_MAC_PTR 0x00000000 /* Pass Ethernet MAC to VxWorks */
323
stroese9b117ff2003-09-12 08:53:54 +0000324/*-----------------------------------------------------------------------
Stefan Roese1c671a92006-01-18 20:03:15 +0100325 * GPIOs
326 */
327#define CFG_NONMONARCH (0x80000000 >> 14) /* GPIO24 */
328#define CFG_XEREADY (0x80000000 >> 15) /* GPIO15 */
329#define CFG_INTA_FAKE (0x80000000 >> 19) /* GPIO19 */
330#define CFG_SELF_RST (0x80000000 >> 21) /* GPIO21 */
331#define CFG_REV1_2 (0x80000000 >> 23) /* GPIO23 */
332
333/*-----------------------------------------------------------------------
stroese9f53bf32003-05-23 11:35:47 +0000334 * Definitions for initial stack pointer and data area (in data cache)
335 */
336
337/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenkda55c6e2004-01-20 23:12:12 +0000338#define CFG_TEMP_STACK_OCM 1
stroese9f53bf32003-05-23 11:35:47 +0000339
340/* On Chip Memory location */
341#define CFG_OCM_DATA_ADDR 0xF8000000
342#define CFG_OCM_DATA_SIZE 0x1000
343
344#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
345#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
346#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
347#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkda55c6e2004-01-20 23:12:12 +0000348#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
stroese9f53bf32003-05-23 11:35:47 +0000349
350/*
351 * Internal Definitions
352 *
353 * Boot Flags
354 */
355#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
356#define BOOTFLAG_WARM 0x02 /* Software reboot */
357
358#endif /* __CONFIG_H */