blob: 0a1d1e09a66bc4ce07275d577fe6d1c3f61e0c95 [file] [log] [blame]
wdenkda27dcf2002-09-10 19:19:06 +00001/*
2 * (C) Copyright 2002
3 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
4 *
5 * (C) Copyright 2002
6 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 * Marius Groeger <mgroeger@sysgo.de>
8 *
9 * Configuation settings for the LUBBOCK board.
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk7a428cc2003-06-15 22:40:42 +000021 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkda27dcf2002-09-10 19:19:06 +000022 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
33/*
wdenkda27dcf2002-09-10 19:19:06 +000034 * High Level Configuration Options
35 * (easy to change)
36 */
Marek Vasut85cc88a2011-11-26 07:20:07 +010037#define CONFIG_CPU_PXA25X 1 /* This is an PXA250 CPU */
wdenk7a428cc2003-06-15 22:40:42 +000038#define CONFIG_LUBBOCK 1 /* on an LUBBOCK Board */
39#define CONFIG_LCD 1
wdenk5fa9b392004-10-09 22:32:26 +000040#ifdef CONFIG_LCD
41#define CONFIG_SHARP_LM8V31
42#endif
Jean-Christophe PLAGNIOL-VILLARDe75f6332009-02-20 03:47:50 +010043#define CONFIG_MMC
Helmut Raigerd5a184b2011-10-20 04:19:47 +000044#define CONFIG_BOARD_LATE_INIT
Jean-Christophe PLAGNIOL-VILLARD9a576cf2007-10-19 00:24:59 +020045#define CONFIG_DOS_PARTITION
Marek Vasutc5513e72010-10-20 20:55:44 +020046#define CONFIG_SYS_TEXT_BASE 0x0
wdenkda27dcf2002-09-10 19:19:06 +000047
Jean-Christophe PLAGNIOL-VILLARDe6b5f1b2009-04-05 13:06:31 +020048/* we will never enable dcache, because we have to setup MMU first */
Aneesh Vecee9c82011-06-16 23:30:48 +000049#define CONFIG_SYS_DCACHE_OFF
Jean-Christophe PLAGNIOL-VILLARDe6b5f1b2009-04-05 13:06:31 +020050
wdenkda27dcf2002-09-10 19:19:06 +000051/*
52 * Size of malloc() pool
53 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
wdenkda27dcf2002-09-10 19:19:06 +000055
56/*
57 * Hardware drivers
58 */
Nishanth Menonee1c20f2009-10-16 00:06:37 -050059#define CONFIG_LAN91C96
wdenkaa603362003-05-12 21:50:16 +000060#define CONFIG_LAN91C96_BASE 0x0C000000
wdenkda27dcf2002-09-10 19:19:06 +000061
62/*
63 * select serial console configuration
64 */
Jean-Christophe PLAGNIOL-VILLARD4ccaed42009-05-16 22:48:46 +020065#define CONFIG_PXA_SERIAL
wdenk7a428cc2003-06-15 22:40:42 +000066#define CONFIG_FFUART 1 /* we use FFUART on LUBBOCK */
wdenkda27dcf2002-09-10 19:19:06 +000067
68/* allow to overwrite serial and ethaddr */
69#define CONFIG_ENV_OVERWRITE
70
wdenk7a428cc2003-06-15 22:40:42 +000071#define CONFIG_BAUDRATE 115200
wdenkda27dcf2002-09-10 19:19:06 +000072
wdenkda27dcf2002-09-10 19:19:06 +000073
Jon Loeligerb0044212007-07-04 22:32:57 -050074/*
Jon Loeliger140b69c2007-07-10 09:38:02 -050075 * BOOTP options
76 */
77#define CONFIG_BOOTP_BOOTFILESIZE
78#define CONFIG_BOOTP_BOOTPATH
79#define CONFIG_BOOTP_GATEWAY
80#define CONFIG_BOOTP_HOSTNAME
81
82
83/*
Jon Loeligerb0044212007-07-04 22:32:57 -050084 * Command line configuration.
85 */
86#include <config_cmd_default.h>
87
Jon Loeligerb0044212007-07-04 22:32:57 -050088#define CONFIG_CMD_FAT
89
wdenkda27dcf2002-09-10 19:19:06 +000090
wdenk7a428cc2003-06-15 22:40:42 +000091#define CONFIG_BOOTDELAY 3
92#define CONFIG_ETHADDR 08:00:3e:26:0a:5b
93#define CONFIG_NETMASK 255.255.0.0
94#define CONFIG_IPADDR 192.168.0.21
95#define CONFIG_SERVERIP 192.168.0.250
Wolfgang Denka03f16f2005-09-26 00:29:53 +020096#define CONFIG_BOOTCOMMAND "bootm 80000"
wdenk7a428cc2003-06-15 22:40:42 +000097#define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
98#define CONFIG_CMDLINE_TAG
Wolfgang Denka03f16f2005-09-26 00:29:53 +020099#define CONFIG_TIMESTAMP
wdenkda27dcf2002-09-10 19:19:06 +0000100
Jon Loeligerb0044212007-07-04 22:32:57 -0500101#if defined(CONFIG_CMD_KGDB)
wdenk7a428cc2003-06-15 22:40:42 +0000102#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
103#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
wdenkda27dcf2002-09-10 19:19:06 +0000104#endif
105
106/*
107 * Miscellaneous configurable options
108 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_HUSH_PARSER 1
wdenk7a428cc2003-06-15 22:40:42 +0000110
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_LONGHELP /* undef to save memory */
112#ifdef CONFIG_SYS_HUSH_PARSER
113#define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
wdenk7a428cc2003-06-15 22:40:42 +0000114#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
wdenk7a428cc2003-06-15 22:40:42 +0000116#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
118#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
119#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
120#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
121#define CONFIG_SYS_DEVICE_NULLDEV 1
wdenkda27dcf2002-09-10 19:19:06 +0000122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
124#define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
wdenkda27dcf2002-09-10 19:19:06 +0000125
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DRAM_BASE + 0x8000) /* default load address */
wdenkda27dcf2002-09-10 19:19:06 +0000127
Micha Kalfon8a75a5b2009-02-11 19:50:11 +0200128#define CONFIG_SYS_HZ 1000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_CPUSPEED 0x161 /* set core clock to 400/200/100 MHz */
wdenkda27dcf2002-09-10 19:19:06 +0000130
Jean-Christophe PLAGNIOL-VILLARDe75f6332009-02-20 03:47:50 +0100131#ifdef CONFIG_MMC
132#define CONFIG_PXA_MMC
133#define CONFIG_CMD_MMC
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_MMC_BASE 0xF0000000
Jean-Christophe PLAGNIOL-VILLARDe75f6332009-02-20 03:47:50 +0100135#endif
wdenkda27dcf2002-09-10 19:19:06 +0000136
137/*
wdenkda27dcf2002-09-10 19:19:06 +0000138 * Physical Memory Map
139 */
wdenk7a428cc2003-06-15 22:40:42 +0000140#define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
141#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
142#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
143#define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
144#define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
145#define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
146#define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
147#define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
148#define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
wdenkda27dcf2002-09-10 19:19:06 +0000149
wdenk7a428cc2003-06-15 22:40:42 +0000150#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
151#define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
152#define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
153#define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
154#define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
wdenkda27dcf2002-09-10 19:19:06 +0000155
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_DRAM_BASE 0xa0000000
157#define CONFIG_SYS_DRAM_SIZE 0x04000000
wdenkda27dcf2002-09-10 19:19:06 +0000158
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
wdenkda27dcf2002-09-10 19:19:06 +0000160
Marek Vasut62f66a52010-09-23 09:46:57 +0200161#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Marek Vasut8a85f7d2011-11-26 12:04:11 +0100162#define CONFIG_SYS_INIT_SP_ADDR 0xfffff800
Marek Vasut62f66a52010-09-23 09:46:57 +0200163
wdenkda27dcf2002-09-10 19:19:06 +0000164#define FPGA_REGS_BASE_PHYSICAL 0x08000000
165
166/*
167 * GPIO settings
168 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_GPSR0_VAL 0x00008000
170#define CONFIG_SYS_GPSR1_VAL 0x00FC0382
171#define CONFIG_SYS_GPSR2_VAL 0x0001FFFF
172#define CONFIG_SYS_GPCR0_VAL 0x00000000
173#define CONFIG_SYS_GPCR1_VAL 0x00000000
174#define CONFIG_SYS_GPCR2_VAL 0x00000000
175#define CONFIG_SYS_GPDR0_VAL 0x0060A800
176#define CONFIG_SYS_GPDR1_VAL 0x00FF0382
177#define CONFIG_SYS_GPDR2_VAL 0x0001C000
178#define CONFIG_SYS_GAFR0_L_VAL 0x98400000
179#define CONFIG_SYS_GAFR0_U_VAL 0x00002950
180#define CONFIG_SYS_GAFR1_L_VAL 0x000A9558
181#define CONFIG_SYS_GAFR1_U_VAL 0x0005AAAA
182#define CONFIG_SYS_GAFR2_L_VAL 0xA0000000
183#define CONFIG_SYS_GAFR2_U_VAL 0x00000002
wdenkda27dcf2002-09-10 19:19:06 +0000184
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_PSSR_VAL 0x20
wdenkda27dcf2002-09-10 19:19:06 +0000186
Marek Vasutc5513e72010-10-20 20:55:44 +0200187#define CONFIG_SYS_CCCR CCCR_L27|CCCR_M2|CCCR_N10
188#define CONFIG_SYS_CKEN 0x0
189
wdenkda27dcf2002-09-10 19:19:06 +0000190/*
191 * Memory settings
192 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_MSC0_VAL 0x23F223F2
194#define CONFIG_SYS_MSC1_VAL 0x3FF1A441
195#define CONFIG_SYS_MSC2_VAL 0x7FF97FF1
196#define CONFIG_SYS_MDCNFG_VAL 0x00001AC9
197#define CONFIG_SYS_MDREFR_VAL 0x00018018
198#define CONFIG_SYS_MDMRS_VAL 0x00000000
wdenkda27dcf2002-09-10 19:19:06 +0000199
Marek Vasutc5513e72010-10-20 20:55:44 +0200200#define CONFIG_SYS_FLYCNFG_VAL 0x00000000
201#define CONFIG_SYS_SXCNFG_VAL 0x00000000
202
wdenkda27dcf2002-09-10 19:19:06 +0000203/*
204 * PCMCIA and CF Interfaces
205 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_MECR_VAL 0x00000000
207#define CONFIG_SYS_MCMEM0_VAL 0x00010504
208#define CONFIG_SYS_MCMEM1_VAL 0x00010504
209#define CONFIG_SYS_MCATT0_VAL 0x00010504
210#define CONFIG_SYS_MCATT1_VAL 0x00010504
211#define CONFIG_SYS_MCIO0_VAL 0x00004715
212#define CONFIG_SYS_MCIO1_VAL 0x00004715
wdenkda27dcf2002-09-10 19:19:06 +0000213
wdenk7a428cc2003-06-15 22:40:42 +0000214#define _LED 0x08000010
215#define LED_BLANK 0x08000040
wdenkda27dcf2002-09-10 19:19:06 +0000216
217/*
218 * FLASH and environment organization
219 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
221#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
wdenkda27dcf2002-09-10 19:19:06 +0000222
223/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
225#define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenkda27dcf2002-09-10 19:19:06 +0000226
Wolfgang Denka03f16f2005-09-26 00:29:53 +0200227/* NOTE: many default partitioning schemes assume the kernel starts at the
228 * second sector, not an environment. You have been warned!
229 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_MONITOR_LEN PHYS_FLASH_SECT_SIZE
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200231#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200232#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + PHYS_FLASH_SECT_SIZE)
233#define CONFIG_ENV_SECT_SIZE PHYS_FLASH_SECT_SIZE
234#define CONFIG_ENV_SIZE (PHYS_FLASH_SECT_SIZE / 16)
wdenkda27dcf2002-09-10 19:19:06 +0000235
236
237/*
238 * FPGA Offsets
239 */
wdenk7a428cc2003-06-15 22:40:42 +0000240#define WHOAMI_OFFSET 0x00
241#define HEXLED_OFFSET 0x10
242#define BLANKLED_OFFSET 0x40
243#define DISCRETELED_OFFSET 0x40
244#define CNFG_SWITCHES_OFFSET 0x50
245#define USER_SWITCHES_OFFSET 0x60
246#define MISC_WR_OFFSET 0x80
247#define MISC_RD_OFFSET 0x90
248#define INT_MASK_OFFSET 0xC0
249#define INT_CLEAR_OFFSET 0xD0
250#define GP_OFFSET 0x100
wdenkda27dcf2002-09-10 19:19:06 +0000251
wdenk7a428cc2003-06-15 22:40:42 +0000252#endif /* __CONFIG_H */