blob: a7e5f56eed7b7819a62b4c4dbe8559d43b758f66 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Behún09e16b82017-06-09 19:28:45 +02002/*
3 * Copyright (C) 2017 Marek Behun <marek.behun@nic.cz>
4 * Copyright (C) 2016 Tomas Hlavacek <tomas.hlavacek@nic.cz>
5 *
6 * Derived from the code for
7 * Marvell/db-88f6820-gp by Stefan Roese <sr@denx.de>
Marek Behún09e16b82017-06-09 19:28:45 +02008 */
9
10#include <common.h>
Simon Glass07dc93c2019-08-01 09:46:47 -060011#include <env.h>
Marek Behún09e16b82017-06-09 19:28:45 +020012#include <i2c.h>
Simon Glassa7b51302019-11-14 12:57:46 -070013#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Marek Behún09e16b82017-06-09 19:28:45 +020015#include <miiphy.h>
Marek Behún91ef59c2021-07-15 19:21:02 +020016#include <mtd.h>
Simon Glass274e0b02020-05-10 11:39:56 -060017#include <net.h>
Marek Behún09e16b82017-06-09 19:28:45 +020018#include <netdev.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060019#include <asm/global_data.h>
Marek Behún09e16b82017-06-09 19:28:45 +020020#include <asm/io.h>
21#include <asm/arch/cpu.h>
22#include <asm/arch/soc.h>
23#include <dm/uclass.h>
24#include <fdt_support.h>
25#include <time.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060026#include <linux/bitops.h>
Simon Glass48b6c6b2019-11-14 12:57:16 -070027#include <u-boot/crc.h>
Marek Behún09e16b82017-06-09 19:28:45 +020028# include <atsha204a-i2c.h>
Marek Behún09e16b82017-06-09 19:28:45 +020029
Chris Packham1a07d212018-05-10 13:28:29 +120030#include "../drivers/ddr/marvell/a38x/ddr3_init.h"
Marek Behún09e16b82017-06-09 19:28:45 +020031#include <../serdes/a38x/high_speed_env_spec.h>
32
33DECLARE_GLOBAL_DATA_PTR;
34
Marek Behún91ef59c2021-07-15 19:21:02 +020035#define OMNIA_SPI_NOR_PATH "/soc/spi@10600/spi-nor@0"
36
Marek Behúnba53b6b2019-05-02 16:53:30 +020037#define OMNIA_I2C_BUS_NAME "i2c@11000->i2cmux@70->i2c@0"
38
39#define OMNIA_I2C_MCU_CHIP_ADDR 0x2a
40#define OMNIA_I2C_MCU_CHIP_LEN 1
41
42#define OMNIA_I2C_EEPROM_CHIP_ADDR 0x54
43#define OMNIA_I2C_EEPROM_CHIP_LEN 2
Marek Behún09e16b82017-06-09 19:28:45 +020044#define OMNIA_I2C_EEPROM_MAGIC 0x0341a034
45
Marek Behúnba53b6b2019-05-02 16:53:30 +020046enum mcu_commands {
47 CMD_GET_STATUS_WORD = 0x01,
48 CMD_GET_RESET = 0x09,
49 CMD_WATCHDOG_STATE = 0x0b,
50};
51
52enum status_word_bits {
53 CARD_DET_STSBIT = 0x0010,
54 MSATA_IND_STSBIT = 0x0020,
55};
Marek Behún09e16b82017-06-09 19:28:45 +020056
57#define OMNIA_ATSHA204_OTP_VERSION 0
58#define OMNIA_ATSHA204_OTP_SERIAL 1
59#define OMNIA_ATSHA204_OTP_MAC0 3
60#define OMNIA_ATSHA204_OTP_MAC1 4
61
Marek Behún09e16b82017-06-09 19:28:45 +020062/*
63 * Those values and defines are taken from the Marvell U-Boot version
64 * "u-boot-2013.01-2014_T3.0"
65 */
66#define OMNIA_GPP_OUT_ENA_LOW \
67 (~(BIT(1) | BIT(4) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | \
68 BIT(10) | BIT(11) | BIT(19) | BIT(22) | BIT(23) | BIT(25) | \
69 BIT(26) | BIT(27) | BIT(29) | BIT(30) | BIT(31)))
70#define OMNIA_GPP_OUT_ENA_MID \
71 (~(BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(15) | \
72 BIT(16) | BIT(17) | BIT(18)))
73
74#define OMNIA_GPP_OUT_VAL_LOW 0x0
75#define OMNIA_GPP_OUT_VAL_MID 0x0
76#define OMNIA_GPP_POL_LOW 0x0
77#define OMNIA_GPP_POL_MID 0x0
78
79static struct serdes_map board_serdes_map_pex[] = {
80 {PEX0, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
81 {USB3_HOST0, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
82 {PEX1, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
83 {USB3_HOST1, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
84 {PEX2, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
85 {SGMII2, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0}
86};
87
88static struct serdes_map board_serdes_map_sata[] = {
89 {SATA0, SERDES_SPEED_6_GBPS, SERDES_DEFAULT_MODE, 0, 0},
90 {USB3_HOST0, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
91 {PEX1, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
92 {USB3_HOST1, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
93 {PEX2, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
94 {SGMII2, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0}
95};
96
Marek Behúnba53b6b2019-05-02 16:53:30 +020097static struct udevice *omnia_get_i2c_chip(const char *name, uint addr,
98 uint offset_len)
Marek Behún09e16b82017-06-09 19:28:45 +020099{
100 struct udevice *bus, *dev;
Marek Behúnba53b6b2019-05-02 16:53:30 +0200101 int ret;
Marek Behún09e16b82017-06-09 19:28:45 +0200102
Marek Behúnba53b6b2019-05-02 16:53:30 +0200103 ret = uclass_get_device_by_name(UCLASS_I2C, OMNIA_I2C_BUS_NAME, &bus);
104 if (ret) {
105 printf("Cannot get I2C bus %s: uclass_get_device_by_name failed: %i\n",
106 OMNIA_I2C_BUS_NAME, ret);
107 return NULL;
Marek Behún09e16b82017-06-09 19:28:45 +0200108 }
109
Marek Behúnba53b6b2019-05-02 16:53:30 +0200110 ret = i2c_get_chip(bus, addr, offset_len, &dev);
Marek Behún09e16b82017-06-09 19:28:45 +0200111 if (ret) {
Marek Behúnba53b6b2019-05-02 16:53:30 +0200112 printf("Cannot get %s I2C chip: i2c_get_chip failed: %i\n",
113 name, ret);
114 return NULL;
Marek Behún09e16b82017-06-09 19:28:45 +0200115 }
116
Marek Behúnba53b6b2019-05-02 16:53:30 +0200117 return dev;
118}
Marek Behúnd0b374d2017-08-04 15:28:25 +0200119
Marek Behúnba53b6b2019-05-02 16:53:30 +0200120static int omnia_mcu_read(u8 cmd, void *buf, int len)
121{
122 struct udevice *chip;
123
124 chip = omnia_get_i2c_chip("MCU", OMNIA_I2C_MCU_CHIP_ADDR,
125 OMNIA_I2C_MCU_CHIP_LEN);
126 if (!chip)
127 return -ENODEV;
128
129 return dm_i2c_read(chip, cmd, buf, len);
130}
131
132#ifndef CONFIG_SPL_BUILD
133static int omnia_mcu_write(u8 cmd, const void *buf, int len)
134{
135 struct udevice *chip;
136
137 chip = omnia_get_i2c_chip("MCU", OMNIA_I2C_MCU_CHIP_ADDR,
138 OMNIA_I2C_MCU_CHIP_LEN);
139 if (!chip)
140 return -ENODEV;
141
142 return dm_i2c_write(chip, cmd, buf, len);
143}
144
145static bool disable_mcu_watchdog(void)
146{
147 int ret;
148
149 puts("Disabling MCU watchdog... ");
150
151 ret = omnia_mcu_write(CMD_WATCHDOG_STATE, "\x00", 1);
152 if (ret) {
153 printf("omnia_mcu_write failed: %i\n", ret);
Marek Behún09e16b82017-06-09 19:28:45 +0200154 return false;
155 }
156
Marek Behúnba53b6b2019-05-02 16:53:30 +0200157 puts("disabled\n");
158
159 return true;
160}
161#endif
162
163static bool omnia_detect_sata(void)
164{
165 int ret;
166 u16 stsword;
167
168 puts("MiniPCIe/mSATA card detection... ");
169
170 ret = omnia_mcu_read(CMD_GET_STATUS_WORD, &stsword, sizeof(stsword));
171 if (ret) {
172 printf("omnia_mcu_read failed: %i, defaulting to MiniPCIe card\n",
173 ret);
Marek Behún09e16b82017-06-09 19:28:45 +0200174 return false;
175 }
176
Marek Behúnba53b6b2019-05-02 16:53:30 +0200177 if (!(stsword & CARD_DET_STSBIT)) {
178 puts("none\n");
Marek Behún09e16b82017-06-09 19:28:45 +0200179 return false;
180 }
Marek Behúnba53b6b2019-05-02 16:53:30 +0200181
182 if (stsword & MSATA_IND_STSBIT)
183 puts("mSATA\n");
184 else
185 puts("MiniPCIe\n");
186
187 return stsword & MSATA_IND_STSBIT ? true : false;
Marek Behún09e16b82017-06-09 19:28:45 +0200188}
189
190int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count)
191{
192 if (omnia_detect_sata()) {
193 *serdes_map_array = board_serdes_map_sata;
194 *count = ARRAY_SIZE(board_serdes_map_sata);
195 } else {
196 *serdes_map_array = board_serdes_map_pex;
197 *count = ARRAY_SIZE(board_serdes_map_pex);
198 }
199
200 return 0;
201}
202
203struct omnia_eeprom {
204 u32 magic;
205 u32 ramsize;
206 char region[4];
207 u32 crc;
208};
209
210static bool omnia_read_eeprom(struct omnia_eeprom *oep)
211{
Marek Behúnba53b6b2019-05-02 16:53:30 +0200212 struct udevice *chip;
213 u32 crc;
214 int ret;
Marek Behún09e16b82017-06-09 19:28:45 +0200215
Marek Behúnba53b6b2019-05-02 16:53:30 +0200216 chip = omnia_get_i2c_chip("EEPROM", OMNIA_I2C_EEPROM_CHIP_ADDR,
217 OMNIA_I2C_EEPROM_CHIP_LEN);
218
219 if (!chip)
Marek Behún09e16b82017-06-09 19:28:45 +0200220 return false;
Marek Behún09e16b82017-06-09 19:28:45 +0200221
Marek Behúnba53b6b2019-05-02 16:53:30 +0200222 ret = dm_i2c_read(chip, 0, (void *)oep, sizeof(*oep));
Marek Behún09e16b82017-06-09 19:28:45 +0200223 if (ret) {
Marek Behúnba53b6b2019-05-02 16:53:30 +0200224 printf("dm_i2c_read failed: %i, cannot read EEPROM\n", ret);
Marek Behún09e16b82017-06-09 19:28:45 +0200225 return false;
226 }
227
Marek Behúnba53b6b2019-05-02 16:53:30 +0200228 if (oep->magic != OMNIA_I2C_EEPROM_MAGIC) {
229 printf("bad EEPROM magic number (%08x, should be %08x)\n",
230 oep->magic, OMNIA_I2C_EEPROM_MAGIC);
231 return false;
Marek Behún09e16b82017-06-09 19:28:45 +0200232 }
233
Marek Behúnba53b6b2019-05-02 16:53:30 +0200234 crc = crc32(0, (void *)oep, sizeof(*oep) - 4);
235 if (crc != oep->crc) {
236 printf("bad EEPROM CRC (stored %08x, computed %08x)\n",
237 oep->crc, crc);
Marek Behún09e16b82017-06-09 19:28:45 +0200238 return false;
239 }
240
241 return true;
242}
243
Marek Behún77652c72019-05-02 16:53:33 +0200244static int omnia_get_ram_size_gb(void)
245{
246 static int ram_size;
247 struct omnia_eeprom oep;
248
249 if (!ram_size) {
250 /* Get the board config from EEPROM */
251 if (omnia_read_eeprom(&oep)) {
252 debug("Memory config in EEPROM: 0x%02x\n", oep.ramsize);
253
254 if (oep.ramsize == 0x2)
255 ram_size = 2;
256 else
257 ram_size = 1;
258 } else {
259 /* Hardcoded fallback */
260 puts("Memory config from EEPROM read failed!\n");
261 puts("Falling back to default 1 GiB!\n");
262 ram_size = 1;
263 }
264 }
265
266 return ram_size;
267}
268
Marek Behún09e16b82017-06-09 19:28:45 +0200269/*
270 * Define the DDR layout / topology here in the board file. This will
271 * be used by the DDR3 init code in the SPL U-Boot version to configure
272 * the DDR3 controller.
273 */
Chris Packham1a07d212018-05-10 13:28:29 +1200274static struct mv_ddr_topology_map board_topology_map_1g = {
275 DEBUG_LEVEL_ERROR,
Marek Behún09e16b82017-06-09 19:28:45 +0200276 0x1, /* active interfaces */
277 /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
278 { { { {0x1, 0, 0, 0},
279 {0x1, 0, 0, 0},
280 {0x1, 0, 0, 0},
281 {0x1, 0, 0, 0},
282 {0x1, 0, 0, 0} },
283 SPEED_BIN_DDR_1600K, /* speed_bin */
Chris Packham1a07d212018-05-10 13:28:29 +1200284 MV_DDR_DEV_WIDTH_16BIT, /* memory_width */
285 MV_DDR_DIE_CAP_4GBIT, /* mem_size */
Chris Packham4bf81db2018-12-03 14:26:49 +1300286 MV_DDR_FREQ_800, /* frequency */
Chris Packhamdd092bd2017-11-29 10:38:34 +1300287 0, 0, /* cas_wl cas_l */
Chris Packham3a09e132018-05-10 13:28:30 +1200288 MV_DDR_TEMP_NORMAL, /* temperature */
289 MV_DDR_TIM_2T} }, /* timing */
Chris Packham1a07d212018-05-10 13:28:29 +1200290 BUS_MASK_32BIT, /* Busses mask */
291 MV_DDR_CFG_DEFAULT, /* ddr configuration data source */
Moti Buskila498475e2021-02-19 17:11:19 +0100292 NOT_COMBINED, /* ddr twin-die combined */
Chris Packham1a07d212018-05-10 13:28:29 +1200293 { {0} }, /* raw spd data */
294 {0} /* timing parameters */
Marek Behún09e16b82017-06-09 19:28:45 +0200295};
296
Chris Packham1a07d212018-05-10 13:28:29 +1200297static struct mv_ddr_topology_map board_topology_map_2g = {
298 DEBUG_LEVEL_ERROR,
Marek Behún09e16b82017-06-09 19:28:45 +0200299 0x1, /* active interfaces */
300 /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
301 { { { {0x1, 0, 0, 0},
302 {0x1, 0, 0, 0},
303 {0x1, 0, 0, 0},
304 {0x1, 0, 0, 0},
305 {0x1, 0, 0, 0} },
306 SPEED_BIN_DDR_1600K, /* speed_bin */
Chris Packham1a07d212018-05-10 13:28:29 +1200307 MV_DDR_DEV_WIDTH_16BIT, /* memory_width */
308 MV_DDR_DIE_CAP_8GBIT, /* mem_size */
Chris Packham4bf81db2018-12-03 14:26:49 +1300309 MV_DDR_FREQ_800, /* frequency */
Chris Packhamdd092bd2017-11-29 10:38:34 +1300310 0, 0, /* cas_wl cas_l */
Chris Packham3a09e132018-05-10 13:28:30 +1200311 MV_DDR_TEMP_NORMAL, /* temperature */
312 MV_DDR_TIM_2T} }, /* timing */
Chris Packham1a07d212018-05-10 13:28:29 +1200313 BUS_MASK_32BIT, /* Busses mask */
314 MV_DDR_CFG_DEFAULT, /* ddr configuration data source */
Moti Buskila498475e2021-02-19 17:11:19 +0100315 NOT_COMBINED, /* ddr twin-die combined */
Chris Packham1a07d212018-05-10 13:28:29 +1200316 { {0} }, /* raw spd data */
317 {0} /* timing parameters */
Marek Behún09e16b82017-06-09 19:28:45 +0200318};
319
Chris Packham1a07d212018-05-10 13:28:29 +1200320struct mv_ddr_topology_map *mv_ddr_topology_map_get(void)
Marek Behún09e16b82017-06-09 19:28:45 +0200321{
Marek Behún77652c72019-05-02 16:53:33 +0200322 if (omnia_get_ram_size_gb() == 2)
Marek Behún09e16b82017-06-09 19:28:45 +0200323 return &board_topology_map_2g;
Marek Behún77652c72019-05-02 16:53:33 +0200324 else
325 return &board_topology_map_1g;
Marek Behún09e16b82017-06-09 19:28:45 +0200326}
327
328#ifndef CONFIG_SPL_BUILD
329static int set_regdomain(void)
330{
331 struct omnia_eeprom oep;
332 char rd[3] = {' ', ' ', 0};
333
334 if (omnia_read_eeprom(&oep))
335 memcpy(rd, &oep.region, 2);
336 else
337 puts("EEPROM regdomain read failed.\n");
338
339 printf("Regdomain set to %s\n", rd);
Simon Glass6a38e412017-08-03 12:22:09 -0600340 return env_set("regdomain", rd);
Marek Behún09e16b82017-06-09 19:28:45 +0200341}
Marek Behún0f2e66a2019-05-02 16:53:37 +0200342
Marek Behún0f2e66a2019-05-02 16:53:37 +0200343static void handle_reset_button(void)
344{
Pali Rohár905c3bf2021-06-14 16:45:58 +0200345 const char * const vars[1] = { "bootcmd_rescue", };
Marek Behún0f2e66a2019-05-02 16:53:37 +0200346 int ret;
347 u8 reset_status;
348
Pali Rohár905c3bf2021-06-14 16:45:58 +0200349 /*
350 * Ensure that bootcmd_rescue has always stock value, so that running
351 * run bootcmd_rescue
352 * always works correctly.
353 */
354 env_set_default_vars(1, (char * const *)vars, 0);
355
Marek Behún0f2e66a2019-05-02 16:53:37 +0200356 ret = omnia_mcu_read(CMD_GET_RESET, &reset_status, 1);
357 if (ret) {
358 printf("omnia_mcu_read failed: %i, reset status unknown!\n",
359 ret);
360 return;
361 }
362
363 env_set_ulong("omnia_reset", reset_status);
364
365 if (reset_status) {
Pali Rohár905c3bf2021-06-14 16:45:58 +0200366 const char * const vars[2] = {
Marek Behún09f8de22021-05-28 10:00:49 +0200367 "bootcmd",
Marek Behún09f8de22021-05-28 10:00:49 +0200368 "distro_bootcmd",
369 };
370
371 /*
372 * Set the above envs to their default values, in case the user
373 * managed to break them.
374 */
Pali Rohár905c3bf2021-06-14 16:45:58 +0200375 env_set_default_vars(2, (char * const *)vars, 0);
Marek Behún09f8de22021-05-28 10:00:49 +0200376
377 /* Ensure bootcmd_rescue is used by distroboot */
378 env_set("boot_targets", "rescue");
379
Marek Behún0f2e66a2019-05-02 16:53:37 +0200380 printf("RESET button was pressed, overwriting bootcmd!\n");
Marek Behún09f8de22021-05-28 10:00:49 +0200381 } else {
382 /*
383 * In case the user somehow managed to save environment with
384 * boot_targets=rescue, reset boot_targets to default value.
385 * This could happen in subsequent commands if bootcmd_rescue
386 * failed.
387 */
388 if (!strcmp(env_get("boot_targets"), "rescue")) {
389 const char * const vars[1] = {
390 "boot_targets",
391 };
392
393 env_set_default_vars(1, (char * const *)vars, 0);
394 }
Marek Behún0f2e66a2019-05-02 16:53:37 +0200395 }
396}
Marek Behún09e16b82017-06-09 19:28:45 +0200397#endif
398
399int board_early_init_f(void)
400{
Marek Behún09e16b82017-06-09 19:28:45 +0200401 /* Configure MPP */
402 writel(0x11111111, MVEBU_MPP_BASE + 0x00);
403 writel(0x11111111, MVEBU_MPP_BASE + 0x04);
404 writel(0x11244011, MVEBU_MPP_BASE + 0x08);
405 writel(0x22222111, MVEBU_MPP_BASE + 0x0c);
406 writel(0x22200002, MVEBU_MPP_BASE + 0x10);
407 writel(0x30042022, MVEBU_MPP_BASE + 0x14);
408 writel(0x55550555, MVEBU_MPP_BASE + 0x18);
409 writel(0x00005550, MVEBU_MPP_BASE + 0x1c);
410
411 /* Set GPP Out value */
412 writel(OMNIA_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00);
413 writel(OMNIA_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00);
414
415 /* Set GPP Polarity */
416 writel(OMNIA_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c);
417 writel(OMNIA_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c);
418
419 /* Set GPP Out Enable */
420 writel(OMNIA_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04);
421 writel(OMNIA_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04);
422
Marek Behún09e16b82017-06-09 19:28:45 +0200423 return 0;
424}
425
Marek Behún09e16b82017-06-09 19:28:45 +0200426int board_init(void)
427{
Marek Behún4dfc57e2019-05-02 16:53:31 +0200428 /* address of boot parameters */
Marek Behún09e16b82017-06-09 19:28:45 +0200429 gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
430
431#ifndef CONFIG_SPL_BUILD
Marek Behúnba53b6b2019-05-02 16:53:30 +0200432 disable_mcu_watchdog();
Marek Behún09e16b82017-06-09 19:28:45 +0200433#endif
434
435 return 0;
436}
Marek Behún09e16b82017-06-09 19:28:45 +0200437
438int board_late_init(void)
439{
440#ifndef CONFIG_SPL_BUILD
441 set_regdomain();
Marek Behún0f2e66a2019-05-02 16:53:37 +0200442 handle_reset_button();
Marek Behún09e16b82017-06-09 19:28:45 +0200443#endif
Marek Behúndb1e5c62019-05-24 14:57:53 +0200444 pci_init();
Marek Behún09e16b82017-06-09 19:28:45 +0200445
446 return 0;
447}
448
Marek Behún09e16b82017-06-09 19:28:45 +0200449static struct udevice *get_atsha204a_dev(void)
450{
Marek Behún4dfc57e2019-05-02 16:53:31 +0200451 static struct udevice *dev;
Marek Behún09e16b82017-06-09 19:28:45 +0200452
Marek Behún4dfc57e2019-05-02 16:53:31 +0200453 if (dev)
Marek Behún09e16b82017-06-09 19:28:45 +0200454 return dev;
455
456 if (uclass_get_device_by_name(UCLASS_MISC, "atsha204a@64", &dev)) {
457 puts("Cannot find ATSHA204A on I2C bus!\n");
458 dev = NULL;
459 }
460
461 return dev;
462}
Marek Behún09e16b82017-06-09 19:28:45 +0200463
464int checkboard(void)
465{
466 u32 version_num, serial_num;
467 int err = 1;
468
Marek Behún09e16b82017-06-09 19:28:45 +0200469 struct udevice *dev = get_atsha204a_dev();
470
471 if (dev) {
472 err = atsha204a_wakeup(dev);
473 if (err)
474 goto out;
475
476 err = atsha204a_read(dev, ATSHA204A_ZONE_OTP, false,
477 OMNIA_ATSHA204_OTP_VERSION,
Marek Behún4dfc57e2019-05-02 16:53:31 +0200478 (u8 *)&version_num);
Marek Behún09e16b82017-06-09 19:28:45 +0200479 if (err)
480 goto out;
481
482 err = atsha204a_read(dev, ATSHA204A_ZONE_OTP, false,
483 OMNIA_ATSHA204_OTP_SERIAL,
Marek Behún4dfc57e2019-05-02 16:53:31 +0200484 (u8 *)&serial_num);
Marek Behún09e16b82017-06-09 19:28:45 +0200485 if (err)
486 goto out;
487
488 atsha204a_sleep(dev);
489 }
490
491out:
Marek Behúnc4ba72a2019-05-02 16:53:34 +0200492 printf("Turris Omnia:\n");
493 printf(" RAM size: %i MiB\n", omnia_get_ram_size_gb() * 1024);
Marek Behún09e16b82017-06-09 19:28:45 +0200494 if (err)
Marek Behúnc4ba72a2019-05-02 16:53:34 +0200495 printf(" Serial Number: unknown\n");
Marek Behún09e16b82017-06-09 19:28:45 +0200496 else
Marek Behúnc4ba72a2019-05-02 16:53:34 +0200497 printf(" Serial Number: %08X%08X\n", be32_to_cpu(version_num),
498 be32_to_cpu(serial_num));
Marek Behún09e16b82017-06-09 19:28:45 +0200499
500 return 0;
501}
502
503static void increment_mac(u8 *mac)
504{
505 int i;
506
507 for (i = 5; i >= 3; i--) {
508 mac[i] += 1;
509 if (mac[i])
510 break;
511 }
512}
513
514int misc_init_r(void)
515{
Marek Behún09e16b82017-06-09 19:28:45 +0200516 int err;
517 struct udevice *dev = get_atsha204a_dev();
518 u8 mac0[4], mac1[4], mac[6];
519
520 if (!dev)
521 goto out;
522
523 err = atsha204a_wakeup(dev);
524 if (err)
525 goto out;
526
527 err = atsha204a_read(dev, ATSHA204A_ZONE_OTP, false,
528 OMNIA_ATSHA204_OTP_MAC0, mac0);
529 if (err)
530 goto out;
531
532 err = atsha204a_read(dev, ATSHA204A_ZONE_OTP, false,
533 OMNIA_ATSHA204_OTP_MAC1, mac1);
534 if (err)
535 goto out;
536
537 atsha204a_sleep(dev);
538
539 mac[0] = mac0[1];
540 mac[1] = mac0[2];
541 mac[2] = mac0[3];
542 mac[3] = mac1[1];
543 mac[4] = mac1[2];
544 mac[5] = mac1[3];
545
546 if (is_valid_ethaddr(mac))
Marek Behúncb50c712019-05-24 14:57:49 +0200547 eth_env_set_enetaddr("eth1addr", mac);
Marek Behún09e16b82017-06-09 19:28:45 +0200548
549 increment_mac(mac);
550
551 if (is_valid_ethaddr(mac))
Marek Behúncb50c712019-05-24 14:57:49 +0200552 eth_env_set_enetaddr("eth2addr", mac);
Marek Behún09e16b82017-06-09 19:28:45 +0200553
554 increment_mac(mac);
555
556 if (is_valid_ethaddr(mac))
Marek Behúncb50c712019-05-24 14:57:49 +0200557 eth_env_set_enetaddr("ethaddr", mac);
Marek Behún09e16b82017-06-09 19:28:45 +0200558
559out:
Marek Behún09e16b82017-06-09 19:28:45 +0200560 return 0;
561}
562
Marek Behún91ef59c2021-07-15 19:21:02 +0200563#if defined(CONFIG_OF_BOARD_SETUP)
564/*
565 * I plan to generalize this function and move it to common/fdt_support.c.
566 * This will require some more work on multiple boards, though, so for now leave
567 * it here.
568 */
569static bool fixup_mtd_partitions(void *blob, int offset, struct mtd_info *mtd)
570{
571 struct mtd_info *slave;
572 int parts;
573
574 parts = fdt_subnode_offset(blob, offset, "partitions");
575 if (parts < 0)
576 return false;
577
578 if (fdt_del_node(blob, parts) < 0)
579 return false;
580
581 parts = fdt_add_subnode(blob, offset, "partitions");
582 if (parts < 0)
583 return false;
584
585 if (fdt_setprop_u32(blob, parts, "#address-cells", 1) < 0)
586 return false;
587
588 if (fdt_setprop_u32(blob, parts, "#size-cells", 1) < 0)
589 return false;
590
591 if (fdt_setprop_string(blob, parts, "compatible",
592 "fixed-partitions") < 0)
593 return false;
594
595 mtd_probe_devices();
596
597 list_for_each_entry(slave, &mtd->partitions, node) {
598 char name[32];
599 int part;
600
601 snprintf(name, sizeof(name), "partition@%llx", slave->offset);
602 part = fdt_add_subnode(blob, parts, name);
603 if (part < 0)
604 return false;
605
606 if (fdt_setprop_u32(blob, part, "reg", slave->offset) < 0)
607 return false;
608
609 if (fdt_appendprop_u32(blob, part, "reg", slave->size) < 0)
610 return false;
611
612 if (fdt_setprop_string(blob, part, "label", slave->name) < 0)
613 return false;
614
615 if (!(slave->flags & MTD_WRITEABLE))
616 if (fdt_setprop_empty(blob, part, "read-only") < 0)
617 return false;
618
619 if (slave->flags & MTD_POWERUP_LOCK)
620 if (fdt_setprop_empty(blob, part, "lock") < 0)
621 return false;
622 }
623
624 return true;
625}
626
627int ft_board_setup(void *blob, struct bd_info *bd)
628{
629 struct mtd_info *mtd;
630 int node;
631
632 mtd = get_mtd_device_nm(OMNIA_SPI_NOR_PATH);
633 if (IS_ERR_OR_NULL(mtd))
634 goto fail;
635
636 node = fdt_path_offset(blob, OMNIA_SPI_NOR_PATH);
637 if (node < 0)
638 goto fail;
639
640 if (!fixup_mtd_partitions(blob, node, mtd))
641 goto fail;
642
643 return 0;
644
645fail:
646 printf("Failed fixing SPI NOR partitions!\n");
647 return 0;
648}
649#endif