blob: 19a9e112a43448f7142e984964d3fb2245b9a105 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
David Feng85fd5f12013-12-14 11:47:35 +08002/*
3 * (C) Copyright 2013
4 * David Feng <fenghua@phytium.com.cn>
David Feng85fd5f12013-12-14 11:47:35 +08005 */
6
7#ifndef _ASM_ARMV8_MMU_H_
8#define _ASM_ARMV8_MMU_H_
9
Simon Glassf11478f2019-12-28 10:45:07 -070010#include <hang.h>
Baruch Siach401885a2018-11-11 12:31:01 +020011#include <linux/const.h>
12
David Feng85fd5f12013-12-14 11:47:35 +080013/*
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -070014 * block/section address mask and size definitions.
David Feng85fd5f12013-12-14 11:47:35 +080015 */
Alexander Grafe317fe82016-03-04 01:09:47 +010016
17/* PAGE_SHIFT determines the page size */
18#undef PAGE_SIZE
Alexander Grafe317fe82016-03-04 01:09:47 +010019#define PAGE_SHIFT 12
20#define PAGE_SIZE (1 << PAGE_SHIFT)
Andy Yand2eb8c12017-08-17 15:55:50 +080021#define PAGE_MASK (~(PAGE_SIZE - 1))
Alexander Grafe317fe82016-03-04 01:09:47 +010022
David Feng85fd5f12013-12-14 11:47:35 +080023/***************************************************************/
24
25/*
26 * Memory types
27 */
28#define MT_DEVICE_NGNRNE 0
29#define MT_DEVICE_NGNRE 1
30#define MT_DEVICE_GRE 2
31#define MT_NORMAL_NC 3
32#define MT_NORMAL 4
33
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -070034#define MEMORY_ATTRIBUTES ((0x00 << (MT_DEVICE_NGNRNE * 8)) | \
35 (0x04 << (MT_DEVICE_NGNRE * 8)) | \
36 (0x0c << (MT_DEVICE_GRE * 8)) | \
37 (0x44 << (MT_NORMAL_NC * 8)) | \
38 (UL(0xff) << (MT_NORMAL * 8)))
David Feng85fd5f12013-12-14 11:47:35 +080039
40/*
41 * Hardware page table definitions.
42 *
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -070043 */
44
Alexander Grafe317fe82016-03-04 01:09:47 +010045#define PTE_TYPE_MASK (3 << 0)
46#define PTE_TYPE_FAULT (0 << 0)
47#define PTE_TYPE_TABLE (3 << 0)
Peng Fane0e98712017-11-28 10:31:28 +080048#define PTE_TYPE_PAGE (3 << 0)
Alexander Grafe317fe82016-03-04 01:09:47 +010049#define PTE_TYPE_BLOCK (1 << 0)
York Sun5bb14e02017-03-06 09:02:33 -080050#define PTE_TYPE_VALID (1 << 0)
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -070051
Marc Zyngier2b156992023-03-18 00:22:51 +080052#define PTE_RDONLY BIT(7)
53#define PTE_DBM BIT(51)
54
55#define PTE_TABLE_PXN BIT(59)
56#define PTE_TABLE_XN BIT(60)
57#define PTE_TABLE_AP BIT(61)
58#define PTE_TABLE_NS BIT(63)
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -070059
60/*
61 * Block
62 */
Alexander Grafe317fe82016-03-04 01:09:47 +010063#define PTE_BLOCK_MEMTYPE(x) ((x) << 2)
Alexander Grafce0a64e2016-03-04 01:09:54 +010064#define PTE_BLOCK_NS (1 << 5)
Alexander Grafe317fe82016-03-04 01:09:47 +010065#define PTE_BLOCK_NON_SHARE (0 << 8)
66#define PTE_BLOCK_OUTER_SHARE (2 << 8)
67#define PTE_BLOCK_INNER_SHARE (3 << 8)
68#define PTE_BLOCK_AF (1 << 10)
69#define PTE_BLOCK_NG (1 << 11)
70#define PTE_BLOCK_PXN (UL(1) << 53)
71#define PTE_BLOCK_UXN (UL(1) << 54)
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -070072
David Feng85fd5f12013-12-14 11:47:35 +080073/*
74 * AttrIndx[2:0]
75 */
76#define PMD_ATTRINDX(t) ((t) << 2)
77#define PMD_ATTRINDX_MASK (7 << 2)
York Sun5bb14e02017-03-06 09:02:33 -080078#define PMD_ATTRMASK (PTE_BLOCK_PXN | \
79 PTE_BLOCK_UXN | \
80 PMD_ATTRINDX_MASK | \
81 PTE_TYPE_VALID)
David Feng85fd5f12013-12-14 11:47:35 +080082
83/*
84 * TCR flags.
85 */
86#define TCR_T0SZ(x) ((64 - (x)) << 0)
87#define TCR_IRGN_NC (0 << 8)
88#define TCR_IRGN_WBWA (1 << 8)
89#define TCR_IRGN_WT (2 << 8)
90#define TCR_IRGN_WBNWA (3 << 8)
91#define TCR_IRGN_MASK (3 << 8)
92#define TCR_ORGN_NC (0 << 10)
93#define TCR_ORGN_WBWA (1 << 10)
94#define TCR_ORGN_WT (2 << 10)
95#define TCR_ORGN_WBNWA (3 << 10)
96#define TCR_ORGN_MASK (3 << 10)
97#define TCR_SHARED_NON (0 << 12)
Zhichun Hua5d849ac2015-06-29 15:49:37 +080098#define TCR_SHARED_OUTER (2 << 12)
99#define TCR_SHARED_INNER (3 << 12)
David Feng85fd5f12013-12-14 11:47:35 +0800100#define TCR_TG0_4K (0 << 14)
101#define TCR_TG0_64K (1 << 14)
102#define TCR_TG0_16K (2 << 14)
Alexander Graff03c0e42016-03-04 01:09:46 +0100103#define TCR_EPD1_DISABLE (1 << 23)
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -0700104
meitaoc1cbf7a2023-03-18 00:22:53 +0800105#define TCR_EL1_HA BIT(39)
106#define TCR_EL1_HD BIT(40)
107
108#define TCR_EL2_HA BIT(21)
109#define TCR_EL2_HD BIT(22)
110
111#define TCR_EL3_HA BIT(21)
112#define TCR_EL3_HD BIT(22)
Marc Zyngier2b156992023-03-18 00:22:51 +0800113
Andre Przywara11af9ed2022-05-09 17:08:49 +0100114#define TCR_EL1_RSVD (1U << 31)
115#define TCR_EL2_RSVD (1U << 31 | 1 << 23)
116#define TCR_EL3_RSVD (1U << 31 | 1 << 23)
Thierry Redinga3e45ab2015-08-20 11:52:14 +0200117
Andre Przywara630a7942022-06-14 00:11:10 +0100118#define HCR_EL2_E2H_BIT 34
119
York Sunef631942014-06-23 15:15:53 -0700120#ifndef __ASSEMBLY__
York Sunef631942014-06-23 15:15:53 -0700121static inline void set_ttbr_tcr_mair(int el, u64 table, u64 tcr, u64 attr)
122{
123 asm volatile("dsb sy");
124 if (el == 1) {
125 asm volatile("msr ttbr0_el1, %0" : : "r" (table) : "memory");
126 asm volatile("msr tcr_el1, %0" : : "r" (tcr) : "memory");
127 asm volatile("msr mair_el1, %0" : : "r" (attr) : "memory");
128 } else if (el == 2) {
129 asm volatile("msr ttbr0_el2, %0" : : "r" (table) : "memory");
130 asm volatile("msr tcr_el2, %0" : : "r" (tcr) : "memory");
131 asm volatile("msr mair_el2, %0" : : "r" (attr) : "memory");
132 } else if (el == 3) {
133 asm volatile("msr ttbr0_el3, %0" : : "r" (table) : "memory");
134 asm volatile("msr tcr_el3, %0" : : "r" (tcr) : "memory");
135 asm volatile("msr mair_el3, %0" : : "r" (attr) : "memory");
136 } else {
137 hang();
138 }
139 asm volatile("isb");
140}
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -0700141
142struct mm_region {
York Sunc7104e52016-06-24 16:46:22 -0700143 u64 virt;
144 u64 phys;
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -0700145 u64 size;
146 u64 attrs;
147};
Alexander Graf6b3e7ca2016-03-04 01:09:48 +0100148
149extern struct mm_region *mem_map;
York Suna81fcd12016-06-24 16:46:20 -0700150void setup_pgtables(void);
Andre Przywara630a7942022-06-14 00:11:10 +0100151u64 get_tcr(u64 *pips, u64 *pva_bits);
York Sunef631942014-06-23 15:15:53 -0700152#endif
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -0700153
David Feng85fd5f12013-12-14 11:47:35 +0800154#endif /* _ASM_ARMV8_MMU_H_ */