blob: c10948838fd073b954c0c15d789533e42a746905 [file] [log] [blame]
Kim Phillips1cb07e62008-01-16 00:38:05 -06001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 * Kevin Lam <kevin.lam@freescale.com>
4 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Kim Phillips1cb07e62008-01-16 00:38:05 -06007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
Peter Tyser72f2d392009-05-22 17:23:25 -050016#define CONFIG_MPC837x 1 /* MPC837x CPU specific */
Kim Phillips1cb07e62008-01-16 00:38:05 -060017#define CONFIG_MPC837XERDB 1
18
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020019#define CONFIG_SYS_TEXT_BASE 0xFE000000
20
Kim Phillips1cb07e62008-01-16 00:38:05 -060021#define CONFIG_PCI 1
22
Anton Vorontsov2b3c0042008-03-24 17:40:43 +030023#define CONFIG_BOARD_EARLY_INIT_F
Timur Tabi3e1d49a2008-02-08 13:15:55 -060024#define CONFIG_MISC_INIT_R
Anton Vorontsov3628a932009-06-10 00:25:30 +040025#define CONFIG_HWCONFIG
Timur Tabi3e1d49a2008-02-08 13:15:55 -060026
27/*
28 * On-board devices
29 */
30#define CONFIG_TSEC_ENET /* TSEC Ethernet support */
31#define CONFIG_VSC7385_ENET
32
Kim Phillips1cb07e62008-01-16 00:38:05 -060033/*
34 * System Clock Setup
35 */
36#ifdef CONFIG_PCISLAVE
37#define CONFIG_83XX_PCICLK 66666667 /* in HZ */
38#else
39#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
Kim Phillipsf1384292009-07-23 14:09:38 -050040#define CONFIG_PCIE
Kim Phillips1cb07e62008-01-16 00:38:05 -060041#endif
42
43#ifndef CONFIG_SYS_CLK_FREQ
44#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
45#endif
46
47/*
48 * Hardware Reset Configuration Word
49 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050#define CONFIG_SYS_HRCW_LOW (\
Kim Phillips1cb07e62008-01-16 00:38:05 -060051 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
52 HRCWL_DDR_TO_SCB_CLK_1X1 |\
53 HRCWL_SVCOD_DIV_2 |\
54 HRCWL_CSB_TO_CLKIN_5X1 |\
55 HRCWL_CORE_TO_CSB_2X1)
56
57#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips1cb07e62008-01-16 00:38:05 -060059 HRCWH_PCI_AGENT |\
60 HRCWH_PCI1_ARBITER_DISABLE |\
61 HRCWH_CORE_ENABLE |\
62 HRCWH_FROM_0XFFF00100 |\
63 HRCWH_BOOTSEQ_DISABLE |\
64 HRCWH_SW_WATCHDOG_DISABLE |\
65 HRCWH_ROM_LOC_LOCAL_16BIT |\
66 HRCWH_RL_EXT_LEGACY |\
67 HRCWH_TSEC1M_IN_RGMII |\
68 HRCWH_TSEC2M_IN_RGMII |\
69 HRCWH_BIG_ENDIAN |\
70 HRCWH_LDP_CLEAR)
71#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips1cb07e62008-01-16 00:38:05 -060073 HRCWH_PCI_HOST |\
74 HRCWH_PCI1_ARBITER_ENABLE |\
75 HRCWH_CORE_ENABLE |\
76 HRCWH_FROM_0X00000100 |\
77 HRCWH_BOOTSEQ_DISABLE |\
78 HRCWH_SW_WATCHDOG_DISABLE |\
79 HRCWH_ROM_LOC_LOCAL_16BIT |\
80 HRCWH_RL_EXT_LEGACY |\
81 HRCWH_TSEC1M_IN_RGMII |\
82 HRCWH_TSEC2M_IN_RGMII |\
83 HRCWH_BIG_ENDIAN |\
84 HRCWH_LDP_CLEAR)
85#endif
86
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087/* System performance - define the value i.e. CONFIG_SYS_XXX
Kim Phillips1cb07e62008-01-16 00:38:05 -060088*/
89
90/* Arbiter Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger93831bb2011-10-11 23:57:19 -050092#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Kim Phillips1cb07e62008-01-16 00:38:05 -060093
94/* System Priority Control Regsiter */
Joe Hershberger93831bb2011-10-11 23:57:19 -050095#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1&2 emergency priority (0-3) */
Kim Phillips1cb07e62008-01-16 00:38:05 -060096
97/* System Clock Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */
99#define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500100#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600101
102/*
103 * System IO Config
104 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_SICRH 0x08200000
106#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600107
108/*
109 * Output Buffer Impedance
110 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_OBIR 0x30100000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600112
113/*
114 * IMMR new address
115 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_IMMR 0xE0000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600117
118/*
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600119 * Device configurations
120 */
121
122/* Vitesse 7385 */
123
124#ifdef CONFIG_VSC7385_ENET
125
126#define CONFIG_TSEC2
127
128/* The flash address and size of the VSC7385 firmware image */
129#define CONFIG_VSC7385_IMAGE 0xFE7FE000
130#define CONFIG_VSC7385_IMAGE_SIZE 8192
131
132#endif
133
134/*
Kim Phillips1cb07e62008-01-16 00:38:05 -0600135 * DDR Setup
136 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
138#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
139#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
140#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000
141#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillips1cb07e62008-01-16 00:38:05 -0600142
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600144
145#undef CONFIG_DDR_ECC /* support DDR ECC function */
146#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
147
148#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
149
150/*
151 * Manually set up DDR parameters
152 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershbergercc03b802011-10-11 23:57:29 -0500154#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
155#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
156 | CSCONFIG_ODT_WR_ONLY_CURRENT \
157 | CSCONFIG_ROW_BIT_13 \
158 | CSCONFIG_COL_BIT_10)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600159
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_DDR_TIMING_3 0x00000000
161#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600162 | (0 << TIMING_CFG0_WRT_SHIFT) \
163 | (0 << TIMING_CFG0_RRT_SHIFT) \
164 | (0 << TIMING_CFG0_WWT_SHIFT) \
165 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
166 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
167 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
168 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600169 /* 0x00260802 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600171 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
172 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
173 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
174 | (13 << TIMING_CFG1_REFREC_SHIFT) \
175 | (3 << TIMING_CFG1_WRREC_SHIFT) \
176 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
177 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600178 /* 0x3937d322 */
Joe Hershbergercc03b802011-10-11 23:57:29 -0500179#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
180 | (5 << TIMING_CFG2_CPO_SHIFT) \
181 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
182 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
183 | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
184 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
185 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
186 /* 0x02984cc8 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600187
Kim Phillips5202ba32009-08-21 16:33:15 -0500188#define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
189 | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600190 /* 0x06090100 */
191
192#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500193#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500194 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
195 | SDRAM_CFG_32_BE \
196 | SDRAM_CFG_2T_EN)
197 /* 0x43088000 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600198#else
Joe Hershberger93831bb2011-10-11 23:57:19 -0500199#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500200 | SDRAM_CFG_SDRAM_TYPE_DDR2)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500201 /* 0x43000000 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600202#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Kim Phillips5202ba32009-08-21 16:33:15 -0500204#define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500205 | (0x0442 << SDRAM_MODE_SD_SHIFT))
206 /* 0x04400442 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_DDR_MODE2 0x00000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600208
209/*
210 * Memory test
211 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
213#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
214#define CONFIG_SYS_MEMTEST_END 0x0ef70010
Kim Phillips1cb07e62008-01-16 00:38:05 -0600215
216/*
217 * The reserved memory
218 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200219#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600220
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
222#define CONFIG_SYS_RAMBOOT
Kim Phillips1cb07e62008-01-16 00:38:05 -0600223#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#undef CONFIG_SYS_RAMBOOT
Kim Phillips1cb07e62008-01-16 00:38:05 -0600225#endif
226
Kevin Hao349a0152016-07-08 11:25:14 +0800227#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500228#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600229
230/*
231 * Initial RAM Base Address Setup
232 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_INIT_RAM_LOCK 1
234#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200235#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500236#define CONFIG_SYS_GBL_DATA_OFFSET \
237 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600238
239/*
240 * Local Bus Configuration & Clock Setup
241 */
Kim Phillips328040a2009-09-25 18:19:44 -0500242#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
243#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_LBC_LBCR 0x00000000
Becky Brucedfe6e232010-06-17 11:37:18 -0500245#define CONFIG_FSL_ELBC 1
Kim Phillips1cb07e62008-01-16 00:38:05 -0600246
247/*
248 * FLASH on the Local Bus
249 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200251#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
253#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600254
Joe Hershberger93831bb2011-10-11 23:57:19 -0500255#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
256#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
257#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600258
Joe Hershberger93831bb2011-10-11 23:57:19 -0500259 /* Window base at flash base */
260#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600262
Joe Hershberger93831bb2011-10-11 23:57:19 -0500263#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500264 | BR_PS_16 /* 16 bit port */ \
265 | BR_MS_GPCM /* MSEL = GPCM */ \
266 | BR_V) /* valid */
267#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600268 | OR_GPCM_XACS \
269 | OR_GPCM_SCY_9 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500270 | OR_GPCM_EHTR_SET \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600271 | OR_GPCM_EAD)
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500272 /* 0xFF800191 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600273
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
275#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600276
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#undef CONFIG_SYS_FLASH_CHECKSUM
278#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
279#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600280
Anton Vorontsovaf170452008-03-24 17:40:23 +0300281/*
282 * NAND Flash on the Local Bus
283 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500284#define CONFIG_SYS_NAND_BASE 0xE0600000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500285#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500286 | BR_DECC_CHK_GEN /* Use HW ECC */ \
287 | BR_PS_8 /* 8 bit port */ \
288 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500289 | BR_V) /* valid */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500290#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500291 | OR_FCM_CSCT \
292 | OR_FCM_CST \
293 | OR_FCM_CHT \
294 | OR_FCM_SCY_1 \
295 | OR_FCM_TRLX \
296 | OR_FCM_EHTR)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500298#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Anton Vorontsovaf170452008-03-24 17:40:23 +0300299
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600300/* Vitesse 7385 */
301
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600303
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600304#ifdef CONFIG_VSC7385_ENET
305
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500306#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
307 | BR_PS_8 \
308 | BR_MS_GPCM \
309 | BR_V)
310 /* 0xF0000801 */
311#define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \
312 | OR_GPCM_CSNT \
313 | OR_GPCM_XACS \
314 | OR_GPCM_SCY_15 \
315 | OR_GPCM_SETA \
316 | OR_GPCM_TRLX_SET \
317 | OR_GPCM_EHTR_SET \
318 | OR_GPCM_EAD)
319 /* 0xfffe09ff */
320
Joe Hershberger93831bb2011-10-11 23:57:19 -0500321 /* Access Base */
322#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500323#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600324
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600325#endif
326
Kim Phillips1cb07e62008-01-16 00:38:05 -0600327/*
328 * Serial Port
329 */
330#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331#define CONFIG_SYS_NS16550_SERIAL
332#define CONFIG_SYS_NS16550_REG_SIZE 1
333#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600334
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200335#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500336 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips1cb07e62008-01-16 00:38:05 -0600337
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
339#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600340
Anton Vorontsov2b3c0042008-03-24 17:40:43 +0300341/* SERDES */
342#define CONFIG_FSL_SERDES
343#define CONFIG_FSL_SERDES1 0xe3000
344#define CONFIG_FSL_SERDES2 0xe3100
345
Kim Phillips1cb07e62008-01-16 00:38:05 -0600346/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200347#define CONFIG_SYS_I2C
348#define CONFIG_SYS_I2C_FSL
349#define CONFIG_SYS_FSL_I2C_SPEED 400000
350#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
351#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
352#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips1cb07e62008-01-16 00:38:05 -0600353
354/*
355 * Config on-board RTC
356 */
357#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200358#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600359
360/*
361 * General PCI
362 * Addresses are mapped 1-1.
363 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500364#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
365#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
366#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200367#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
368#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
369#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
370#define CONFIG_SYS_PCI_IO_BASE 0x00000000
371#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
372#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600373
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200374#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
375#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
376#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600377
Anton Vorontsov45a30ee2009-02-19 18:20:52 +0300378#define CONFIG_SYS_PCIE1_BASE 0xA0000000
379#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
380#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
381#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
382#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
383#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
384#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
385#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
386#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
387
388#define CONFIG_SYS_PCIE2_BASE 0xC0000000
389#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
390#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
391#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
392#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
393#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
394#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
395#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
396#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
397
Kim Phillips1cb07e62008-01-16 00:38:05 -0600398#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000399#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillips1cb07e62008-01-16 00:38:05 -0600400#define CONFIG_PCI_PNP /* do pci plug-and-play */
401
Kim Phillips1cb07e62008-01-16 00:38:05 -0600402#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200403#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600404#endif /* CONFIG_PCI */
405
Kim Phillips1cb07e62008-01-16 00:38:05 -0600406/*
407 * TSEC
408 */
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600409#ifdef CONFIG_TSEC_ENET
Kim Phillips1cb07e62008-01-16 00:38:05 -0600410
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600411#define CONFIG_GMII /* MII PHY management */
412
413#define CONFIG_TSEC1
414
415#ifdef CONFIG_TSEC1
416#define CONFIG_HAS_ETH0
Kim Phillips1cb07e62008-01-16 00:38:05 -0600417#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200418#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600419#define TSEC1_PHY_ADDR 2
Kim Phillips1cb07e62008-01-16 00:38:05 -0600420#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600421#define TSEC1_PHYIDX 0
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600422#endif
Kim Phillips1cb07e62008-01-16 00:38:05 -0600423
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600424#ifdef CONFIG_TSEC2
425#define CONFIG_HAS_ETH1
426#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200427#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600428#define TSEC2_PHY_ADDR 0x1c
429#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
430#define TSEC2_PHYIDX 0
431#endif
Kim Phillips1cb07e62008-01-16 00:38:05 -0600432
433/* Options are: TSEC[0-1] */
434#define CONFIG_ETHPRIME "TSEC0"
435
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600436#endif
437
Kim Phillips1cb07e62008-01-16 00:38:05 -0600438/*
Kim Phillips0daba0e2008-03-28 14:31:23 -0500439 * SATA
440 */
441#define CONFIG_LIBATA
442#define CONFIG_FSL_SATA
443
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200444#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips0daba0e2008-03-28 14:31:23 -0500445#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200446#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500447#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
448#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500449#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200450#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500451#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
452#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500453
454#ifdef CONFIG_FSL_SATA
455#define CONFIG_LBA48
456#define CONFIG_CMD_SATA
457#define CONFIG_DOS_PARTITION
Kim Phillips0daba0e2008-03-28 14:31:23 -0500458#endif
459
460/*
Kim Phillips1cb07e62008-01-16 00:38:05 -0600461 * Environment
462 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200463#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200464 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger93831bb2011-10-11 23:57:19 -0500465 #define CONFIG_ENV_ADDR \
466 (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200467 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */
468 #define CONFIG_ENV_SIZE 0x4000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600469#else
Joe Hershberger93831bb2011-10-11 23:57:19 -0500470 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200471 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200472 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200473 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600474#endif
475
476#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200477#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600478
479/*
480 * BOOTP options
481 */
482#define CONFIG_BOOTP_BOOTFILESIZE
483#define CONFIG_BOOTP_BOOTPATH
484#define CONFIG_BOOTP_GATEWAY
485#define CONFIG_BOOTP_HOSTNAME
486
Kim Phillips1cb07e62008-01-16 00:38:05 -0600487/*
488 * Command line configuration.
489 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600490#define CONFIG_CMD_DATE
491
492#if defined(CONFIG_PCI)
493#define CONFIG_CMD_PCI
494#endif
495
Kim Phillips1cb07e62008-01-16 00:38:05 -0600496#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500497#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600498
499#undef CONFIG_WATCHDOG /* watchdog disabled */
500
Anton Vorontsov3628a932009-06-10 00:25:30 +0400501#define CONFIG_MMC 1
502
503#ifdef CONFIG_MMC
504#define CONFIG_FSL_ESDHC
Chenhui Zhao025eab02011-01-04 17:23:05 +0800505#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsov3628a932009-06-10 00:25:30 +0400506#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Anton Vorontsov3628a932009-06-10 00:25:30 +0400507#define CONFIG_GENERIC_MMC
Anton Vorontsov3628a932009-06-10 00:25:30 +0400508#define CONFIG_DOS_PARTITION
509#endif
510
Kim Phillips1cb07e62008-01-16 00:38:05 -0600511/*
512 * Miscellaneous configurable options
513 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500514#define CONFIG_SYS_LONGHELP /* undef to save memory */
515#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600516
517#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200518 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600519#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200520 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600521#endif
522
Joe Hershberger93831bb2011-10-11 23:57:19 -0500523 /* Print Buffer Size */
524#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
525#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
526 /* Boot Argument Buffer Size */
527#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Kim Phillips1cb07e62008-01-16 00:38:05 -0600528
529/*
530 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700531 * have to be in the first 256 MB of memory, since this is
Kim Phillips1cb07e62008-01-16 00:38:05 -0600532 * the maximum mapped by the Linux kernel during initialization.
533 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500534#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao9c747962016-07-08 11:25:15 +0800535#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600536
537/*
538 * Core HID Setup
539 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500540#define CONFIG_SYS_HID0_INIT 0x000000000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500541#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
542 | HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200543#define CONFIG_SYS_HID2 HID2_HBE
Kim Phillips1cb07e62008-01-16 00:38:05 -0600544
545/*
546 * MMU Setup
547 */
548
Becky Bruce03ea1be2008-05-08 19:02:12 -0500549#define CONFIG_HIGH_BATS 1 /* High BATs supported */
550
Kim Phillips1cb07e62008-01-16 00:38:05 -0600551/* DDR: cache cacheable */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200552#define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
553#define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600554
Joe Hershberger93831bb2011-10-11 23:57:19 -0500555#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500556 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500557 | BATL_MEMCOHERENCE)
558#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
559 | BATU_BL_256M \
560 | BATU_VS \
561 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200562#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
563#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600564
Joe Hershberger93831bb2011-10-11 23:57:19 -0500565#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500566 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500567 | BATL_MEMCOHERENCE)
568#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
569 | BATU_BL_256M \
570 | BATU_VS \
571 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200572#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
573#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600574
575/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500576#define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500577 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500578 | BATL_CACHEINHIBIT \
579 | BATL_GUARDEDSTORAGE)
580#define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
581 | BATU_BL_8M \
582 | BATU_VS \
583 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200584#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
585#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600586
587/* L2 Switch: cache-inhibit and guarded */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500588#define CONFIG_SYS_IBAT3L (CONFIG_SYS_VSC7385_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500589 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500590 | BATL_CACHEINHIBIT \
591 | BATL_GUARDEDSTORAGE)
592#define CONFIG_SYS_IBAT3U (CONFIG_SYS_VSC7385_BASE \
593 | BATU_BL_128K \
594 | BATU_VS \
595 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200596#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
597#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600598
599/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500600#define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500601 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500602 | BATL_MEMCOHERENCE)
603#define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
604 | BATU_BL_32M \
605 | BATU_VS \
606 | BATU_VP)
607#define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500608 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500609 | BATL_CACHEINHIBIT \
610 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200611#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600612
613/* Stack in dcache: cacheable, no memory coherence */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500614#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500615#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
616 | BATU_BL_128K \
617 | BATU_VS \
618 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200619#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
620#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600621
622#ifdef CONFIG_PCI
623/* PCI MEM space: cacheable */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500624#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500625 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500626 | BATL_MEMCOHERENCE)
627#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
628 | BATU_BL_256M \
629 | BATU_VS \
630 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200631#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
632#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600633/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500634#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500635 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500636 | BATL_CACHEINHIBIT \
637 | BATL_GUARDEDSTORAGE)
638#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
639 | BATU_BL_256M \
640 | BATU_VS \
641 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200642#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
643#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600644#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200645#define CONFIG_SYS_IBAT6L (0)
646#define CONFIG_SYS_IBAT6U (0)
647#define CONFIG_SYS_IBAT7L (0)
648#define CONFIG_SYS_IBAT7U (0)
649#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
650#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
651#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
652#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600653#endif
654
Kim Phillips1cb07e62008-01-16 00:38:05 -0600655#if defined(CONFIG_CMD_KGDB)
656#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600657#endif
658
659/*
660 * Environment Configuration
661 */
662#define CONFIG_ENV_OVERWRITE
663
Anton Vorontsov07e60912008-03-14 23:20:18 +0300664#define CONFIG_HAS_FSL_DR_USB
Nikhil Badolac4cff522014-10-20 16:31:01 +0530665#define CONFIG_USB_EHCI
666#define CONFIG_USB_EHCI_FSL
667#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov07e60912008-03-14 23:20:18 +0300668
Joe Hershberger93831bb2011-10-11 23:57:19 -0500669#define CONFIG_NETDEV "eth1"
Kim Phillips1cb07e62008-01-16 00:38:05 -0600670
671#define CONFIG_HOSTNAME mpc837x_rdb
Joe Hershberger257ff782011-10-13 13:03:47 +0000672#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershberger93831bb2011-10-11 23:57:19 -0500673#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000674#define CONFIG_BOOTFILE "uImage"
Joe Hershberger93831bb2011-10-11 23:57:19 -0500675 /* U-Boot image on TFTP server */
676#define CONFIG_UBOOTPATH "u-boot.bin"
677#define CONFIG_FDTFILE "mpc8379_rdb.dtb"
Kim Phillips1cb07e62008-01-16 00:38:05 -0600678
Joe Hershberger93831bb2011-10-11 23:57:19 -0500679 /* default location for tftp and bootm */
680#define CONFIG_LOADADDR 800000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600681#define CONFIG_BAUDRATE 115200
682
Kim Phillips1cb07e62008-01-16 00:38:05 -0600683#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500684 "netdev=" CONFIG_NETDEV "\0" \
685 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600686 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200687 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
688 " +$filesize; " \
689 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
690 " +$filesize; " \
691 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
692 " $filesize; " \
693 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
694 " +$filesize; " \
695 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
696 " $filesize\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500697 "fdtaddr=780000\0" \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500698 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600699 "ramdiskaddr=1000000\0" \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500700 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600701 "console=ttyS0\0" \
702 "setbootargs=setenv bootargs " \
703 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
704 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500705 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
706 "$netdev:off " \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600707 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
708
709#define CONFIG_NFSBOOTCOMMAND \
710 "setenv rootdev /dev/nfs;" \
711 "run setbootargs;" \
712 "run setipargs;" \
713 "tftp $loadaddr $bootfile;" \
714 "tftp $fdtaddr $fdtfile;" \
715 "bootm $loadaddr - $fdtaddr"
716
717#define CONFIG_RAMBOOTCOMMAND \
718 "setenv rootdev /dev/ram;" \
719 "run setbootargs;" \
720 "tftp $ramdiskaddr $ramdiskfile;" \
721 "tftp $loadaddr $bootfile;" \
722 "tftp $fdtaddr $fdtfile;" \
723 "bootm $loadaddr $ramdiskaddr $fdtaddr"
724
Kim Phillips1cb07e62008-01-16 00:38:05 -0600725#endif /* __CONFIG_H */