blob: f1da278d5159d410cf07f311102026663173c4d9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiewade32cd2007-08-16 05:04:31 -05002/*
3 * Configuation settings for the esd TASREG board.
4 *
5 * (C) Copyright 2004
6 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
TsiChungLiewade32cd2007-08-16 05:04:31 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5249EVB_H
14#define _M5249EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiewade32cd2007-08-16 05:04:31 -050020
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewade32cd2007-08-16 05:04:31 -050022
TsiChungLiewade32cd2007-08-16 05:04:31 -050023#undef CONFIG_MONITOR_IS_IN_RAM /* no pre-loader required!!! ;-) */
24
25/*
TsiChungLiewade32cd2007-08-16 05:04:31 -050026 * Clock configuration: enable only one of the following options
27 */
28
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020029#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
30#define CONFIG_SYS_FAST_CLK 1 /* MCF5249 can run at 140MHz */
31#define CONFIG_SYS_CLK 132025600 /* MCF5249 can run at 140MHz */
TsiChungLiewade32cd2007-08-16 05:04:31 -050032
33/*
34 * Low Level Configuration Settings
35 * (address mappings, register initial values, etc.)
36 * You should know what you are doing if you make changes here.
37 */
38
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020039#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
40#define CONFIG_SYS_MBAR2 0x80000000
TsiChungLiewade32cd2007-08-16 05:04:31 -050041
42/*-----------------------------------------------------------------------
43 * Definitions for initial stack pointer and data area (in DPRAM)
44 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020045#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020046#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
TsiChungLiewade32cd2007-08-16 05:04:31 -050047
angelo@sysam.it6312a952015-03-29 22:54:16 +020048#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -060049 . = DEFINED(env_offset) ? env_offset : .; \
50 env/embedded.o(.text);
angelo@sysam.it6312a952015-03-29 22:54:16 +020051
TsiChungLiewade32cd2007-08-16 05:04:31 -050052/*-----------------------------------------------------------------------
53 * Start addresses for the final memory configuration
54 * (Set up by the startup code)
Tom Rinibb4dd962022-11-16 13:10:37 -050055 * Please note that CFG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewade32cd2007-08-16 05:04:31 -050056 */
Tom Rinibb4dd962022-11-16 13:10:37 -050057#define CFG_SYS_SDRAM_BASE 0x00000000
58#define CFG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew7f1a0462008-10-21 10:03:07 +000059#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
TsiChungLiewade32cd2007-08-16 05:04:31 -050060
61#if 0 /* test-only */
62#define CONFIG_PRAM 512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */
63#endif
64
TsiChungLiewade32cd2007-08-16 05:04:31 -050065/*
66 * For booting Linux, the board info and command line data
67 * have to be in the first 8 MB of memory, since this is
68 * the maximum mapped by the Linux kernel during initialization ??
69 */
Tom Rinibb4dd962022-11-16 13:10:37 -050070#define CONFIG_SYS_BOOTMAPSZ (CFG_SYS_SDRAM_BASE + (CFG_SYS_SDRAM_SIZE << 20))
TsiChungLiewade32cd2007-08-16 05:04:31 -050071
72/*-----------------------------------------------------------------------
73 * FLASH organization
74 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiewade32cd2007-08-16 05:04:31 -050076
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
TsiChungLiewade32cd2007-08-16 05:04:31 -050079#endif
80
81/*-----------------------------------------------------------------------
82 * Cache Configuration
83 */
TsiChungLiewade32cd2007-08-16 05:04:31 -050084
TsiChung Liew0ee47d42010-03-11 22:12:53 -060085#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020086 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -060087#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020088 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -060089#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
90#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
91 CF_ADDRMASK(2) | \
92 CF_ACR_EN | CF_ACR_SM_ALL)
Tom Rinibb4dd962022-11-16 13:10:37 -050093#define CONFIG_SYS_CACHE_ACR1 (CFG_SYS_SDRAM_BASE | \
94 CF_ADDRMASK(CFG_SYS_SDRAM_SIZE) | \
TsiChung Liew0ee47d42010-03-11 22:12:53 -060095 CF_ACR_EN | CF_ACR_SM_ALL)
96#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
97 CF_CACR_DBWE)
98
TsiChungLiewade32cd2007-08-16 05:04:31 -050099/*-----------------------------------------------------------------------
100 * Memory bank definitions
101 */
102
103/* CS0 - AMD Flash, address 0xffc00000 */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000104#define CONFIG_SYS_CS0_BASE 0xffe00000
105#define CONFIG_SYS_CS0_CTRL 0x00001980 /* WS=0110, AA=1, PS=10 */
TsiChungLiewade32cd2007-08-16 05:04:31 -0500106/** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000107#define CONFIG_SYS_CS0_MASK 0x003f0021 /* 4MB, AA=0, WP=0, C/I=1, V=1 */
TsiChungLiewade32cd2007-08-16 05:04:31 -0500108
109/* CS1 - FPGA, address 0xe0000000 */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000110#define CONFIG_SYS_CS1_BASE 0xe0000000
111#define CONFIG_SYS_CS1_CTRL 0x00000d80 /* WS=0011, AA=1, PS=10 */
112#define CONFIG_SYS_CS1_MASK 0x00010001 /* 128kB, AA=0, WP=0, C/I=0, V=1*/
TsiChungLiewade32cd2007-08-16 05:04:31 -0500113
114/*-----------------------------------------------------------------------
115 * Port configuration
116 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
118#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54*/
119#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
120#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
121#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
122#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
123#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChungLiewade32cd2007-08-16 05:04:31 -0500124
125#endif /* M5249 */