Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 2 | /* |
| 3 | * Configuation settings for the esd TASREG board. |
| 4 | * |
| 5 | * (C) Copyright 2004 |
| 6 | * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | /* |
| 10 | * board/config.h - configuration options, board specific |
| 11 | */ |
| 12 | |
| 13 | #ifndef _M5249EVB_H |
| 14 | #define _M5249EVB_H |
| 15 | |
| 16 | /* |
| 17 | * High Level Configuration Options |
| 18 | * (easy to change) |
| 19 | */ |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 20 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 21 | #define CONFIG_SYS_UART_PORT (0) |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 22 | |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 23 | #undef CONFIG_MONITOR_IS_IN_RAM /* no pre-loader required!!! ;-) */ |
| 24 | |
| 25 | /* |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 26 | * Clock configuration: enable only one of the following options |
| 27 | */ |
| 28 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 29 | #undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */ |
| 30 | #define CONFIG_SYS_FAST_CLK 1 /* MCF5249 can run at 140MHz */ |
| 31 | #define CONFIG_SYS_CLK 132025600 /* MCF5249 can run at 140MHz */ |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 32 | |
| 33 | /* |
| 34 | * Low Level Configuration Settings |
| 35 | * (address mappings, register initial values, etc.) |
| 36 | * You should know what you are doing if you make changes here. |
| 37 | */ |
| 38 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 39 | #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */ |
| 40 | #define CONFIG_SYS_MBAR2 0x80000000 |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 41 | |
| 42 | /*----------------------------------------------------------------------- |
| 43 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 44 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 45 | #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 46 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */ |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 47 | |
angelo@sysam.it | 6312a95 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 48 | #define LDS_BOARD_TEXT \ |
Simon Glass | 547cb40 | 2017-08-03 12:21:49 -0600 | [diff] [blame] | 49 | . = DEFINED(env_offset) ? env_offset : .; \ |
| 50 | env/embedded.o(.text); |
angelo@sysam.it | 6312a95 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 51 | |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 52 | /*----------------------------------------------------------------------- |
| 53 | * Start addresses for the final memory configuration |
| 54 | * (Set up by the startup code) |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame^] | 55 | * Please note that CFG_SYS_SDRAM_BASE _must_ start at 0 |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 56 | */ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame^] | 57 | #define CFG_SYS_SDRAM_BASE 0x00000000 |
| 58 | #define CFG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */ |
TsiChung Liew | 7f1a046 | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 59 | #define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE) |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 60 | |
| 61 | #if 0 /* test-only */ |
| 62 | #define CONFIG_PRAM 512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */ |
| 63 | #endif |
| 64 | |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 65 | /* |
| 66 | * For booting Linux, the board info and command line data |
| 67 | * have to be in the first 8 MB of memory, since this is |
| 68 | * the maximum mapped by the Linux kernel during initialization ?? |
| 69 | */ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame^] | 70 | #define CONFIG_SYS_BOOTMAPSZ (CFG_SYS_SDRAM_BASE + (CFG_SYS_SDRAM_SIZE << 20)) |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 71 | |
| 72 | /*----------------------------------------------------------------------- |
| 73 | * FLASH organization |
| 74 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 75 | #ifdef CONFIG_SYS_FLASH_CFI |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 76 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 77 | # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 78 | # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 79 | #endif |
| 80 | |
| 81 | /*----------------------------------------------------------------------- |
| 82 | * Cache Configuration |
| 83 | */ |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 84 | |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 85 | #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 86 | CONFIG_SYS_INIT_RAM_SIZE - 8) |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 87 | #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 88 | CONFIG_SYS_INIT_RAM_SIZE - 4) |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 89 | #define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM) |
| 90 | #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \ |
| 91 | CF_ADDRMASK(2) | \ |
| 92 | CF_ACR_EN | CF_ACR_SM_ALL) |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame^] | 93 | #define CONFIG_SYS_CACHE_ACR1 (CFG_SYS_SDRAM_BASE | \ |
| 94 | CF_ADDRMASK(CFG_SYS_SDRAM_SIZE) | \ |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 95 | CF_ACR_EN | CF_ACR_SM_ALL) |
| 96 | #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \ |
| 97 | CF_CACR_DBWE) |
| 98 | |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 99 | /*----------------------------------------------------------------------- |
| 100 | * Memory bank definitions |
| 101 | */ |
| 102 | |
| 103 | /* CS0 - AMD Flash, address 0xffc00000 */ |
TsiChung Liew | 7f1a046 | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 104 | #define CONFIG_SYS_CS0_BASE 0xffe00000 |
| 105 | #define CONFIG_SYS_CS0_CTRL 0x00001980 /* WS=0110, AA=1, PS=10 */ |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 106 | /** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/ |
TsiChung Liew | 7f1a046 | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 107 | #define CONFIG_SYS_CS0_MASK 0x003f0021 /* 4MB, AA=0, WP=0, C/I=1, V=1 */ |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 108 | |
| 109 | /* CS1 - FPGA, address 0xe0000000 */ |
TsiChung Liew | 7f1a046 | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 110 | #define CONFIG_SYS_CS1_BASE 0xe0000000 |
| 111 | #define CONFIG_SYS_CS1_CTRL 0x00000d80 /* WS=0011, AA=1, PS=10 */ |
| 112 | #define CONFIG_SYS_CS1_MASK 0x00010001 /* 128kB, AA=0, WP=0, C/I=0, V=1*/ |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 113 | |
| 114 | /*----------------------------------------------------------------------- |
| 115 | * Port configuration |
| 116 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 117 | #define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */ |
| 118 | #define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54*/ |
| 119 | #define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */ |
| 120 | #define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */ |
| 121 | #define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */ |
| 122 | #define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */ |
| 123 | #define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */ |
TsiChungLiew | ade32cd | 2007-08-16 05:04:31 -0500 | [diff] [blame] | 124 | |
| 125 | #endif /* M5249 */ |