blob: 811499367d40e691b27b8b3c8f636368af94d05b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andre Przywaraad5ad742013-09-19 18:06:42 +02002/*
3 * (C) Copyright 2013
Andre Przywara6b216452013-10-07 10:56:51 +02004 * Andre Przywara, Linaro <andre.przywara@linaro.org>
Andre Przywaraad5ad742013-09-19 18:06:42 +02005 *
6 * Routines to transition ARMv7 processors from secure into non-secure state
Andre Przywara8de142c2013-09-19 18:06:45 +02007 * and from non-secure SVC into HYP mode
Andre Przywaraad5ad742013-09-19 18:06:42 +02008 * needed to enable ARMv7 virtualization for current hypervisors
Andre Przywaraad5ad742013-09-19 18:06:42 +02009 */
10
Simon Glass370382c2019-11-14 12:57:35 -070011#include <cpu_func.h>
Andre Przywaraad5ad742013-09-19 18:06:42 +020012#include <asm/armv7.h>
Simon Glass274e0b02020-05-10 11:39:56 -060013#include <asm/cache.h>
Andre Przywaraad5ad742013-09-19 18:06:42 +020014#include <asm/gic.h>
15#include <asm/io.h>
Marc Zyngier855ca662014-07-12 14:24:03 +010016#include <asm/secure.h>
Andre Przywaraad5ad742013-09-19 18:06:42 +020017
Andre Przywaraad5ad742013-09-19 18:06:42 +020018static unsigned int read_id_pfr1(void)
19{
20 unsigned int reg;
21
22 asm("mrc p15, 0, %0, c0, c1, 1\n" : "=r"(reg));
23 return reg;
24}
25
26static unsigned long get_gicd_base_address(void)
27{
Andre Przywara99f46872023-10-01 23:52:12 +010028#ifdef CONFIG_ARM_GIC_BASE_ADDRESS
29 return CONFIG_ARM_GIC_BASE_ADDRESS + GIC_DIST_OFFSET;
Andre Przywaraad5ad742013-09-19 18:06:42 +020030#else
Andre Przywaraad5ad742013-09-19 18:06:42 +020031 unsigned periphbase;
32
Andre Przywaraad5ad742013-09-19 18:06:42 +020033 /* get the GIC base address from the CBAR register */
34 asm("mrc p15, 4, %0, c15, c0, 0\n" : "=r" (periphbase));
35
36 /* the PERIPHBASE can be mapped above 4 GB (lower 8 bits used to
37 * encode this). Bail out here since we cannot access this without
38 * enabling paging.
39 */
40 if ((periphbase & 0xff) != 0) {
41 printf("nonsec: PERIPHBASE is above 4 GB, no access.\n");
42 return -1;
43 }
44
45 return (periphbase & CBAR_MASK) + GIC_DIST_OFFSET;
46#endif
47}
48
Ian Campbelld07e7b02015-04-21 07:18:36 +020049/* Define a specific version of this function to enable any available
50 * hardware protections for the reserved region */
51void __weak protect_secure_section(void) {}
52
Marc Zyngier855ca662014-07-12 14:24:03 +010053static void relocate_secure_section(void)
54{
55#ifdef CONFIG_ARMV7_SECURE_BASE
56 size_t sz = __secure_end - __secure_start;
Stefan Agner45682962016-08-03 13:08:55 -070057 unsigned long szflush = ALIGN(sz + 1, CONFIG_SYS_CACHELINE_SIZE);
Marc Zyngier855ca662014-07-12 14:24:03 +010058
59 memcpy((void *)CONFIG_ARMV7_SECURE_BASE, __secure_start, sz);
Stefan Agner45682962016-08-03 13:08:55 -070060
Marc Zyngier855ca662014-07-12 14:24:03 +010061 flush_dcache_range(CONFIG_ARMV7_SECURE_BASE,
Stefan Agner45682962016-08-03 13:08:55 -070062 CONFIG_ARMV7_SECURE_BASE + szflush);
Ian Campbelld07e7b02015-04-21 07:18:36 +020063 protect_secure_section();
Marc Zyngier855ca662014-07-12 14:24:03 +010064 invalidate_icache_all();
65#endif
66}
67
Andre Przywaradbbe1962013-09-19 18:06:44 +020068static void kick_secondary_cpus_gic(unsigned long gicdaddr)
69{
70 /* kick all CPUs (except this one) by writing to GICD_SGIR */
71 writel(1U << 24, gicdaddr + GICD_SGIR);
72}
73
74void __weak smp_kick_all_cpus(void)
75{
tang yuantian63253f42014-12-17 12:58:04 +080076 unsigned long gic_dist_addr;
77
78 gic_dist_addr = get_gicd_base_address();
79 if (gic_dist_addr == -1)
80 return;
81
Andre Przywaradbbe1962013-09-19 18:06:44 +020082 kick_secondary_cpus_gic(gic_dist_addr);
83}
84
Jan Kiszka6e67b1b2015-04-21 07:18:34 +020085__weak void psci_board_init(void)
86{
87}
88
Marc Zyngier855ca662014-07-12 14:24:03 +010089int armv7_init_nonsec(void)
Andre Przywaraad5ad742013-09-19 18:06:42 +020090{
91 unsigned int reg;
92 unsigned itlinesnr, i;
tang yuantian63253f42014-12-17 12:58:04 +080093 unsigned long gic_dist_addr;
Andre Przywaraad5ad742013-09-19 18:06:42 +020094
95 /* check whether the CPU supports the security extensions */
96 reg = read_id_pfr1();
97 if ((reg & 0xF0) == 0) {
98 printf("nonsec: Security extensions not implemented.\n");
99 return -1;
100 }
101
102 /* the SCR register will be set directly in the monitor mode handler,
103 * according to the spec one should not tinker with it in secure state
104 * in SVC mode. Do not try to read it once in non-secure state,
105 * any access to it will trap.
106 */
107
108 gic_dist_addr = get_gicd_base_address();
109 if (gic_dist_addr == -1)
110 return -1;
111
112 /* enable the GIC distributor */
113 writel(readl(gic_dist_addr + GICD_CTLR) | 0x03,
114 gic_dist_addr + GICD_CTLR);
115
116 /* TYPER[4:0] contains an encoded number of available interrupts */
117 itlinesnr = readl(gic_dist_addr + GICD_TYPER) & 0x1f;
118
119 /* set all bits in the GIC group registers to one to allow access
120 * from non-secure state. The first 32 interrupts are private per
121 * CPU and will be set later when enabling the GIC for each core
122 */
123 for (i = 1; i <= itlinesnr; i++)
124 writel((unsigned)-1, gic_dist_addr + GICD_IGROUPRn + 4 * i);
125
Jan Kiszka6e67b1b2015-04-21 07:18:34 +0200126 psci_board_init();
127
Peng Fanab525ed2015-02-04 18:15:09 +0800128 /*
129 * Relocate secure section before any cpu runs in secure ram.
130 * smp_kick_all_cpus may enable other cores and runs into secure
131 * ram, so need to relocate secure section before enabling other
132 * cores.
133 */
134 relocate_secure_section();
135
Marc Zyngier855ca662014-07-12 14:24:03 +0100136#ifndef CONFIG_ARMV7_PSCI
137 smp_set_core_boot_addr((unsigned long)secure_ram_addr(_smp_pen), -1);
Andre Przywaradbbe1962013-09-19 18:06:44 +0200138 smp_kick_all_cpus();
Marc Zyngier855ca662014-07-12 14:24:03 +0100139#endif
Andre Przywaradbbe1962013-09-19 18:06:44 +0200140
141 /* call the non-sec switching code on this CPU also */
Marc Zyngier855ca662014-07-12 14:24:03 +0100142 secure_ram_addr(_nonsec_init)();
Andre Przywaraad5ad742013-09-19 18:06:42 +0200143 return 0;
144}