blob: aa1e057082f0829f5d09dccdfcf596c486cb7230 [file] [log] [blame]
Roger Quadrosbace4672024-05-13 15:13:54 +03001// SPDX-License-Identifier: GPL-2.0-only OR MIT
Bryan Brattlof0c64cee2022-11-03 19:13:51 -05002/*
3 * Device Tree Source for AM62A SoC Family Main Domain peripherals
4 *
Roger Quadrosbace4672024-05-13 15:13:54 +03005 * Copyright (C) 2022-2024 Texas Instruments Incorporated - https://www.ti.com/
Bryan Brattlof0c64cee2022-11-03 19:13:51 -05006 */
7
8&cbass_main {
9 oc_sram: sram@70000000 {
10 compatible = "mmio-sram";
11 reg = <0x00 0x70000000 0x00 0x10000>;
12 #address-cells = <1>;
13 #size-cells = <1>;
14 ranges = <0x0 0x00 0x70000000 0x10000>;
15 };
16
17 gic500: interrupt-controller@1800000 {
18 compatible = "arm,gic-v3";
19 reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */
20 <0x00 0x01880000 0x00 0xc0000>, /* GICR */
21 <0x00 0x01880000 0x00 0xc0000>, /* GICR */
22 <0x01 0x00000000 0x00 0x2000>, /* GICC */
23 <0x01 0x00010000 0x00 0x1000>, /* GICH */
24 <0x01 0x00020000 0x00 0x2000>; /* GICV */
25 #address-cells = <2>;
26 #size-cells = <2>;
27 ranges;
28 #interrupt-cells = <3>;
29 interrupt-controller;
30 /*
31 * vcpumntirq:
32 * virtual CPU interface maintenance interrupt
33 */
34 interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
35
36 gic_its: msi-controller@1820000 {
37 compatible = "arm,gic-v3-its";
38 reg = <0x00 0x01820000 0x00 0x10000>;
39 socionext,synquacer-pre-its = <0x1000000 0x400000>;
40 msi-controller;
41 #msi-cells = <1>;
42 };
43 };
44
Roger Quadrosbace4672024-05-13 15:13:54 +030045 main_conf: bus@100000 {
46 compatible = "simple-bus";
Bryan Brattlof0c64cee2022-11-03 19:13:51 -050047 #address-cells = <1>;
48 #size-cells = <1>;
49 ranges = <0x00 0x00 0x00100000 0x20000>;
Nishanth Menonca012b92023-11-13 08:51:43 -060050
51 phy_gmii_sel: phy@4044 {
52 compatible = "ti,am654-phy-gmii-sel";
53 reg = <0x4044 0x8>;
54 #phy-cells = <1>;
55 };
56
57 epwm_tbclk: clock-controller@4130 {
58 compatible = "ti,am62-epwm-tbclk";
59 reg = <0x4130 0x4>;
60 #clock-cells = <1>;
61 };
Bryan Brattlof0c64cee2022-11-03 19:13:51 -050062 };
63
64 dmss: bus@48000000 {
65 compatible = "simple-bus";
66 #address-cells = <2>;
67 #size-cells = <2>;
68 dma-ranges;
69 ranges = <0x00 0x48000000 0x00 0x48000000 0x00 0x06000000>;
70
71 ti,sci-dev-id = <25>;
72
73 secure_proxy_main: mailbox@4d000000 {
74 compatible = "ti,am654-secure-proxy";
75 reg = <0x00 0x4d000000 0x00 0x80000>,
76 <0x00 0x4a600000 0x00 0x80000>,
77 <0x00 0x4a400000 0x00 0x80000>;
78 reg-names = "target_data", "rt", "scfg";
79 #mbox-cells = <1>;
80 interrupt-names = "rx_012";
81 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
82 };
Nishanth Menonca012b92023-11-13 08:51:43 -060083
84 inta_main_dmss: interrupt-controller@48000000 {
85 compatible = "ti,sci-inta";
86 reg = <0x00 0x48000000 0x00 0x100000>;
87 #interrupt-cells = <0>;
88 interrupt-controller;
89 interrupt-parent = <&gic500>;
90 msi-controller;
91 ti,sci = <&dmsc>;
92 ti,sci-dev-id = <28>;
93 ti,interrupt-ranges = <6 70 34>;
94 ti,unmapped-event-sources = <&main_bcdma>, <&main_pktdma>;
95 };
96
97 main_bcdma: dma-controller@485c0100 {
98 compatible = "ti,am64-dmss-bcdma";
99 reg = <0x00 0x485c0100 0x00 0x100>,
100 <0x00 0x4c000000 0x00 0x20000>,
101 <0x00 0x4a820000 0x00 0x20000>,
102 <0x00 0x4aa40000 0x00 0x20000>,
Roger Quadrosbace4672024-05-13 15:13:54 +0300103 <0x00 0x4bc00000 0x00 0x100000>,
104 <0x00 0x48600000 0x00 0x8000>,
105 <0x00 0x484a4000 0x00 0x2000>,
106 <0x00 0x484c2000 0x00 0x2000>,
107 <0x00 0x48420000 0x00 0x2000>;
108 reg-names = "gcfg", "bchanrt", "rchanrt", "tchanrt", "ringrt",
109 "ring", "tchan", "rchan", "bchan";
Nishanth Menonca012b92023-11-13 08:51:43 -0600110 msi-parent = <&inta_main_dmss>;
111 #dma-cells = <3>;
112 ti,sci = <&dmsc>;
113 ti,sci-dev-id = <26>;
114 ti,sci-rm-range-bchan = <0x20>; /* BLOCK_COPY_CHAN */
115 ti,sci-rm-range-rchan = <0x21>; /* SPLIT_TR_RX_CHAN */
116 ti,sci-rm-range-tchan = <0x22>; /* SPLIT_TR_TX_CHAN */
117 };
118
119 main_pktdma: dma-controller@485c0000 {
120 compatible = "ti,am64-dmss-pktdma";
121 reg = <0x00 0x485c0000 0x00 0x100>,
122 <0x00 0x4a800000 0x00 0x20000>,
123 <0x00 0x4aa00000 0x00 0x40000>,
Roger Quadrosbace4672024-05-13 15:13:54 +0300124 <0x00 0x4b800000 0x00 0x400000>,
125 <0x00 0x485e0000 0x00 0x10000>,
126 <0x00 0x484a0000 0x00 0x2000>,
127 <0x00 0x484c0000 0x00 0x2000>,
128 <0x00 0x48430000 0x00 0x1000>;
129 reg-names = "gcfg", "rchanrt", "tchanrt", "ringrt",
130 "ring", "tchan", "rchan", "rflow";
Nishanth Menonca012b92023-11-13 08:51:43 -0600131 msi-parent = <&inta_main_dmss>;
132 #dma-cells = <2>;
133 ti,sci = <&dmsc>;
134 ti,sci-dev-id = <30>;
135 ti,sci-rm-range-tchan = <0x23>, /* UNMAPPED_TX_CHAN */
136 <0x24>, /* CPSW_TX_CHAN */
137 <0x25>, /* SAUL_TX_0_CHAN */
138 <0x26>; /* SAUL_TX_1_CHAN */
139 ti,sci-rm-range-tflow = <0x10>, /* RING_UNMAPPED_TX_CHAN */
140 <0x11>, /* RING_CPSW_TX_CHAN */
141 <0x12>, /* RING_SAUL_TX_0_CHAN */
142 <0x13>; /* RING_SAUL_TX_1_CHAN */
143 ti,sci-rm-range-rchan = <0x29>, /* UNMAPPED_RX_CHAN */
144 <0x2b>, /* CPSW_RX_CHAN */
145 <0x2d>, /* SAUL_RX_0_CHAN */
146 <0x2f>, /* SAUL_RX_1_CHAN */
147 <0x31>, /* SAUL_RX_2_CHAN */
148 <0x33>; /* SAUL_RX_3_CHAN */
149 ti,sci-rm-range-rflow = <0x2a>, /* FLOW_UNMAPPED_RX_CHAN */
150 <0x2c>, /* FLOW_CPSW_RX_CHAN */
151 <0x2e>, /* FLOW_SAUL_RX_0/1_CHAN */
152 <0x32>; /* FLOW_SAUL_RX_2/3_CHAN */
153 };
Bryan Brattlof0c64cee2022-11-03 19:13:51 -0500154 };
155
Roger Quadrosbace4672024-05-13 15:13:54 +0300156 dmss_csi: bus@4e000000 {
157 compatible = "simple-bus";
158 #address-cells = <2>;
159 #size-cells = <2>;
160 dma-ranges;
161 ranges = <0x00 0x4e000000 0x00 0x4e000000 0x00 0x300000>;
162
163 ti,sci-dev-id = <198>;
164
165 inta_main_dmss_csi: interrupt-controller@4e0a0000 {
166 compatible = "ti,sci-inta";
167 reg = <0x00 0x4e0a0000 0x00 0x8000>;
168 #interrupt-cells = <0>;
169 interrupt-controller;
170 interrupt-parent = <&gic500>;
171 msi-controller;
172 ti,sci = <&dmsc>;
173 ti,sci-dev-id = <200>;
174 ti,interrupt-ranges = <0 237 8>;
175 ti,unmapped-event-sources = <&main_bcdma_csi>;
176 power-domains = <&k3_pds 182 TI_SCI_PD_EXCLUSIVE>;
177 };
178
179 main_bcdma_csi: dma-controller@4e230000 {
180 compatible = "ti,am62a-dmss-bcdma-csirx";
181 reg = <0x00 0x4e230000 0x00 0x100>,
182 <0x00 0x4e180000 0x00 0x8000>,
183 <0x00 0x4e100000 0x00 0x10000>;
184 reg-names = "gcfg", "rchanrt", "ringrt";
185 msi-parent = <&inta_main_dmss_csi>;
186 #dma-cells = <3>;
187 ti,sci = <&dmsc>;
188 ti,sci-dev-id = <199>;
189 ti,sci-rm-range-rchan = <0x21>;
190 power-domains = <&k3_pds 182 TI_SCI_PD_EXCLUSIVE>;
191 };
192 };
193
Bryan Brattlof0c64cee2022-11-03 19:13:51 -0500194 dmsc: system-controller@44043000 {
195 compatible = "ti,k2g-sci";
196 reg = <0x00 0x44043000 0x00 0xfe0>;
197 reg-names = "debug_messages";
198 ti,host-id = <12>;
199 mbox-names = "rx", "tx";
Nishanth Menonca012b92023-11-13 08:51:43 -0600200 mboxes = <&secure_proxy_main 12>,
201 <&secure_proxy_main 13>;
Bryan Brattlof0c64cee2022-11-03 19:13:51 -0500202
203 k3_pds: power-controller {
204 compatible = "ti,sci-pm-domain";
205 #power-domain-cells = <2>;
206 };
207
208 k3_clks: clock-controller {
209 compatible = "ti,k2g-sci-clk";
210 #clock-cells = <2>;
211 };
212
213 k3_reset: reset-controller {
214 compatible = "ti,sci-reset";
215 #reset-cells = <2>;
216 };
217 };
218
Nishanth Menonca012b92023-11-13 08:51:43 -0600219 secure_proxy_sa3: mailbox@43600000 {
220 compatible = "ti,am654-secure-proxy";
221 #mbox-cells = <1>;
222 reg-names = "target_data", "rt", "scfg";
223 reg = <0x00 0x43600000 0x00 0x10000>,
224 <0x00 0x44880000 0x00 0x20000>,
225 <0x00 0x44860000 0x00 0x20000>;
226 /*
227 * Marked Disabled:
228 * Node is incomplete as it is meant for bootloaders and
229 * firmware on non-MPU processors
230 */
231 status = "disabled";
232 };
233
Bryan Brattlof0c64cee2022-11-03 19:13:51 -0500234 main_pmx0: pinctrl@f4000 {
235 compatible = "pinctrl-single";
236 reg = <0x00 0xf4000 0x00 0x2ac>;
237 #pinctrl-cells = <1>;
238 pinctrl-single,register-width = <32>;
239 pinctrl-single,function-mask = <0xffffffff>;
240 };
241
Nishanth Menonca012b92023-11-13 08:51:43 -0600242 main_timer0: timer@2400000 {
243 compatible = "ti,am654-timer";
244 reg = <0x00 0x2400000 0x00 0x400>;
245 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
246 clocks = <&k3_clks 36 2>;
247 clock-names = "fck";
248 assigned-clocks = <&k3_clks 36 2>;
249 assigned-clock-parents = <&k3_clks 36 3>;
250 power-domains = <&k3_pds 36 TI_SCI_PD_EXCLUSIVE>;
251 ti,timer-pwm;
252 };
253
254 main_timer1: timer@2410000 {
255 compatible = "ti,am654-timer";
256 reg = <0x00 0x2410000 0x00 0x400>;
257 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
258 clocks = <&k3_clks 37 2>;
259 clock-names = "fck";
260 assigned-clocks = <&k3_clks 37 2>;
261 assigned-clock-parents = <&k3_clks 37 3>;
262 power-domains = <&k3_pds 37 TI_SCI_PD_EXCLUSIVE>;
263 ti,timer-pwm;
264 };
265
266 main_timer2: timer@2420000 {
267 compatible = "ti,am654-timer";
268 reg = <0x00 0x2420000 0x00 0x400>;
269 interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
270 clocks = <&k3_clks 38 2>;
271 clock-names = "fck";
272 assigned-clocks = <&k3_clks 38 2>;
273 assigned-clock-parents = <&k3_clks 38 3>;
274 power-domains = <&k3_pds 38 TI_SCI_PD_EXCLUSIVE>;
275 ti,timer-pwm;
276 };
277
278 main_timer3: timer@2430000 {
279 compatible = "ti,am654-timer";
280 reg = <0x00 0x2430000 0x00 0x400>;
281 interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
282 clocks = <&k3_clks 39 2>;
283 clock-names = "fck";
284 assigned-clocks = <&k3_clks 39 2>;
285 assigned-clock-parents = <&k3_clks 39 3>;
286 power-domains = <&k3_pds 39 TI_SCI_PD_EXCLUSIVE>;
287 ti,timer-pwm;
288 };
289
290 main_timer4: timer@2440000 {
291 compatible = "ti,am654-timer";
292 reg = <0x00 0x2440000 0x00 0x400>;
293 interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
294 clocks = <&k3_clks 40 2>;
295 clock-names = "fck";
296 assigned-clocks = <&k3_clks 40 2>;
297 assigned-clock-parents = <&k3_clks 40 3>;
298 power-domains = <&k3_pds 40 TI_SCI_PD_EXCLUSIVE>;
299 ti,timer-pwm;
300 };
301
302 main_timer5: timer@2450000 {
303 compatible = "ti,am654-timer";
304 reg = <0x00 0x2450000 0x00 0x400>;
305 interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
306 clocks = <&k3_clks 41 2>;
307 clock-names = "fck";
308 assigned-clocks = <&k3_clks 41 2>;
309 assigned-clock-parents = <&k3_clks 41 3>;
310 power-domains = <&k3_pds 41 TI_SCI_PD_EXCLUSIVE>;
311 ti,timer-pwm;
312 };
313
314 main_timer6: timer@2460000 {
315 compatible = "ti,am654-timer";
316 reg = <0x00 0x2460000 0x00 0x400>;
317 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
318 clocks = <&k3_clks 42 2>;
319 clock-names = "fck";
320 assigned-clocks = <&k3_clks 42 2>;
321 assigned-clock-parents = <&k3_clks 42 3>;
322 power-domains = <&k3_pds 42 TI_SCI_PD_EXCLUSIVE>;
323 ti,timer-pwm;
324 };
325
326 main_timer7: timer@2470000 {
327 compatible = "ti,am654-timer";
328 reg = <0x00 0x2470000 0x00 0x400>;
329 interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
330 clocks = <&k3_clks 43 2>;
331 clock-names = "fck";
332 assigned-clocks = <&k3_clks 43 2>;
333 assigned-clock-parents = <&k3_clks 43 3>;
334 power-domains = <&k3_pds 43 TI_SCI_PD_EXCLUSIVE>;
335 ti,timer-pwm;
336 };
337
Bryan Brattlof0c64cee2022-11-03 19:13:51 -0500338 main_uart0: serial@2800000 {
339 compatible = "ti,am64-uart", "ti,am654-uart";
340 reg = <0x00 0x02800000 0x00 0x100>;
341 interrupts = <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>;
342 power-domains = <&k3_pds 146 TI_SCI_PD_EXCLUSIVE>;
343 clocks = <&k3_clks 146 0>;
344 clock-names = "fclk";
345 status = "disabled";
346 };
347
348 main_uart1: serial@2810000 {
349 compatible = "ti,am64-uart", "ti,am654-uart";
350 reg = <0x00 0x02810000 0x00 0x100>;
351 interrupts = <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>;
352 power-domains = <&k3_pds 152 TI_SCI_PD_EXCLUSIVE>;
353 clocks = <&k3_clks 152 0>;
354 clock-names = "fclk";
355 status = "disabled";
356 };
357
358 main_uart2: serial@2820000 {
359 compatible = "ti,am64-uart", "ti,am654-uart";
360 reg = <0x00 0x02820000 0x00 0x100>;
361 interrupts = <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>;
362 power-domains = <&k3_pds 153 TI_SCI_PD_EXCLUSIVE>;
363 clocks = <&k3_clks 153 0>;
364 clock-names = "fclk";
365 status = "disabled";
366 };
367
368 main_uart3: serial@2830000 {
369 compatible = "ti,am64-uart", "ti,am654-uart";
370 reg = <0x00 0x02830000 0x00 0x100>;
371 interrupts = <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>;
372 power-domains = <&k3_pds 154 TI_SCI_PD_EXCLUSIVE>;
373 clocks = <&k3_clks 154 0>;
374 clock-names = "fclk";
375 status = "disabled";
376 };
377
378 main_uart4: serial@2840000 {
379 compatible = "ti,am64-uart", "ti,am654-uart";
380 reg = <0x00 0x02840000 0x00 0x100>;
381 interrupts = <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>;
382 power-domains = <&k3_pds 155 TI_SCI_PD_EXCLUSIVE>;
383 clocks = <&k3_clks 155 0>;
384 clock-names = "fclk";
385 status = "disabled";
386 };
387
388 main_uart5: serial@2850000 {
389 compatible = "ti,am64-uart", "ti,am654-uart";
390 reg = <0x00 0x02850000 0x00 0x100>;
391 interrupts = <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>;
392 power-domains = <&k3_pds 156 TI_SCI_PD_EXCLUSIVE>;
393 clocks = <&k3_clks 156 0>;
394 clock-names = "fclk";
395 status = "disabled";
396 };
397
398 main_uart6: serial@2860000 {
399 compatible = "ti,am64-uart", "ti,am654-uart";
400 reg = <0x00 0x02860000 0x00 0x100>;
401 interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
402 power-domains = <&k3_pds 158 TI_SCI_PD_EXCLUSIVE>;
403 clocks = <&k3_clks 158 0>;
404 clock-names = "fclk";
405 status = "disabled";
406 };
407
408 main_i2c0: i2c@20000000 {
409 compatible = "ti,am64-i2c", "ti,omap4-i2c";
410 reg = <0x00 0x20000000 0x00 0x100>;
411 interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
412 #address-cells = <1>;
413 #size-cells = <0>;
414 power-domains = <&k3_pds 102 TI_SCI_PD_EXCLUSIVE>;
415 clocks = <&k3_clks 102 2>;
416 clock-names = "fck";
417 status = "disabled";
418 };
419
420 main_i2c1: i2c@20010000 {
421 compatible = "ti,am64-i2c", "ti,omap4-i2c";
422 reg = <0x00 0x20010000 0x00 0x100>;
423 interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
424 #address-cells = <1>;
425 #size-cells = <0>;
426 power-domains = <&k3_pds 103 TI_SCI_PD_EXCLUSIVE>;
427 clocks = <&k3_clks 103 2>;
428 clock-names = "fck";
429 status = "disabled";
430 };
431
432 main_i2c2: i2c@20020000 {
433 compatible = "ti,am64-i2c", "ti,omap4-i2c";
434 reg = <0x00 0x20020000 0x00 0x100>;
435 interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
436 #address-cells = <1>;
437 #size-cells = <0>;
438 power-domains = <&k3_pds 104 TI_SCI_PD_EXCLUSIVE>;
439 clocks = <&k3_clks 104 2>;
440 clock-names = "fck";
441 status = "disabled";
442 };
443
444 main_i2c3: i2c@20030000 {
445 compatible = "ti,am64-i2c", "ti,omap4-i2c";
446 reg = <0x00 0x20030000 0x00 0x100>;
447 interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
448 #address-cells = <1>;
449 #size-cells = <0>;
450 power-domains = <&k3_pds 105 TI_SCI_PD_EXCLUSIVE>;
451 clocks = <&k3_clks 105 2>;
452 clock-names = "fck";
453 status = "disabled";
454 };
455
Nishanth Menonca012b92023-11-13 08:51:43 -0600456 main_spi0: spi@20100000 {
457 compatible = "ti,am654-mcspi", "ti,omap4-mcspi";
458 reg = <0x00 0x20100000 0x00 0x400>;
459 interrupts = <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
460 #address-cells = <1>;
461 #size-cells = <0>;
462 power-domains = <&k3_pds 141 TI_SCI_PD_EXCLUSIVE>;
463 clocks = <&k3_clks 141 0>;
464 status = "disabled";
465 };
466
467 main_spi1: spi@20110000 {
468 compatible = "ti,am654-mcspi","ti,omap4-mcspi";
469 reg = <0x00 0x20110000 0x00 0x400>;
470 interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
471 #address-cells = <1>;
472 #size-cells = <0>;
473 power-domains = <&k3_pds 142 TI_SCI_PD_EXCLUSIVE>;
474 clocks = <&k3_clks 142 0>;
475 status = "disabled";
476 };
477
478 main_spi2: spi@20120000 {
479 compatible = "ti,am654-mcspi","ti,omap4-mcspi";
480 reg = <0x00 0x20120000 0x00 0x400>;
481 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
482 #address-cells = <1>;
483 #size-cells = <0>;
484 power-domains = <&k3_pds 143 TI_SCI_PD_EXCLUSIVE>;
485 clocks = <&k3_clks 143 0>;
486 status = "disabled";
487 };
488
Bryan Brattlof0c64cee2022-11-03 19:13:51 -0500489 main_gpio_intr: interrupt-controller@a00000 {
490 compatible = "ti,sci-intr";
491 reg = <0x00 0x00a00000 0x00 0x800>;
492 ti,intr-trigger-type = <1>;
493 interrupt-controller;
494 interrupt-parent = <&gic500>;
495 #interrupt-cells = <1>;
496 ti,sci = <&dmsc>;
497 ti,sci-dev-id = <3>;
498 ti,interrupt-ranges = <0 32 16>;
499 status = "disabled";
500 };
501
502 main_gpio0: gpio@600000 {
503 compatible = "ti,am64-gpio", "ti,keystone-gpio";
504 reg = <0x00 0x00600000 0x0 0x100>;
505 gpio-controller;
506 #gpio-cells = <2>;
507 interrupt-parent = <&main_gpio_intr>;
508 interrupts = <190>, <191>, <192>,
509 <193>, <194>, <195>;
510 interrupt-controller;
511 #interrupt-cells = <2>;
Roger Quadrosbace4672024-05-13 15:13:54 +0300512 ti,ngpio = <92>;
Bryan Brattlof0c64cee2022-11-03 19:13:51 -0500513 ti,davinci-gpio-unbanked = <0>;
514 power-domains = <&k3_pds 77 TI_SCI_PD_EXCLUSIVE>;
515 clocks = <&k3_clks 77 0>;
516 clock-names = "gpio";
517 status = "disabled";
518 };
519
520 main_gpio1: gpio@601000 {
521 compatible = "ti,am64-gpio", "ti,keystone-gpio";
522 reg = <0x00 0x00601000 0x0 0x100>;
523 gpio-controller;
524 #gpio-cells = <2>;
525 interrupt-parent = <&main_gpio_intr>;
526 interrupts = <180>, <181>, <182>,
527 <183>, <184>, <185>;
528 interrupt-controller;
529 #interrupt-cells = <2>;
Roger Quadrosbace4672024-05-13 15:13:54 +0300530 ti,ngpio = <52>;
Bryan Brattlof0c64cee2022-11-03 19:13:51 -0500531 ti,davinci-gpio-unbanked = <0>;
532 power-domains = <&k3_pds 78 TI_SCI_PD_EXCLUSIVE>;
533 clocks = <&k3_clks 78 0>;
534 clock-names = "gpio";
535 status = "disabled";
536 };
537
Roger Quadrosbace4672024-05-13 15:13:54 +0300538 sdhci0: mmc@fa10000 {
539 compatible = "ti,am62-sdhci";
540 reg = <0x00 0xfa10000 0x00 0x260>, <0x00 0xfa18000 0x00 0x134>;
541 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
542 power-domains = <&k3_pds 57 TI_SCI_PD_EXCLUSIVE>;
543 clocks = <&k3_clks 57 5>, <&k3_clks 57 6>;
544 clock-names = "clk_ahb", "clk_xin";
545 assigned-clocks = <&k3_clks 57 6>;
546 assigned-clock-parents = <&k3_clks 57 8>;
547 bus-width = <8>;
548 mmc-hs200-1_8v;
549 ti,clkbuf-sel = <0x7>;
550 ti,otap-del-sel-legacy = <0x0>;
551 ti,otap-del-sel-mmc-hs = <0x0>;
552 ti,otap-del-sel-hs200 = <0x6>;
553 status = "disabled";
554 };
555
Bryan Brattlof0c64cee2022-11-03 19:13:51 -0500556 sdhci1: mmc@fa00000 {
557 compatible = "ti,am62-sdhci";
558 reg = <0x00 0xfa00000 0x00 0x260>, <0x00 0xfa08000 0x00 0x134>;
559 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
560 power-domains = <&k3_pds 58 TI_SCI_PD_EXCLUSIVE>;
561 clocks = <&k3_clks 58 5>, <&k3_clks 58 6>;
562 clock-names = "clk_ahb", "clk_xin";
Roger Quadrosbace4672024-05-13 15:13:54 +0300563 bus-width = <4>;
564 ti,clkbuf-sel = <0x7>;
Bryan Brattlof0c64cee2022-11-03 19:13:51 -0500565 ti,otap-del-sel-legacy = <0x0>;
566 ti,otap-del-sel-sd-hs = <0x0>;
567 ti,otap-del-sel-sdr12 = <0xf>;
568 ti,otap-del-sel-sdr25 = <0xf>;
569 ti,otap-del-sel-sdr50 = <0xc>;
570 ti,otap-del-sel-sdr104 = <0x6>;
571 ti,otap-del-sel-ddr50 = <0x9>;
572 ti,itap-del-sel-legacy = <0x0>;
573 ti,itap-del-sel-sd-hs = <0x0>;
574 ti,itap-del-sel-sdr12 = <0x0>;
575 ti,itap-del-sel-sdr25 = <0x0>;
Roger Quadrosbace4672024-05-13 15:13:54 +0300576 no-1-8-v;
577 status = "disabled";
578 };
579
580 sdhci2: mmc@fa20000 {
581 compatible = "ti,am62-sdhci";
582 reg = <0x00 0xfa20000 0x00 0x260>, <0x00 0xfa28000 0x00 0x134>;
583 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
584 power-domains = <&k3_pds 184 TI_SCI_PD_EXCLUSIVE>;
585 clocks = <&k3_clks 184 5>, <&k3_clks 184 6>;
586 clock-names = "clk_ahb", "clk_xin";
Bryan Brattlof0c64cee2022-11-03 19:13:51 -0500587 bus-width = <4>;
Roger Quadrosbace4672024-05-13 15:13:54 +0300588 ti,clkbuf-sel = <0x7>;
589 ti,otap-del-sel-legacy = <0x0>;
590 ti,otap-del-sel-sd-hs = <0x0>;
591 ti,otap-del-sel-sdr12 = <0xf>;
592 ti,otap-del-sel-sdr25 = <0xf>;
593 ti,otap-del-sel-sdr50 = <0xc>;
594 ti,otap-del-sel-sdr104 = <0x6>;
595 ti,otap-del-sel-ddr50 = <0x9>;
596 ti,itap-del-sel-legacy = <0x0>;
597 ti,itap-del-sel-sd-hs = <0x0>;
598 ti,itap-del-sel-sdr12 = <0x0>;
599 ti,itap-del-sel-sdr25 = <0x0>;
Bryan Brattlof0c64cee2022-11-03 19:13:51 -0500600 no-1-8-v;
601 status = "disabled";
602 };
Nishanth Menonca012b92023-11-13 08:51:43 -0600603
604 usbss0: dwc3-usb@f900000 {
605 compatible = "ti,am62-usb";
606 reg = <0x00 0x0f900000 0x00 0x800>;
607 clocks = <&k3_clks 161 3>;
608 clock-names = "ref";
609 ti,syscon-phy-pll-refclk = <&wkup_conf 0x4008>;
610 #address-cells = <2>;
611 #size-cells = <2>;
612 power-domains = <&k3_pds 178 TI_SCI_PD_EXCLUSIVE>;
613 ranges;
614 status = "disabled";
615
616 usb0: usb@31000000 {
617 compatible = "snps,dwc3";
618 reg = <0x00 0x31000000 0x00 0x50000>;
619 interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>, /* irq.0 */
620 <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; /* irq.0 */
621 interrupt-names = "host", "peripheral";
622 maximum-speed = "high-speed";
623 dr_mode = "otg";
624 };
625 };
626
627 usbss1: dwc3-usb@f910000 {
628 compatible = "ti,am62-usb";
629 reg = <0x00 0x0f910000 0x00 0x800>;
630 clocks = <&k3_clks 162 3>;
631 clock-names = "ref";
632 ti,syscon-phy-pll-refclk = <&wkup_conf 0x4018>;
633 #address-cells = <2>;
634 #size-cells = <2>;
635 power-domains = <&k3_pds 179 TI_SCI_PD_EXCLUSIVE>;
636 ranges;
637 status = "disabled";
638
639 usb1: usb@31100000 {
640 compatible = "snps,dwc3";
641 reg = <0x00 0x31100000 0x00 0x50000>;
642 interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>, /* irq.0 */
643 <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>; /* irq.0 */
644 interrupt-names = "host", "peripheral";
645 maximum-speed = "high-speed";
646 dr_mode = "otg";
647 };
648 };
649
650 fss: bus@fc00000 {
651 compatible = "simple-bus";
652 reg = <0x00 0x0fc00000 0x00 0x70000>;
653 #address-cells = <2>;
654 #size-cells = <2>;
655 ranges;
656 status = "disabled";
657
658 ospi0: spi@fc40000 {
659 compatible = "ti,am654-ospi", "cdns,qspi-nor";
660 reg = <0x00 0x0fc40000 0x00 0x100>,
661 <0x05 0x00000000 0x01 0x00000000>;
662 interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
663 cdns,fifo-depth = <256>;
664 cdns,fifo-width = <4>;
665 cdns,trigger-address = <0x0>;
666 clocks = <&k3_clks 75 7>;
667 assigned-clocks = <&k3_clks 75 7>;
668 assigned-clock-parents = <&k3_clks 75 8>;
669 assigned-clock-rates = <166666666>;
670 power-domains = <&k3_pds 75 TI_SCI_PD_EXCLUSIVE>;
671 #address-cells = <1>;
672 #size-cells = <0>;
673 };
674 };
675
676 cpsw3g: ethernet@8000000 {
677 compatible = "ti,am642-cpsw-nuss";
678 #address-cells = <2>;
679 #size-cells = <2>;
680 reg = <0x0 0x8000000 0x0 0x200000>;
681 reg-names = "cpsw_nuss";
682 ranges = <0x0 0x0 0x0 0x8000000 0x0 0x200000>;
683 clocks = <&k3_clks 13 0>;
684 assigned-clocks = <&k3_clks 13 3>;
685 assigned-clock-parents = <&k3_clks 13 11>;
686 clock-names = "fck";
687 power-domains = <&k3_pds 13 TI_SCI_PD_EXCLUSIVE>;
688 status = "disabled";
689
690 dmas = <&main_pktdma 0xc600 15>,
691 <&main_pktdma 0xc601 15>,
692 <&main_pktdma 0xc602 15>,
693 <&main_pktdma 0xc603 15>,
694 <&main_pktdma 0xc604 15>,
695 <&main_pktdma 0xc605 15>,
696 <&main_pktdma 0xc606 15>,
697 <&main_pktdma 0xc607 15>,
698 <&main_pktdma 0x4600 15>;
699 dma-names = "tx0", "tx1", "tx2", "tx3", "tx4", "tx5", "tx6",
700 "tx7", "rx";
701
702 ethernet-ports {
703 #address-cells = <1>;
704 #size-cells = <0>;
705
706 cpsw_port1: port@1 {
707 reg = <1>;
708 ti,mac-only;
709 label = "port1";
710 phys = <&phy_gmii_sel 1>;
711 mac-address = [00 00 00 00 00 00];
712 ti,syscon-efuse = <&wkup_conf 0x200>;
713 };
714
715 cpsw_port2: port@2 {
716 reg = <2>;
717 ti,mac-only;
718 label = "port2";
719 phys = <&phy_gmii_sel 2>;
720 mac-address = [00 00 00 00 00 00];
721 };
722 };
723
724 cpsw3g_mdio: mdio@f00 {
725 compatible = "ti,cpsw-mdio","ti,davinci_mdio";
726 reg = <0x0 0xf00 0x0 0x100>;
727 #address-cells = <1>;
728 #size-cells = <0>;
729 clocks = <&k3_clks 13 0>;
730 clock-names = "fck";
731 bus_freq = <1000000>;
732 };
733
734 cpts@3d000 {
735 compatible = "ti,j721e-cpts";
736 reg = <0x0 0x3d000 0x0 0x400>;
737 clocks = <&k3_clks 13 3>;
738 clock-names = "cpts";
739 interrupts-extended = <&gic500 GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
740 interrupt-names = "cpts";
741 ti,cpts-ext-ts-inputs = <4>;
742 ti,cpts-periodic-outputs = <2>;
743 };
744 };
745
746 hwspinlock: spinlock@2a000000 {
747 compatible = "ti,am64-hwspinlock";
748 reg = <0x00 0x2a000000 0x00 0x1000>;
749 #hwlock-cells = <1>;
750 };
751
752 mailbox0_cluster0: mailbox@29000000 {
753 compatible = "ti,am64-mailbox";
754 reg = <0x00 0x29000000 0x00 0x200>;
755 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
756 #mbox-cells = <1>;
757 ti,mbox-num-users = <4>;
758 ti,mbox-num-fifos = <16>;
759 };
760
761 mailbox0_cluster1: mailbox@29010000 {
762 compatible = "ti,am64-mailbox";
763 reg = <0x00 0x29010000 0x00 0x200>;
764 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
765 #mbox-cells = <1>;
766 ti,mbox-num-users = <4>;
767 ti,mbox-num-fifos = <16>;
768 };
769
770 mailbox0_cluster2: mailbox@29020000 {
771 compatible = "ti,am64-mailbox";
772 reg = <0x00 0x29020000 0x00 0x200>;
773 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
774 #mbox-cells = <1>;
775 ti,mbox-num-users = <4>;
776 ti,mbox-num-fifos = <16>;
777 };
778
779 mailbox0_cluster3: mailbox@29030000 {
780 compatible = "ti,am64-mailbox";
781 reg = <0x00 0x29030000 0x00 0x200>;
782 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
783 #mbox-cells = <1>;
784 ti,mbox-num-users = <4>;
785 ti,mbox-num-fifos = <16>;
786 };
787
788 main_mcan0: can@20701000 {
789 compatible = "bosch,m_can";
790 reg = <0x00 0x20701000 0x00 0x200>,
791 <0x00 0x20708000 0x00 0x8000>;
792 reg-names = "m_can", "message_ram";
793 power-domains = <&k3_pds 98 TI_SCI_PD_EXCLUSIVE>;
794 clocks = <&k3_clks 98 6>, <&k3_clks 98 1>;
795 clock-names = "hclk", "cclk";
796 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
797 <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
798 interrupt-names = "int0", "int1";
799 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
800 status = "disabled";
801 };
802
803 main_rti0: watchdog@e000000 {
804 compatible = "ti,j7-rti-wdt";
805 reg = <0x00 0x0e000000 0x00 0x100>;
806 clocks = <&k3_clks 125 0>;
807 power-domains = <&k3_pds 125 TI_SCI_PD_EXCLUSIVE>;
808 assigned-clocks = <&k3_clks 125 0>;
809 assigned-clock-parents = <&k3_clks 125 2>;
810 };
811
812 main_rti1: watchdog@e010000 {
813 compatible = "ti,j7-rti-wdt";
814 reg = <0x00 0x0e010000 0x00 0x100>;
815 clocks = <&k3_clks 126 0>;
816 power-domains = <&k3_pds 126 TI_SCI_PD_EXCLUSIVE>;
817 assigned-clocks = <&k3_clks 126 0>;
818 assigned-clock-parents = <&k3_clks 126 2>;
819 };
820
821 main_rti2: watchdog@e020000 {
822 compatible = "ti,j7-rti-wdt";
823 reg = <0x00 0x0e020000 0x00 0x100>;
824 clocks = <&k3_clks 127 0>;
825 power-domains = <&k3_pds 127 TI_SCI_PD_EXCLUSIVE>;
826 assigned-clocks = <&k3_clks 127 0>;
827 assigned-clock-parents = <&k3_clks 127 2>;
828 };
829
830 main_rti3: watchdog@e030000 {
831 compatible = "ti,j7-rti-wdt";
832 reg = <0x00 0x0e030000 0x00 0x100>;
833 clocks = <&k3_clks 128 0>;
834 power-domains = <&k3_pds 128 TI_SCI_PD_EXCLUSIVE>;
835 assigned-clocks = <&k3_clks 128 0>;
836 assigned-clock-parents = <&k3_clks 128 2>;
837 };
838
839 main_rti4: watchdog@e040000 {
840 compatible = "ti,j7-rti-wdt";
841 reg = <0x00 0x0e040000 0x00 0x100>;
842 clocks = <&k3_clks 205 0>;
843 power-domains = <&k3_pds 205 TI_SCI_PD_EXCLUSIVE>;
844 assigned-clocks = <&k3_clks 205 0>;
845 assigned-clock-parents = <&k3_clks 205 2>;
846 };
847
848 epwm0: pwm@23000000 {
849 compatible = "ti,am64-epwm", "ti,am3352-ehrpwm";
850 #pwm-cells = <3>;
851 reg = <0x00 0x23000000 0x00 0x100>;
852 power-domains = <&k3_pds 86 TI_SCI_PD_EXCLUSIVE>;
853 clocks = <&epwm_tbclk 0>, <&k3_clks 86 0>;
854 clock-names = "tbclk", "fck";
855 status = "disabled";
856 };
857
858 epwm1: pwm@23010000 {
859 compatible = "ti,am64-epwm", "ti,am3352-ehrpwm";
860 #pwm-cells = <3>;
861 reg = <0x00 0x23010000 0x00 0x100>;
862 power-domains = <&k3_pds 87 TI_SCI_PD_EXCLUSIVE>;
863 clocks = <&epwm_tbclk 1>, <&k3_clks 87 0>;
864 clock-names = "tbclk", "fck";
865 status = "disabled";
866 };
867
868 epwm2: pwm@23020000 {
869 compatible = "ti,am64-epwm", "ti,am3352-ehrpwm";
870 #pwm-cells = <3>;
871 reg = <0x00 0x23020000 0x00 0x100>;
872 power-domains = <&k3_pds 88 TI_SCI_PD_EXCLUSIVE>;
873 clocks = <&epwm_tbclk 2>, <&k3_clks 88 0>;
874 clock-names = "tbclk", "fck";
875 status = "disabled";
876 };
877
878 ecap0: pwm@23100000 {
879 compatible = "ti,am3352-ecap";
880 #pwm-cells = <3>;
881 reg = <0x00 0x23100000 0x00 0x100>;
882 power-domains = <&k3_pds 51 TI_SCI_PD_EXCLUSIVE>;
883 clocks = <&k3_clks 51 0>;
884 clock-names = "fck";
885 status = "disabled";
886 };
887
888 ecap1: pwm@23110000 {
889 compatible = "ti,am3352-ecap";
890 #pwm-cells = <3>;
891 reg = <0x00 0x23110000 0x00 0x100>;
892 power-domains = <&k3_pds 52 TI_SCI_PD_EXCLUSIVE>;
893 clocks = <&k3_clks 52 0>;
894 clock-names = "fck";
895 status = "disabled";
896 };
897
898 ecap2: pwm@23120000 {
899 compatible = "ti,am3352-ecap";
900 #pwm-cells = <3>;
901 reg = <0x00 0x23120000 0x00 0x100>;
902 power-domains = <&k3_pds 53 TI_SCI_PD_EXCLUSIVE>;
903 clocks = <&k3_clks 53 0>;
904 clock-names = "fck";
905 status = "disabled";
906 };
907
908 mcasp0: audio-controller@2b00000 {
909 compatible = "ti,am33xx-mcasp-audio";
910 reg = <0x00 0x02b00000 0x00 0x2000>,
911 <0x00 0x02b08000 0x00 0x400>;
912 reg-names = "mpu", "dat";
913 interrupts = <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>,
914 <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>;
915 interrupt-names = "tx", "rx";
916
917 dmas = <&main_bcdma 0 0xc500 0>, <&main_bcdma 0 0x4500 0>;
918 dma-names = "tx", "rx";
919
920 clocks = <&k3_clks 190 0>;
921 clock-names = "fck";
922 assigned-clocks = <&k3_clks 190 0>;
923 assigned-clock-parents = <&k3_clks 190 2>;
924 power-domains = <&k3_pds 190 TI_SCI_PD_EXCLUSIVE>;
925 status = "disabled";
926 };
927
928 mcasp1: audio-controller@2b10000 {
929 compatible = "ti,am33xx-mcasp-audio";
930 reg = <0x00 0x02b10000 0x00 0x2000>,
931 <0x00 0x02b18000 0x00 0x400>;
932 reg-names = "mpu", "dat";
933 interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
934 <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>;
935 interrupt-names = "tx", "rx";
936
937 dmas = <&main_bcdma 0 0xc501 0>, <&main_bcdma 0 0x4501 0>;
938 dma-names = "tx", "rx";
939
940 clocks = <&k3_clks 191 0>;
941 clock-names = "fck";
942 assigned-clocks = <&k3_clks 191 0>;
943 assigned-clock-parents = <&k3_clks 191 2>;
944 power-domains = <&k3_pds 191 TI_SCI_PD_EXCLUSIVE>;
945 status = "disabled";
946 };
947
948 mcasp2: audio-controller@2b20000 {
949 compatible = "ti,am33xx-mcasp-audio";
950 reg = <0x00 0x02b20000 0x00 0x2000>,
951 <0x00 0x02b28000 0x00 0x400>;
952 reg-names = "mpu", "dat";
953 interrupts = <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
954 <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>;
955 interrupt-names = "tx", "rx";
956
957 dmas = <&main_bcdma 0 0xc502 0>, <&main_bcdma 0 0x4502 0>;
958 dma-names = "tx", "rx";
959
960 clocks = <&k3_clks 192 0>;
961 clock-names = "fck";
962 assigned-clocks = <&k3_clks 192 0>;
963 assigned-clock-parents = <&k3_clks 192 2>;
964 power-domains = <&k3_pds 192 TI_SCI_PD_EXCLUSIVE>;
965 status = "disabled";
Roger Quadrosbace4672024-05-13 15:13:54 +0300966 };
967
968 ti_csi2rx0: ticsi2rx@30102000 {
969 compatible = "ti,j721e-csi2rx-shim";
970 dmas = <&main_bcdma_csi 0 0x5000 0>;
971 dma-names = "rx0";
972 reg = <0x00 0x30102000 0x00 0x1000>;
973 power-domains = <&k3_pds 182 TI_SCI_PD_EXCLUSIVE>;
974 #address-cells = <2>;
975 #size-cells = <2>;
976 ranges;
977 status = "disabled";
978
979 cdns_csi2rx0: csi-bridge@30101000 {
980 compatible = "ti,j721e-csi2rx", "cdns,csi2rx";
981 reg = <0x00 0x30101000 0x00 0x1000>;
982 clocks = <&k3_clks 182 0>, <&k3_clks 182 3>, <&k3_clks 182 0>,
983 <&k3_clks 182 0>, <&k3_clks 182 4>, <&k3_clks 182 4>;
984 clock-names = "sys_clk", "p_clk", "pixel_if0_clk",
985 "pixel_if1_clk", "pixel_if2_clk", "pixel_if3_clk";
986 phys = <&dphy0>;
987 phy-names = "dphy";
988
989 ports {
990 #address-cells = <1>;
991 #size-cells = <0>;
992
993 csi0_port0: port@0 {
994 reg = <0>;
995 status = "disabled";
996 };
997
998 csi0_port1: port@1 {
999 reg = <1>;
1000 status = "disabled";
1001 };
1002
1003 csi0_port2: port@2 {
1004 reg = <2>;
1005 status = "disabled";
1006 };
1007
1008 csi0_port3: port@3 {
1009 reg = <3>;
1010 status = "disabled";
1011 };
1012
1013 csi0_port4: port@4 {
1014 reg = <4>;
1015 status = "disabled";
1016 };
1017 };
1018 };
1019 };
1020
1021 dphy0: phy@30110000 {
1022 compatible = "cdns,dphy-rx";
1023 reg = <0x00 0x30110000 0x00 0x1100>;
1024 #phy-cells = <0>;
1025 power-domains = <&k3_pds 185 TI_SCI_PD_EXCLUSIVE>;
1026 status = "disabled";
1027 };
1028
1029 dss: dss@30200000 {
1030 compatible = "ti,am62a7-dss";
1031 reg = <0x00 0x30200000 0x00 0x1000>, /* common */
1032 <0x00 0x30202000 0x00 0x1000>, /* vidl1 */
1033 <0x00 0x30206000 0x00 0x1000>, /* vid */
1034 <0x00 0x30207000 0x00 0x1000>, /* ovr1 */
1035 <0x00 0x30208000 0x00 0x1000>, /* ovr2 */
1036 <0x00 0x3020a000 0x00 0x1000>, /* vp1: Tied OFF in the SoC */
1037 <0x00 0x3020b000 0x00 0x1000>, /* vp2: Used as DPI Out */
1038 <0x00 0x30201000 0x00 0x1000>; /* common1 */
1039 reg-names = "common", "vidl1", "vid",
1040 "ovr1", "ovr2", "vp1", "vp2", "common1";
1041 power-domains = <&k3_pds 186 TI_SCI_PD_EXCLUSIVE>;
1042 clocks = <&k3_clks 186 6>,
1043 <&k3_clks 186 0>,
1044 <&k3_clks 186 2>;
1045 clock-names = "fck", "vp1", "vp2";
1046 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
1047 status = "disabled";
1048
1049 dss_ports: ports {
1050 #address-cells = <1>;
1051 #size-cells = <0>;
1052 };
Nishanth Menonca012b92023-11-13 08:51:43 -06001053 };
Bryan Brattlof0c64cee2022-11-03 19:13:51 -05001054};