blob: 54c144afd8cb60af035fb8998859b151db3ade84 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Andre Przywara48321ba2016-05-31 10:45:06 -07002/*
3 * Configuration settings for the Allwinner A64 (sun50i) CPU
Andre Przywara48321ba2016-05-31 10:45:06 -07004 */
5
Andre Przywara46c3d992017-01-02 11:48:36 +00006#if defined(CONFIG_RESERVE_ALLWINNER_BOOT0_HEADER) && !defined(CONFIG_SPL_BUILD)
Andre Przywara48321ba2016-05-31 10:45:06 -07007/* reserve space for BOOT0 header information */
Andre Przywaraf66cee32017-01-02 11:48:34 +00008 b reset
Andre Przywara48321ba2016-05-31 10:45:06 -07009 .space 1532
Andre Przywara46c3d992017-01-02 11:48:36 +000010#elif defined(CONFIG_ARM_BOOT_HOOK_RMR)
11/*
12 * Switch into AArch64 if needed.
13 * Refer to arch/arm/mach-sunxi/rmr_switch.S for the original source.
14 */
15 tst x0, x0 // this is "b #0x84" in ARM
16 b reset
17 .space 0x7c
18 .word 0xe59f1024 // ldr r1, [pc, #36] ; 0x170000a0
19 .word 0xe59f0024 // ldr r0, [pc, #36] ; CONFIG_*_TEXT_BASE
20 .word 0xe5810000 // str r0, [r1]
21 .word 0xf57ff04f // dsb sy
22 .word 0xf57ff06f // isb sy
23 .word 0xee1c0f50 // mrc 15, 0, r0, cr12, cr0, {2} ; RMR
24 .word 0xe3800003 // orr r0, r0, #3
25 .word 0xee0c0f50 // mcr 15, 0, r0, cr12, cr0, {2} ; RMR
26 .word 0xf57ff06f // isb sy
27 .word 0xe320f003 // wfi
28 .word 0xeafffffd // b @wfi
Icenowy Zhengbb769d62018-07-21 16:20:22 +080029#ifndef CONFIG_MACH_SUN50I_H6
Andre Przywara46c3d992017-01-02 11:48:36 +000030 .word 0x017000a0 // writeable RVBAR mapping address
Icenowy Zhengbb769d62018-07-21 16:20:22 +080031#else
32 .word 0x09010040 // writeable RVBAR mapping address
33#endif
Andre Przywara46c3d992017-01-02 11:48:36 +000034#ifdef CONFIG_SPL_BUILD
35 .word CONFIG_SPL_TEXT_BASE
36#else
37 .word CONFIG_SYS_TEXT_BASE
38#endif
39#else
40/* normal execution */
41 b reset
42#endif