blob: 02ddb6614158c5d962c36b8d035389fdaea94b43 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05302/*
3 * Copyright 2013 Freescale Semiconductor, Inc.
Priyanka Singh1b02eb32021-08-19 12:37:31 +05304 * Copyright 2021 NXP
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05305 */
6
7#include <common.h>
8#include <i2c.h>
9#include <hwconfig.h>
Simon Glass97589732020-05-10 11:40:02 -060010#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060011#include <log.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060012#include <asm/global_data.h>
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053013#include <asm/mmu.h>
York Sunf0626592013-09-30 09:22:09 -070014#include <fsl_ddr_sdram.h>
15#include <fsl_ddr_dimm_params.h>
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053016#include <asm/fsl_law.h>
Tang Yuantian760eafc2014-11-21 11:17:16 +080017#include <asm/mpc85xx_gpio.h>
Simon Glassdbd79542020-05-10 11:40:11 -060018#include <linux/delay.h>
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053019#include "ddr.h"
20
21DECLARE_GLOBAL_DATA_PTR;
22
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053023void fsl_ddr_board_options(memctl_options_t *popts,
24 dimm_params_t *pdimm,
25 unsigned int ctrl_num)
26{
27 const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
28 ulong ddr_freq;
29
30 if (ctrl_num > 1) {
31 printf("Not supported controller number %d\n", ctrl_num);
32 return;
33 }
34 if (!pdimm->n_ranks)
35 return;
36
37 pbsp = udimms[0];
38
Priyanka Jain37e7f6a2014-02-26 09:38:37 +053039 /* Get clk_adjust according to the board ddr
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053040 * freqency and n_banks specified in board_specific_parameters table.
41 */
42 ddr_freq = get_ddr_freq(0) / 1000000;
43 while (pbsp->datarate_mhz_high) {
44 if (pbsp->n_ranks == pdimm->n_ranks &&
45 (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
46 if (ddr_freq <= pbsp->datarate_mhz_high) {
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053047 popts->clk_adjust = pbsp->clk_adjust;
48 popts->wrlvl_start = pbsp->wrlvl_start;
49 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
50 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053051 goto found;
52 }
53 pbsp_highest = pbsp;
54 }
55 pbsp++;
56 }
57
58 if (pbsp_highest) {
59 printf("Error: board specific timing not found\n");
60 printf("for data rate %lu MT/s\n", ddr_freq);
61 printf("Trying to use the highest speed (%u) parameters\n",
62 pbsp_highest->datarate_mhz_high);
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053063 popts->clk_adjust = pbsp_highest->clk_adjust;
64 popts->wrlvl_start = pbsp_highest->wrlvl_start;
65 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
66 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053067 } else {
68 panic("DIMM is not supported by this board");
69 }
70found:
71 debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
72 "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, "
73 "wrlvl_ctrl_3 0x%x\n",
74 pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
75 pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
76 pbsp->wrlvl_ctl_3);
77
78 /*
79 * Factors to consider for half-strength driver enable:
80 * - number of DIMMs installed
81 */
Priyanka Jaine7597fe2015-06-05 15:29:02 +053082#ifdef CONFIG_SYS_FSL_DDR4
83 popts->half_strength_driver_enable = 1;
Shengzhou Liu29a53012016-11-15 17:15:21 +080084 /* optimize cpo for erratum A-009942 */
85 popts->cpo_sample = 0x59;
Priyanka Jaine7597fe2015-06-05 15:29:02 +053086#else
Priyanka Singh1b02eb32021-08-19 12:37:31 +053087 popts->cpo_sample = 0x54;
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053088 popts->half_strength_driver_enable = 0;
Priyanka Jaine7597fe2015-06-05 15:29:02 +053089#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053090 /*
91 * Write leveling override
92 */
93 popts->wrlvl_override = 1;
94 popts->wrlvl_sample = 0xf;
95
96 /*
97 * rtt and rtt_wr override
98 */
99 popts->rtt_override = 0;
100
101 /* Enable ZQ calibration */
102 popts->zq_en = 1;
103
104 /* DHC_EN =1, ODT = 75 Ohm */
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530105#ifdef CONFIG_SYS_FSL_DDR4
106 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_120OHM);
107 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_120OHM) |
108 DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */
109#else
Priyanka Jain0352a982014-09-05 15:18:31 +0530110 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
111 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530112#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530113}
114
Tang Yuantian760eafc2014-11-21 11:17:16 +0800115#if defined(CONFIG_DEEP_SLEEP)
116void board_mem_sleep_setup(void)
117{
Tom Rini6a5dccc2022-11-16 13:10:41 -0500118 void __iomem *cpld_base = (void *)CFG_SYS_CPLD_BASE;
Tang Yuantian760eafc2014-11-21 11:17:16 +0800119
120 /* does not provide HW signals for power management */
121 clrbits_8(cpld_base + 0x17, 0x40);
122 /* Disable MCKE isolation */
123 gpio_set_value(2, 0);
124 udelay(1);
125}
126#endif
127
Simon Glassd35f3382017-04-06 12:47:05 -0600128int dram_init(void)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530129{
130 phys_size_t dram_size;
131
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530132#if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530133 puts("Initializing....using SPD\n");
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530134 dram_size = fsl_ddr_sdram();
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530135#else
136 dram_size = fsl_ddr_sdram_size();
137#endif
Shengzhou Liu0246ade2016-05-31 15:39:06 +0800138 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
139 dram_size *= 0x100000;
Tang Yuantian760eafc2014-11-21 11:17:16 +0800140
141#if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD)
142 fsl_dp_resume();
143#endif
144
Simon Glass39f90ba2017-03-31 08:40:25 -0600145 gd->ram_size = dram_size;
146
147 return 0;
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530148}