wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 1 | /* |
Wolfgang Denk | e71d99d | 2010-11-20 15:07:45 +0100 | [diff] [blame] | 2 | * (C) Copyright 2003-2010 |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* |
| 9 | * board/config.h - configuration options, board specific |
| 10 | * changes for 16M board |
| 11 | */ |
| 12 | |
| 13 | #ifndef __CONFIG_H |
| 14 | #define __CONFIG_H |
| 15 | |
| 16 | /* |
| 17 | * High Level Configuration Options |
| 18 | * (easy to change) |
| 19 | */ |
| 20 | |
| 21 | #undef CONFIG_MPC860 |
| 22 | #define CONFIG_MPC850 1 /* This is a MPC850 CPU */ |
| 23 | #define CONFIG_RPXLITE 1 /* QUANTUM is the RPXlite clone */ |
| 24 | #define CONFIG_RMU 1 /* The QUNATUM is based on our RMU */ |
| 25 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 26 | #define CONFIG_SYS_TEXT_BASE 0xfff00000 |
| 27 | |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 28 | #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */ |
| 29 | #undef CONFIG_8xx_CONS_SMC2 |
| 30 | #undef CONFIG_8xx_CONS_NONE |
| 31 | #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */ |
| 32 | #if 0 |
| 33 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ |
| 34 | #else |
| 35 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 36 | #endif |
| 37 | |
| 38 | /* default developmenmt environment */ |
| 39 | |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 40 | #define CONFIG_ETHADDR 00:0B:17:00:00:00 |
| 41 | |
| 42 | #define CONFIG_IPADDR 10.10.69.10 |
| 43 | #define CONFIG_SERVERIP 10.10.69.49 |
| 44 | #define CONFIG_NETMASK 255.255.255.0 |
| 45 | #define CONFIG_HOSTNAME QUANTUM |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 46 | #define CONFIG_ROOTPATH "/opt/eldk/pcc_8xx" |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 47 | |
| 48 | #define CONFIG_BOOTARGS "root=/dev/ram rw" |
| 49 | |
| 50 | #define CONFIG_BOOTCOMMAND "bootm ff000000" |
| 51 | |
| 52 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 53 | "serial#=12345\0" \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 54 | "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath}\0" \ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 55 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 56 | "addip=setenv bootargs ${bootargs} ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off\0" |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 57 | |
| 58 | /* |
| 59 | * Select the more full-featured memory test (Barr embedded systems) |
| 60 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 61 | #define CONFIG_SYS_ALT_MEMTEST |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 62 | |
| 63 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 64 | #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 65 | |
| 66 | |
| 67 | /* M48T02 Paralled access timekeeper with same interface as the M48T35A*/ |
| 68 | #define CONFIG_RTC_M48T35A 1 |
| 69 | |
| 70 | #if 0 |
| 71 | #define CONFIG_WATCHDOG 1 /* watchdog enabled */ |
| 72 | #else |
| 73 | #undef CONFIG_WATCHDOG |
| 74 | #endif |
| 75 | |
| 76 | /* NVRAM and RTC */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 77 | #define CONFIG_SYS_NVRAM_BASE_ADDR 0xFA000000 |
| 78 | #define CONFIG_SYS_NVRAM_SIZE 2048 |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 79 | |
| 80 | |
Jon Loeliger | 1e8100f | 2007-07-04 22:33:23 -0500 | [diff] [blame] | 81 | /* |
| 82 | * Command line configuration. |
| 83 | */ |
| 84 | #include <config_cmd_default.h> |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 85 | |
Jon Loeliger | 1e8100f | 2007-07-04 22:33:23 -0500 | [diff] [blame] | 86 | #define CONFIG_CMD_DATE |
| 87 | #define CONFIG_CMD_DHCP |
| 88 | #define CONFIG_CMD_NFS |
| 89 | #define CONFIG_CMD_PING |
| 90 | #define CONFIG_CMD_REGINFO |
| 91 | #define CONFIG_CMD_SNTP |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 92 | |
Jon Loeliger | 1e8100f | 2007-07-04 22:33:23 -0500 | [diff] [blame] | 93 | |
Jon Loeliger | c6d535a | 2007-07-09 21:57:31 -0500 | [diff] [blame] | 94 | /* |
| 95 | * BOOTP options |
| 96 | */ |
| 97 | #define CONFIG_BOOTP_SUBNETMASK |
| 98 | #define CONFIG_BOOTP_GATEWAY |
| 99 | #define CONFIG_BOOTP_HOSTNAME |
| 100 | #define CONFIG_BOOTP_BOOTPATH |
| 101 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 102 | |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 103 | |
| 104 | #define CONFIG_AUTOBOOT_KEYED /* Enable password protection */ |
Wolfgang Denk | dd5463b | 2008-07-16 16:38:59 +0200 | [diff] [blame] | 105 | #define CONFIG_AUTOBOOT_PROMPT \ |
| 106 | "\nEnter password - autoboot in %d sec...\n", bootdelay |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 107 | #define CONFIG_AUTOBOOT_DELAY_STR "system" |
| 108 | /* |
| 109 | * Miscellaneous configurable options |
| 110 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 111 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
Jon Loeliger | 1e8100f | 2007-07-04 22:33:23 -0500 | [diff] [blame] | 112 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 114 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 116 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 117 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 118 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 119 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 120 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 121 | #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest works on */ |
| 122 | #define CONFIG_SYS_MEMTEST_END 0x01f00000 /* 256K ... 15 MB in DRAM */ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 123 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 124 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 125 | |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 126 | /* |
| 127 | * Low Level Configuration Settings |
| 128 | * (address mappings, register initial values, etc.) |
| 129 | * You should know what you are doing if you make changes here. |
| 130 | */ |
| 131 | /*----------------------------------------------------------------------- |
| 132 | * Internal Memory Mapped Register |
| 133 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_IMMR 0xFA200000 |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 135 | |
| 136 | /*----------------------------------------------------------------------- |
| 137 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 138 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 140 | #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */ |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 142 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 143 | |
| 144 | /*----------------------------------------------------------------------- |
| 145 | * Start addresses for the final memory configuration |
| 146 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 147 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 148 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 149 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 150 | #define CONFIG_SYS_FLASH_BASE 0xFF000000 |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 151 | |
| 152 | #if 1 |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 153 | #define CONFIG_FLASH_CFI_DRIVER |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 154 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 155 | #undef CONFIG_FLASH_CFI_DRIVER |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 156 | #endif |
| 157 | |
| 158 | |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 159 | #ifdef CONFIG_FLASH_CFI_DRIVER |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 160 | #define CONFIG_SYS_FLASH_CFI 1 |
| 161 | #undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE |
| 162 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE} |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 163 | #endif |
| 164 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 165 | /*%%% #define CONFIG_SYS_FLASH_BASE 0xFFF00000 */ |
Jon Loeliger | 1e8100f | 2007-07-04 22:33:23 -0500 | [diff] [blame] | 166 | #if defined(DEBUG) || defined(CONFIG_CMD_IDE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 167 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 168 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 169 | #define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 170 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 171 | #define CONFIG_SYS_MONITOR_BASE 0xFFF00000 |
| 172 | /*%%% #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE */ |
| 173 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 174 | |
| 175 | /* |
| 176 | * For booting Linux, the board info and command line data |
| 177 | * have to be in the first 8 MB of memory, since this is |
| 178 | * the maximum mapped by the Linux kernel during initialization. |
| 179 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 180 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 181 | |
| 182 | /*----------------------------------------------------------------------- |
| 183 | * FLASH organization |
| 184 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 186 | #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 187 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 188 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 189 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 190 | |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 191 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Wolfgang Denk | e71d99d | 2010-11-20 15:07:45 +0100 | [diff] [blame] | 192 | #define CONFIG_ENV_OFFSET 0x00040000 /* Offset of Environment Sector absolute address 0xfff40000*/ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 193 | #define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */ |
| 194 | #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 195 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET) |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 196 | |
| 197 | /* Address and size of Redundant Environment Sector */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 198 | #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE) |
| 199 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 200 | |
| 201 | /* FPGA */ |
| 202 | #define CONFIG_MISC_INIT_R |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #define CONFIG_SYS_FPGA_SPARTAN2 |
| 204 | #define CONFIG_SYS_FPGA_PROG_FEEDBACK |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 205 | |
| 206 | |
| 207 | /*----------------------------------------------------------------------- |
| 208 | * Reset address |
| 209 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 210 | #define CONFIG_SYS_RESET_ADDRESS ((ulong)((((immap_t *)CONFIG_SYS_IMMR)->im_clkrst.res))) |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 211 | |
| 212 | /*----------------------------------------------------------------------- |
| 213 | * Cache Configuration |
| 214 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 215 | #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */ |
Jon Loeliger | 1e8100f | 2007-07-04 22:33:23 -0500 | [diff] [blame] | 216 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 217 | #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 218 | #endif |
| 219 | |
| 220 | /*----------------------------------------------------------------------- |
| 221 | * SYPCR - System Protection Control 11-9 |
| 222 | * SYPCR can only be written once after reset! |
| 223 | *----------------------------------------------------------------------- |
| 224 | * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze |
| 225 | */ |
| 226 | #if defined(CONFIG_WATCHDOG) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 227 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 228 | SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP) |
| 229 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 230 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP) |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 231 | #endif |
| 232 | |
| 233 | /*----------------------------------------------------------------------- |
| 234 | * SIUMCR - SIU Module Configuration 11-6 |
| 235 | *----------------------------------------------------------------------- |
| 236 | * PCMCIA config., multi-function pin tri-state |
| 237 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 238 | #define CONFIG_SYS_SIUMCR (SIUMCR_MLRC10) |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 239 | |
| 240 | /*----------------------------------------------------------------------- |
| 241 | * TBSCR - Time Base Status and Control 11-26 |
| 242 | *----------------------------------------------------------------------- |
| 243 | * Clear Reference Interrupt Status, Timebase freezing enabled |
| 244 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 245 | #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE) |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 246 | |
| 247 | /*----------------------------------------------------------------------- |
| 248 | * RTCSC - Real-Time Clock Status and Control Register 11-27 |
| 249 | *----------------------------------------------------------------------- |
| 250 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 251 | /*%%%#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */ |
| 252 | #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_RTE) |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 253 | |
| 254 | /*----------------------------------------------------------------------- |
| 255 | * PISCR - Periodic Interrupt Status and Control 11-31 |
| 256 | *----------------------------------------------------------------------- |
| 257 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled |
| 258 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 259 | #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF) |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 260 | |
| 261 | /*----------------------------------------------------------------------- |
| 262 | * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30 |
| 263 | *----------------------------------------------------------------------- |
| 264 | * Reset PLL lock status sticky bit, timer expired status bit and timer |
| 265 | * interrupt status bit |
| 266 | * |
| 267 | * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)! |
| 268 | */ |
| 269 | /* up to 50 MHz we use a 1:1 clock */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 270 | #define CONFIG_SYS_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS ) |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 271 | |
| 272 | /*----------------------------------------------------------------------- |
| 273 | * SCCR - System Clock and reset Control Register 15-27 |
| 274 | *----------------------------------------------------------------------- |
| 275 | * Set clock output, timebase and RTC source and divider, |
| 276 | * power management and some other internal clocks |
| 277 | */ |
| 278 | #define SCCR_MASK SCCR_EBDF00 |
| 279 | /* up to 50 MHz we use a 1:1 clock */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 280 | #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_TBS) |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 281 | |
| 282 | /*----------------------------------------------------------------------- |
| 283 | * PCMCIA stuff |
| 284 | *----------------------------------------------------------------------- |
| 285 | * |
| 286 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 287 | #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000) |
| 288 | #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 ) |
| 289 | #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000) |
| 290 | #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 ) |
| 291 | #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000) |
| 292 | #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 ) |
| 293 | #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000) |
| 294 | #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 ) |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 295 | |
| 296 | /*----------------------------------------------------------------------- |
| 297 | * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter) |
| 298 | *----------------------------------------------------------------------- |
| 299 | */ |
| 300 | |
Pavel Herrmann | 2c13c4a | 2012-10-09 07:01:56 +0000 | [diff] [blame] | 301 | #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 302 | #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */ |
| 303 | |
| 304 | #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */ |
| 305 | #undef CONFIG_IDE_LED /* LED for ide not supported */ |
| 306 | #undef CONFIG_IDE_RESET /* reset for ide not supported */ |
| 307 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 308 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */ |
| 309 | #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 310 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 311 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 312 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 313 | #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 314 | |
| 315 | /* Offset for data I/O */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 316 | #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320) |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 317 | |
| 318 | /* Offset for normal register accesses */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 319 | #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320) |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 320 | |
| 321 | /* Offset for alternate registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 322 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 323 | |
| 324 | /*----------------------------------------------------------------------- |
| 325 | * |
| 326 | *----------------------------------------------------------------------- |
| 327 | * |
| 328 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 329 | /*#define CONFIG_SYS_DER 0x2002000F*/ |
| 330 | #define CONFIG_SYS_DER 0 |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 331 | |
| 332 | /* |
| 333 | * Init Memory Controller: |
| 334 | * |
| 335 | * BR0 and OR0 (FLASH) |
| 336 | */ |
| 337 | |
| 338 | #define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 339 | #define CONFIG_SYS_PRELIM_OR_AM 0xFE000000 /* OR addr mask */ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 340 | |
| 341 | /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 342 | #define CONFIG_SYS_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI) |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 343 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 344 | #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) |
| 345 | #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V) |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 346 | |
| 347 | /* |
| 348 | * BR1 and OR1 (SDRAM) |
| 349 | * |
| 350 | */ |
| 351 | #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */ |
| 352 | #define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB */ |
| 353 | |
| 354 | /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 355 | #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000E00 |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 356 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 357 | #define CONFIG_SYS_OR1_PRELIM (0xF0000000 | CONFIG_SYS_OR_TIMING_SDRAM ) /* map 256 MB */ |
| 358 | #define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V ) |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 359 | |
| 360 | /* RPXLITE mem setting */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 361 | #define CONFIG_SYS_BR3_PRELIM 0xFA400001 /* FPGA */ |
| 362 | #define CONFIG_SYS_OR3_PRELIM 0xFFFF8910 |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 363 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 364 | #define CONFIG_SYS_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */ |
| 365 | #define CONFIG_SYS_OR4_PRELIM 0xFFFE0970 |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 366 | |
| 367 | /* |
| 368 | * Memory Periodic Timer Prescaler |
| 369 | */ |
| 370 | |
| 371 | /* periodic timer for refresh */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 372 | #define CONFIG_SYS_MAMR_PTA 20 |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 373 | |
| 374 | /* |
| 375 | * Refresh clock Prescalar |
| 376 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 377 | #define CONFIG_SYS_MPTPR MPTPR_PTP_DIV2 |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 378 | |
| 379 | /* |
| 380 | * MAMR settings for SDRAM |
| 381 | */ |
| 382 | |
| 383 | /* 9 column SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 384 | #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 385 | MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \ |
| 386 | MAMR_RLFA_16X | MAMR_WLFA_16X | MAMR_TLFA_16X) |
| 387 | |
| 388 | /* |
wdenk | 7d1eb82 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 389 | * BCSRx |
| 390 | * |
| 391 | * Board Status and Control Registers |
| 392 | * |
| 393 | */ |
| 394 | |
| 395 | #define BCSR0 0xFA400000 |
| 396 | #define BCSR1 0xFA400001 |
| 397 | #define BCSR2 0xFA400002 |
| 398 | #define BCSR3 0xFA400003 |
| 399 | |
| 400 | #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */ |
| 401 | #define BCSR0_ENNVRAM 0x02 /* CS4# Control */ |
| 402 | #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */ |
| 403 | #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */ |
| 404 | #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */ |
| 405 | #define BCSR0_COLTEST 0x20 |
| 406 | #define BCSR0_ETHLPBK 0x40 |
| 407 | #define BCSR0_ETHEN 0x80 |
| 408 | |
| 409 | #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */ |
| 410 | #define BCSR1_PCVCTL6 0x02 |
| 411 | #define BCSR1_PCVCTL5 0x04 |
| 412 | #define BCSR1_PCVCTL4 0x08 |
| 413 | #define BCSR1_IPB5SEL 0x10 |
| 414 | |
| 415 | #define BCSR2_ENPA5HDR 0x08 /* USB Control */ |
| 416 | #define BCSR2_ENUSBCLK 0x10 |
| 417 | #define BCSR2_USBPWREN 0x20 |
| 418 | #define BCSR2_USBSPD 0x40 |
| 419 | #define BCSR2_USBSUSP 0x80 |
| 420 | |
| 421 | #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */ |
| 422 | #define BCSR3_BWNVR 0x02 /* NVRAM Battery */ |
| 423 | #define BCSR3_RDY_BSY 0x04 /* Flash Operation */ |
| 424 | #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */ |
| 425 | #define BCSR3_D27 0x10 /* Dip Switch settings */ |
| 426 | #define BCSR3_D26 0x20 |
| 427 | #define BCSR3_D25 0x40 |
| 428 | #define BCSR3_D24 0x80 |
| 429 | |
| 430 | #endif /* __CONFIG_H */ |