Marek Vasut | afcb01c | 2010-07-18 05:23:19 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Palm Tungsten|C configuration file |
| 3 | * |
| 4 | * Copyright (C) 2009-2010 Marek Vasut <marek.vasut@gmail.com> |
| 5 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 6 | * SPDX-License-Identifier: GPL-2.0+ |
Marek Vasut | afcb01c | 2010-07-18 05:23:19 +0200 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #ifndef __CONFIG_H |
| 10 | #define __CONFIG_H |
| 11 | |
| 12 | #include <asm/arch/pxa-regs.h> |
| 13 | |
| 14 | /* |
| 15 | * High Level Board Configuration Options |
| 16 | */ |
Marek Vasut | 85cc88a | 2011-11-26 07:20:07 +0100 | [diff] [blame] | 17 | #define CONFIG_CPU_PXA25X 1 /* Intel PXA255 CPU */ |
Marek Vasut | afcb01c | 2010-07-18 05:23:19 +0200 | [diff] [blame] | 18 | #define CONFIG_PALMTC 1 /* Palm Tungsten|C board */ |
| 19 | |
Simon Glass | 1af03bd | 2012-10-30 13:38:53 +0000 | [diff] [blame] | 20 | /* we will never enable dcache, because we have to setup MMU first */ |
| 21 | #define CONFIG_SYS_DCACHE_OFF |
| 22 | |
Marek Vasut | afcb01c | 2010-07-18 05:23:19 +0200 | [diff] [blame] | 23 | /* |
| 24 | * Environment settings |
| 25 | */ |
| 26 | #define CONFIG_ENV_OVERWRITE |
| 27 | #define CONFIG_SYS_MALLOC_LEN (128*1024) |
Marek Vasut | 1ba68e8 | 2010-10-20 21:06:23 +0200 | [diff] [blame] | 28 | #define CONFIG_SYS_TEXT_BASE 0x0 |
Marek Vasut | afcb01c | 2010-07-18 05:23:19 +0200 | [diff] [blame] | 29 | |
| 30 | #define CONFIG_BOOTCOMMAND \ |
| 31 | "if mmc init && fatload mmc 0 0xa0000000 uboot.script ; then " \ |
| 32 | "source 0xa0000000; " \ |
| 33 | "else " \ |
| 34 | "bootm 0x80000; " \ |
| 35 | "fi; " |
| 36 | #define CONFIG_BOOTARGS \ |
| 37 | "console=tty0 console=ttyS0,115200" |
| 38 | #define CONFIG_TIMESTAMP |
| 39 | #define CONFIG_BOOTDELAY 2 /* Autoboot delay */ |
| 40 | #define CONFIG_CMDLINE_TAG |
| 41 | #define CONFIG_SETUP_MEMORY_TAGS |
| 42 | |
| 43 | #define CONFIG_LZMA /* LZMA compression support */ |
| 44 | |
| 45 | /* |
| 46 | * Serial Console Configuration |
| 47 | * STUART - the lower serial port on Colibri board |
| 48 | */ |
| 49 | #define CONFIG_PXA_SERIAL |
| 50 | #define CONFIG_FFUART 1 |
Marek Vasut | 0d4bef7 | 2012-09-12 12:36:25 +0200 | [diff] [blame] | 51 | #define CONFIG_CONS_INDEX 3 |
Marek Vasut | afcb01c | 2010-07-18 05:23:19 +0200 | [diff] [blame] | 52 | #define CONFIG_BAUDRATE 115200 |
Marek Vasut | afcb01c | 2010-07-18 05:23:19 +0200 | [diff] [blame] | 53 | |
| 54 | /* |
| 55 | * Bootloader Components Configuration |
| 56 | */ |
| 57 | #include <config_cmd_default.h> |
| 58 | |
| 59 | #undef CONFIG_CMD_NET |
Sebastien Carlier | a8d426f | 2010-11-05 15:48:07 +0100 | [diff] [blame] | 60 | #undef CONFIG_CMD_NFS |
Marek Vasut | afcb01c | 2010-07-18 05:23:19 +0200 | [diff] [blame] | 61 | #define CONFIG_CMD_ENV |
| 62 | #define CONFIG_CMD_MMC |
| 63 | #define CONFIG_LCD |
Jeroen Hofstee | c923758 | 2013-01-22 10:44:10 +0000 | [diff] [blame] | 64 | #define CONFIG_PXA_LCD |
Marek Vasut | afcb01c | 2010-07-18 05:23:19 +0200 | [diff] [blame] | 65 | |
| 66 | /* |
| 67 | * MMC Card Configuration |
| 68 | */ |
| 69 | #ifdef CONFIG_CMD_MMC |
| 70 | #define CONFIG_MMC |
Marek Vasut | d2f3bbd | 2012-09-30 10:09:49 +0000 | [diff] [blame] | 71 | #define CONFIG_GENERIC_MMC |
| 72 | #define CONFIG_PXA_MMC_GENERIC |
Marek Vasut | afcb01c | 2010-07-18 05:23:19 +0200 | [diff] [blame] | 73 | #define CONFIG_SYS_MMC_BASE 0xF0000000 |
| 74 | #define CONFIG_CMD_FAT |
| 75 | #define CONFIG_CMD_EXT2 |
| 76 | #define CONFIG_DOS_PARTITION |
| 77 | #endif |
| 78 | |
| 79 | /* |
| 80 | * LCD |
| 81 | */ |
| 82 | #ifdef CONFIG_LCD |
| 83 | #define CONFIG_ACX517AKN |
| 84 | #define CONFIG_VIDEO_LOGO |
| 85 | #define CONFIG_CMD_BMP |
| 86 | #define CONFIG_SPLASH_SCREEN |
| 87 | #define CONFIG_SPLASH_SCREEN_ALIGN |
| 88 | #define CONFIG_VIDEO_BMP_GZIP |
| 89 | #define CONFIG_VIDEO_BMP_RLE8 |
| 90 | #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) |
| 91 | #endif |
| 92 | |
| 93 | /* |
| 94 | * KGDB |
| 95 | */ |
| 96 | #ifdef CONFIG_CMD_KGDB |
| 97 | #define CONFIG_KGDB_BAUDRATE 230400 /* kgdb serial port speed */ |
Marek Vasut | afcb01c | 2010-07-18 05:23:19 +0200 | [diff] [blame] | 98 | #endif |
| 99 | |
| 100 | /* |
| 101 | * HUSH Shell Configuration |
| 102 | */ |
| 103 | #define CONFIG_SYS_HUSH_PARSER 1 |
Marek Vasut | afcb01c | 2010-07-18 05:23:19 +0200 | [diff] [blame] | 104 | |
| 105 | #define CONFIG_SYS_LONGHELP |
| 106 | #ifdef CONFIG_SYS_HUSH_PARSER |
| 107 | #define CONFIG_SYS_PROMPT "$ " |
Marek Vasut | afcb01c | 2010-07-18 05:23:19 +0200 | [diff] [blame] | 108 | #endif |
| 109 | #define CONFIG_SYS_CBSIZE 256 |
| 110 | #define CONFIG_SYS_PBSIZE \ |
| 111 | (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) |
| 112 | #define CONFIG_SYS_MAXARGS 16 |
| 113 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE |
| 114 | #define CONFIG_SYS_DEVICE_NULLDEV 1 |
| 115 | |
| 116 | /* |
| 117 | * Clock Configuration |
| 118 | */ |
| 119 | #undef CONFIG_SYS_CLKS_IN_HZ |
| 120 | #define CONFIG_SYS_HZ 3686400 /* Timer @ 3686400 Hz */ |
| 121 | #define CONFIG_SYS_CPUSPEED 0x161 /* 400MHz;L=1 M=3 T=1 */ |
| 122 | |
| 123 | /* |
Marek Vasut | afcb01c | 2010-07-18 05:23:19 +0200 | [diff] [blame] | 124 | * DRAM Map |
| 125 | */ |
| 126 | #define CONFIG_NR_DRAM_BANKS 1 /* 1 bank of DRAM */ |
| 127 | #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */ |
| 128 | #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */ |
| 129 | |
| 130 | #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */ |
| 131 | #define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB DRAM */ |
| 132 | |
| 133 | #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */ |
| 134 | #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */ |
| 135 | |
| 136 | #define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_DRAM_BASE |
| 137 | |
Marek Vasut | 62f66a5 | 2010-09-23 09:46:57 +0200 | [diff] [blame] | 138 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
Marek Vasut | 8a85f7d | 2011-11-26 12:04:11 +0100 | [diff] [blame] | 139 | #define CONFIG_SYS_INIT_SP_ADDR 0xfffff800 |
Marek Vasut | 62f66a5 | 2010-09-23 09:46:57 +0200 | [diff] [blame] | 140 | |
Marek Vasut | afcb01c | 2010-07-18 05:23:19 +0200 | [diff] [blame] | 141 | /* |
| 142 | * NOR FLASH |
| 143 | */ |
| 144 | #ifdef CONFIG_CMD_FLASH |
| 145 | #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */ |
| 146 | #define PHYS_FLASH_SIZE 0x01000000 /* 16 MB */ |
| 147 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 |
| 148 | |
| 149 | #define CONFIG_SYS_FLASH_CFI |
| 150 | #define CONFIG_FLASH_CFI_DRIVER 1 |
| 151 | #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT |
| 152 | |
| 153 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 154 | #define CONFIG_SYS_MAX_FLASH_SECT 64 |
| 155 | |
| 156 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 |
| 157 | |
| 158 | #define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) |
| 159 | #define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) |
| 160 | #define CONFIG_SYS_FLASH_LOCK_TOUT (2*CONFIG_SYS_HZ) |
| 161 | #define CONFIG_SYS_FLASH_UNLOCK_TOUT (2*CONFIG_SYS_HZ) |
| 162 | #define CONFIG_SYS_FLASH_PROTECTION |
| 163 | |
| 164 | #define CONFIG_ENV_IS_IN_FLASH 1 |
| 165 | #define CONFIG_ENV_SECT_SIZE 0x40000 |
| 166 | #else |
| 167 | #define CONFIG_SYS_NO_FLASH |
| 168 | #define CONFIG_ENV_IS_NOWHERE |
| 169 | #endif |
| 170 | |
| 171 | #define CONFIG_SYS_MONITOR_BASE 0x0 |
| 172 | #define CONFIG_SYS_MONITOR_LEN 0x40000 |
| 173 | |
| 174 | #define CONFIG_ENV_SIZE 0x4000 |
| 175 | #define CONFIG_ENV_ADDR 0x40000 |
| 176 | |
| 177 | /* |
| 178 | * GPIO settings |
| 179 | */ |
| 180 | #define CONFIG_SYS_GAFR0_L_VAL 0x00011004 |
| 181 | #define CONFIG_SYS_GAFR0_U_VAL 0xa5000008 |
| 182 | #define CONFIG_SYS_GAFR1_L_VAL 0x60888050 |
| 183 | #define CONFIG_SYS_GAFR1_U_VAL 0xaaa50aaa |
| 184 | #define CONFIG_SYS_GAFR2_L_VAL 0x0aaaaaaa |
| 185 | #define CONFIG_SYS_GAFR2_U_VAL 0x00000000 |
| 186 | #define CONFIG_SYS_GPCR0_VAL 0x0 |
| 187 | #define CONFIG_SYS_GPCR1_VAL 0x0 |
| 188 | #define CONFIG_SYS_GPCR2_VAL 0x0 |
| 189 | #define CONFIG_SYS_GPDR0_VAL 0xcfff8140 |
| 190 | #define CONFIG_SYS_GPDR1_VAL 0xfcbfbef3 |
| 191 | #define CONFIG_SYS_GPDR2_VAL 0x0001ffff |
| 192 | #define CONFIG_SYS_GPSR0_VAL 0x00010f8f |
| 193 | #define CONFIG_SYS_GPSR1_VAL 0x00bf5de5 |
| 194 | #define CONFIG_SYS_GPSR2_VAL 0x03fe0800 |
| 195 | |
| 196 | #define CONFIG_SYS_PSSR_VAL PSSR_RDH |
| 197 | |
| 198 | /* Clock setup: |
| 199 | * CKEN[1] - PWM1 ; CKEN[6] - FFUART |
| 200 | * CKEN[12] - MMC ; CKEN[16] - LCD |
| 201 | */ |
| 202 | #define CONFIG_SYS_CKEN 0x00011042 |
| 203 | #define CONFIG_SYS_CCCR 0x00000161 |
| 204 | |
| 205 | /* |
| 206 | * Memory settings |
| 207 | */ |
| 208 | #define CONFIG_SYS_MSC0_VAL 0x800092c2 |
| 209 | #define CONFIG_SYS_MSC1_VAL 0x80008000 |
| 210 | #define CONFIG_SYS_MSC2_VAL 0x80008000 |
| 211 | #define CONFIG_SYS_MDCNFG_VAL 0x00001ac9 |
| 212 | #define CONFIG_SYS_MDREFR_VAL 0x00118018 |
| 213 | #define CONFIG_SYS_MDMRS_VAL 0x00220032 |
| 214 | #define CONFIG_SYS_FLYCNFG_VAL 0x01fe01fe |
| 215 | #define CONFIG_SYS_SXCNFG_VAL 0x00000000 |
| 216 | |
| 217 | /* |
| 218 | * PCMCIA and CF Interfaces |
| 219 | */ |
| 220 | #define CONFIG_SYS_MECR_VAL 0x00000000 |
| 221 | #define CONFIG_SYS_MCMEM0_VAL 0x00010504 |
| 222 | #define CONFIG_SYS_MCMEM1_VAL 0x00010504 |
| 223 | #define CONFIG_SYS_MCATT0_VAL 0x00010504 |
| 224 | #define CONFIG_SYS_MCATT1_VAL 0x00010504 |
| 225 | #define CONFIG_SYS_MCIO0_VAL 0x00010e04 |
| 226 | #define CONFIG_SYS_MCIO1_VAL 0x00010e04 |
| 227 | |
| 228 | #endif /* __CONFIG_H */ |