blob: 5c034175ce8ee428f0db963a09df96c5a6bce556 [file] [log] [blame]
wdenk7e920de2004-06-09 12:47:02 +00001/*
2 * (C) Copyright 2004
3 * Tolunay Orkun, Nextio Inc., torkun@nextio.com
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk7e920de2004-06-09 12:47:02 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
Wolfgang Denka1be4762008-05-20 16:00:29 +020020#define CONFIG_405GP 1 /* This is a PPC405GP CPU */
wdenk7e920de2004-06-09 12:47:02 +000021#define CONFIG_4xx 1 /* ...member of PPC4xx family */
22#define CONFIG_CSB472 1 /* on a Cogent CSB472 board */
23#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f() */
24#define CONFIG_LAST_STAGE_INIT 1 /* Call last_stage_init() */
25#define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
26
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020027#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
28
wdenk7e920de2004-06-09 12:47:02 +000029/*
30 * OS Bootstrap configuration
31 *
32 */
33
34#if 0
35#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
36#else
37#define CONFIG_BOOTDELAY 3 /* autoboot after X seconds */
38#endif
39
40#define CONFIG_ZERO_BOOTDELAY_CHECK /* check keypress when bootdelay = 0 */
41
42#if 1
43#undef CONFIG_BOOTARGS
44#define CONFIG_BOOTCOMMAND \
45 "setenv bootargs console=ttyS0,38400 debug " \
46 "root=/dev/ram rw ramdisk_size=4096 " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010047 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk7e920de2004-06-09 12:47:02 +000048 "bootm ff800000 ff900000"
49#endif
50
51#if 0
52#undef CONFIG_BOOTARGS
53#define CONFIG_BOOTCOMMAND \
54 "bootp; " \
55 "setenv bootargs console=ttyS0,38400 debug " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010056 "root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
57 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk7e920de2004-06-09 12:47:02 +000058 "bootm"
59#endif
60
61/*
Jon Loeligerdcf14512007-07-09 21:48:26 -050062 * BOOTP options
wdenk7e920de2004-06-09 12:47:02 +000063 */
Jon Loeligerdcf14512007-07-09 21:48:26 -050064#define CONFIG_BOOTP_SUBNETMASK
65#define CONFIG_BOOTP_GATEWAY
66#define CONFIG_BOOTP_HOSTNAME
67#define CONFIG_BOOTP_BOOTPATH
68#define CONFIG_BOOTP_BOOTFILESIZE
69#define CONFIG_BOOTP_DNS2
70
Jon Loeliger37ec35e2007-07-04 22:31:56 -050071
wdenk7e920de2004-06-09 12:47:02 +000072/*
Jon Loeliger37ec35e2007-07-04 22:31:56 -050073 * Command line configuration.
wdenk7e920de2004-06-09 12:47:02 +000074 */
Jon Loeliger37ec35e2007-07-04 22:31:56 -050075#include <config_cmd_default.h>
wdenk7e920de2004-06-09 12:47:02 +000076
Jon Loeliger37ec35e2007-07-04 22:31:56 -050077#define CONFIG_CMD_ASKENV
78#define CONFIG_CMD_BEDBUG
79#define CONFIG_CMD_ELF
80#define CONFIG_CMD_IRQ
81#define CONFIG_CMD_I2C
82#define CONFIG_CMD_PCI
83#define CONFIG_CMD_DATE
84#define CONFIG_CMD_MII
85#define CONFIG_CMD_PING
86#define CONFIG_CMD_DHCP
87
wdenk7e920de2004-06-09 12:47:02 +000088/*
89 * Serial download configuration
90 *
91 */
92#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk7e920de2004-06-09 12:47:02 +000094
95/*
96 * KGDB Configuration
97 *
98 */
Jon Loeliger37ec35e2007-07-04 22:31:56 -050099#if defined(CONFIG_CMD_KGDB)
wdenk7e920de2004-06-09 12:47:02 +0000100#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk7e920de2004-06-09 12:47:02 +0000101#endif
102
103/*
104 * Miscellaneous configurable options
105 *
106 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
wdenk7e920de2004-06-09 12:47:02 +0000108
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger37ec35e2007-07-04 22:31:56 -0500110#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk7e920de2004-06-09 12:47:02 +0000112#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk7e920de2004-06-09 12:47:02 +0000114#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
116#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
117#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk7e920de2004-06-09 12:47:02 +0000118
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
120#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk7e920de2004-06-09 12:47:02 +0000121
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_info (bd_t) */
123#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk7e920de2004-06-09 12:47:02 +0000124
125/*
126 * For booting Linux, the board info and command line data
127 * have to be in the first 8 MB of memory, since this is
128 * the maximum mapped by the Linux kernel during initialization.
129 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk7e920de2004-06-09 12:47:02 +0000131
132/*
133 * watchdog configuration
134 *
135 */
136#undef CONFIG_WATCHDOG /* watchdog disabled */
137
138/*
139 * UART configuration
140 *
141 */
Stefan Roese3ddce572010-09-20 16:05:31 +0200142#define CONFIG_CONS_INDEX 1 /* Use UART0 */
143#define CONFIG_SYS_NS16550
144#define CONFIG_SYS_NS16550_SERIAL
145#define CONFIG_SYS_NS16550_REG_SIZE 1
146#define CONFIG_SYS_NS16550_CLK get_serial_clock()
147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* use internal serial clock */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_BASE_BAUD 691200
wdenk7e920de2004-06-09 12:47:02 +0000150#define CONFIG_BAUDRATE 38400 /* Default baud rate */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk7e920de2004-06-09 12:47:02 +0000152 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400 }
153
154/*
155 * I2C configuration
156 *
157 */
Dirk Eibach42b204f2013-04-25 02:40:01 +0000158#define CONFIG_SYS_I2C
159#define CONFIG_SYS_I2C_PPC4XX
160#define CONFIG_SYS_I2C_PPC4XX_CH0
161#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
162#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F /* I2C slave address */
wdenk7e920de2004-06-09 12:47:02 +0000163
164/*
165 * MII PHY configuration
166 *
167 */
Ben Warren3a918a62008-10-27 23:50:15 -0700168#define CONFIG_PPC4xx_EMAC
wdenk7e920de2004-06-09 12:47:02 +0000169#define CONFIG_MII 1 /* MII PHY management */
170#define CONFIG_PHY_ADDR 0 /* PHY address */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200171#define CONFIG_PHY_CMD_DELAY 40 /* PHY COMMAND delay */
wdenk7e920de2004-06-09 12:47:02 +0000172 /* 32usec min. for LXT971A */
173#define CONFIG_PHY_RESET_DELAY 300 /* PHY RESET recovery delay */
174
175/*
176 * RTC configuration
177 *
178 * Note that DS1307 RTC is limited to 100Khz I2C bus.
179 *
180 */
181#define CONFIG_RTC_DS1307 /* Use Dallas 1307 RTC */
182
183/*
184 * PCI stuff
185 *
186 */
187#define CONFIG_PCI /* include pci support */
Gabor Juhosb4458732013-05-30 07:06:12 +0000188#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenk7e920de2004-06-09 12:47:02 +0000189#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
190#define PCI_HOST_FORCE 1 /* configure as pci host */
191#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
192
193#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
194#define CONFIG_PCI_PNP /* do pci plug-and-play */
195 /* resource configuration */
196#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
197#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
198
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
200#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
201#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
202#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
203#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
204#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
205#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
206#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenk7e920de2004-06-09 12:47:02 +0000207
208/*
209 * IDE stuff
210 *
211 */
212#undef CONFIG_IDE_PCMCIA /* no pcmcia interface required */
213#undef CONFIG_IDE_LED /* no led for ide supported */
214#undef CONFIG_IDE_RESET /* no reset for ide supported */
215
216/*
217 * Environment configuration
218 *
219 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200220#define CONFIG_ENV_IS_IN_FLASH 1 /* environment is in FLASH */
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200221#undef CONFIG_ENV_IS_IN_NVRAM
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200222#undef CONFIG_ENV_IS_IN_EEPROM
wdenk7e920de2004-06-09 12:47:02 +0000223
224/*
225 * General Memory organization
226 *
227 * Start addresses for the final memory configuration
228 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk7e920de2004-06-09 12:47:02 +0000230 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_SDRAM_BASE 0x00000000
232#define CONFIG_SYS_FLASH_BASE 0xFF800000
233#define CONFIG_SYS_FLASH_SIZE 0x00800000
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200234#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 KB for Monitor */
236#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 KB for malloc() */
wdenk7e920de2004-06-09 12:47:02 +0000237
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE
239#define CONFIG_SYS_RAMSTART
wdenk7e920de2004-06-09 12:47:02 +0000240#endif
241
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200242#if defined(CONFIG_ENV_IS_IN_FLASH)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200243#define CONFIG_ENV_IN_OWN_SECTOR 1 /* Give Environment own sector */
244#define CONFIG_ENV_ADDR 0xFFF00000 /* Address of Environment Sector */
245#define CONFIG_ENV_SIZE 0x00001000 /* Size of Environment */
246#define CONFIG_ENV_SECT_SIZE 0x00040000 /* Size of Environment Sector */
wdenk7e920de2004-06-09 12:47:02 +0000247#endif
248
249/*
250 * FLASH Device configuration
251 *
252 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_FLASH_CFI 1 /* flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200254#define CONFIG_FLASH_CFI_DRIVER 1 /* use common cfi driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
256#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max # of memory banks */
257#define CONFIG_SYS_FLASH_INCREMENT 0 /* there is only one bank */
258#define CONFIG_SYS_MAX_FLASH_SECT 64 /* max # of sectors on one chip */
259#define CONFIG_SYS_FLASH_PROTECTION 1 /* hardware flash protection */
260#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
wdenk7e920de2004-06-09 12:47:02 +0000261
262/*
263 * On Chip Memory location/size
264 *
265 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200266#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
267#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
wdenk7e920de2004-06-09 12:47:02 +0000268
269/*
270 * Global info and initial stack
271 *
272 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of on-chip SRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200274#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200275#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk7e920de2004-06-09 12:47:02 +0000277
278/*
wdenk7e920de2004-06-09 12:47:02 +0000279 * Miscellaneous board specific definitions
280 *
281 */
282#define CONFIG_I2CFAST 1 /* enable "i2cfast" env. setting */
283
wdenk7e920de2004-06-09 12:47:02 +0000284#endif /* __CONFIG_H */