blob: 01e7ac76817b086896baef979994c0523a5ee117 [file] [log] [blame]
Anton Vorontsovb6678de2008-01-09 20:57:47 +03001/*
2 * Copyright (C) 2006 Freescale Semiconductor, Inc.
3 * Dave Liu <daveliu@freescale.com>
4 *
5 * Copyright (C) 2007 Logic Product Development, Inc.
6 * Peter Barada <peterb@logicpd.com>
7 *
8 * Copyright (C) 2007 MontaVista Software, Inc.
9 * Anton Vorontsov <avorontsov@ru.mvista.com>
10 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020011 * SPDX-License-Identifier: GPL-2.0+
Anton Vorontsovb6678de2008-01-09 20:57:47 +030012 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
Anton Vorontsovb6678de2008-01-09 20:57:47 +030017/*
18 * High Level Configuration Options
19 */
20#define CONFIG_E300 1 /* E300 family */
21#define CONFIG_QE 1 /* Has QE */
Peter Tyser62e73982009-05-22 17:23:24 -050022#define CONFIG_MPC83xx 1 /* MPC83xx family */
Anton Vorontsovb6678de2008-01-09 20:57:47 +030023#define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
24#define CONFIG_MPC8360ERDK 1 /* MPC8360ERDK board specific */
25
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020026#define CONFIG_SYS_TEXT_BASE 0xFF800000
27
Anton Vorontsovb6678de2008-01-09 20:57:47 +030028/*
29 * System Clock Setup
30 */
31#ifdef CONFIG_CLKIN_33MHZ
Anton Vorontsovbb81ae32008-03-24 20:47:05 +030032#define CONFIG_83XX_CLKIN 33333333
33#define CONFIG_SYS_CLK_FREQ 33333333
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020034#define CONFIG_PCI_33M 1
Anton Vorontsovb6678de2008-01-09 20:57:47 +030035#define HRCWL_CSB_TO_CLKIN_MPC8360ERDK HRCWL_CSB_TO_CLKIN_10X1
36#else
37#define CONFIG_83XX_CLKIN 66000000
38#define CONFIG_SYS_CLK_FREQ 66000000
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020039#define CONFIG_PCI_66M 1
Anton Vorontsovb6678de2008-01-09 20:57:47 +030040#define HRCWL_CSB_TO_CLKIN_MPC8360ERDK HRCWL_CSB_TO_CLKIN_5X1
41#endif /* CONFIG_CLKIN_33MHZ */
42
43/*
44 * Hardware Reset Configuration Word
45 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046#define CONFIG_SYS_HRCW_LOW (\
Anton Vorontsovb6678de2008-01-09 20:57:47 +030047 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
48 HRCWL_DDR_TO_SCB_CLK_1X1 |\
49 HRCWL_CSB_TO_CLKIN_MPC8360ERDK |\
50 HRCWL_CORE_TO_CSB_2X1 |\
51 HRCWL_CE_TO_PLL_1X15)
52
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_HRCW_HIGH (\
Anton Vorontsovb6678de2008-01-09 20:57:47 +030054 HRCWH_PCI_HOST |\
55 HRCWH_PCI1_ARBITER_ENABLE |\
56 HRCWH_PCICKDRV_ENABLE |\
57 HRCWH_CORE_ENABLE |\
58 HRCWH_FROM_0X00000100 |\
59 HRCWH_BOOTSEQ_DISABLE |\
60 HRCWH_SW_WATCHDOG_DISABLE |\
61 HRCWH_ROM_LOC_LOCAL_16BIT |\
62 HRCWH_SECONDARY_DDR_DISABLE |\
63 HRCWH_BIG_ENDIAN |\
64 HRCWH_LALE_EARLY)
65
66/*
67 * System IO Config
68 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_SICRH 0x00000000
70#define CONFIG_SYS_SICRL 0x40000000
Anton Vorontsovb6678de2008-01-09 20:57:47 +030071
Anton Vorontsovb6678de2008-01-09 20:57:47 +030072#define CONFIG_BOARD_EARLY_INIT_R
73
74/*
75 * IMMR new address
76 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_IMMR 0xE0000000
Anton Vorontsovb6678de2008-01-09 20:57:47 +030078
79/*
80 * DDR Setup
81 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
83#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
84#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershberger29f43a12011-10-11 23:57:17 -050085#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
86 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Anton Vorontsovb6678de2008-01-09 20:57:47 +030087
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_83XX_DDR_USES_CS0
Anton Vorontsovb6678de2008-01-09 20:57:47 +030089
Anton Vorontsovaadf39e2008-03-24 20:46:57 +030090#define CONFIG_DDR_ECC /* support DDR ECC function */
91#define CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
Anton Vorontsovb6678de2008-01-09 20:57:47 +030092
93/*
94 * DDRCDR - DDR Control Driver Register
95 */
Joe Hershbergercc03b802011-10-11 23:57:29 -050096#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \
97 | DDRCDR_ODT \
98 | DDRCDR_Q_DRN)
99 /* 0x80080001 */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300100
101#undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup */
102
103/*
104 * Manually set up DDR parameters
105 */
106#define CONFIG_DDR_II
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershbergercc03b802011-10-11 23:57:29 -0500108#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
Joe Hershberger29f43a12011-10-11 23:57:17 -0500109#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
110 | CSCONFIG_ROW_BIT_13 \
111 | CSCONFIG_COL_BIT_10 \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500112 | CSCONFIG_ODT_WR_ONLY_CURRENT)
Joe Hershberger29f43a12011-10-11 23:57:17 -0500113#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SDRAM_TYPE_DDR2 \
114 | SDRAM_CFG_ECC_EN)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000
Joe Hershberger29f43a12011-10-11 23:57:17 -0500116#define CONFIG_SYS_DDR_CLK_CNTL (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
117#define CONFIG_SYS_DDR_INTERVAL ((256 << SDRAM_INTERVAL_BSTOPRE_SHIFT) \
118 | (1115 << SDRAM_INTERVAL_REFINT_SHIFT))
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_DDR_MODE 0x47800432
120#define CONFIG_SYS_DDR_MODE2 0x8000c000
Anton Vorontsovaadf39e2008-03-24 20:46:57 +0300121
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
Anton Vorontsovaadf39e2008-03-24 20:46:57 +0300123 (9 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
124 (3 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
125 (3 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
126 (0 << TIMING_CFG0_WWT_SHIFT) | \
127 (0 << TIMING_CFG0_RRT_SHIFT) | \
128 (0 << TIMING_CFG0_WRT_SHIFT) | \
129 (0 << TIMING_CFG0_RWT_SHIFT))
130
Joe Hershberger29f43a12011-10-11 23:57:17 -0500131#define CONFIG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_30) | \
132 (2 << TIMING_CFG1_WRTORD_SHIFT) | \
133 (2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
134 (3 << TIMING_CFG1_WRREC_SHIFT) | \
Anton Vorontsovaadf39e2008-03-24 20:46:57 +0300135 (10 << TIMING_CFG1_REFREC_SHIFT) | \
Joe Hershberger29f43a12011-10-11 23:57:17 -0500136 (3 << TIMING_CFG1_ACTTORW_SHIFT) | \
137 (8 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
138 (3 << TIMING_CFG1_PRETOACT_SHIFT))
Anton Vorontsovaadf39e2008-03-24 20:46:57 +0300139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_DDR_TIMING_2 ((9 << TIMING_CFG2_FOUR_ACT_SHIFT) | \
Anton Vorontsovaadf39e2008-03-24 20:46:57 +0300141 (4 << TIMING_CFG2_CKE_PLS_SHIFT) | \
142 (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
143 (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
144 (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
145 (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \
146 (0 << TIMING_CFG2_CPO_SHIFT))
147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300149
150/*
151 * Memory test
152 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
154#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
155#define CONFIG_SYS_MEMTEST_END 0x00100000
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300156
157/*
158 * The reserved memory
159 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200160#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* FLASH base address */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300162
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
164#define CONFIG_SYS_RAMBOOT
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300165#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#undef CONFIG_SYS_RAMBOOT
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300167#endif
168
Joe Hershberger29f43a12011-10-11 23:57:17 -0500169#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500170#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300171
172/*
173 * Initial RAM Base Address Setup
174 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_INIT_RAM_LOCK 1
176#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200177#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger29f43a12011-10-11 23:57:17 -0500178#define CONFIG_SYS_GBL_DATA_OFFSET \
179 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300180
181/*
182 * Local Bus Configuration & Clock Setup
183 */
Kim Phillips328040a2009-09-25 18:19:44 -0500184#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
185#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Joe Hershberger29f43a12011-10-11 23:57:17 -0500186#define CONFIG_SYS_LBC_LBCR 0x00000000
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300187
188/*
189 * FLASH on the Local Bus
190 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Joe Hershberger29f43a12011-10-11 23:57:17 -0500192#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
194#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use intel Flash protection. */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300195
Joe Hershberger29f43a12011-10-11 23:57:17 -0500196 /* Window base at flash base */
197#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500198#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300199
Joe Hershberger29f43a12011-10-11 23:57:17 -0500200#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500201 | BR_PS_16 /* 16 bit port */ \
202 | BR_MS_GPCM /* MSEL = GPCM */ \
203 | BR_V) /* valid */
204#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Joe Hershberger29f43a12011-10-11 23:57:17 -0500205 | OR_UPM_XAM \
206 | OR_GPCM_CSNT \
207 | OR_GPCM_ACS_DIV2 \
208 | OR_GPCM_XACS \
209 | OR_GPCM_SCY_15 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500210 | OR_GPCM_TRLX_SET \
211 | OR_GPCM_EHTR_SET \
Joe Hershberger29f43a12011-10-11 23:57:17 -0500212 | OR_GPCM_EAD)
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300213
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
215#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300216
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#undef CONFIG_SYS_FLASH_CHECKSUM
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300218
219/*
220 * NAND flash on the local bus
221 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_NAND_BASE 0x60000000
Anton Vorontsov5cea1102008-03-24 20:46:51 +0300223#define CONFIG_CMD_NAND 1
224#define CONFIG_NAND_FSL_UPM 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_MAX_NAND_DEVICE 1
Anton Vorontsov5cea1102008-03-24 20:46:51 +0300226#define CONFIG_MTD_NAND_VERIFY_WRITE
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300227
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500229/*
230 * [RFC] Comment said 4KB window; code said 256MB window; OR1 says 64MB
231 * ... What's correct?
232 */
233#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_256MB)
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300234
235/* Port size 8 bit, UPMA */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500236#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \
237 | BR_PS_8 \
238 | BR_MS_UPMA \
239 | BR_V)
240 /* 0x60000881 */
241#define CONFIG_SYS_OR1_PRELIM (OR_AM_64MB | OR_UPM_EAD)
242 /* 0xFC000001 */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300243
244/*
245 * Fujitsu MB86277 (MINT) graphics controller
246 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_VIDEO_BASE 0x70000000
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300248
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VIDEO_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500250#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB)
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300251
252/* Port size 32 bit, UPMB */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500253#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VIDEO_BASE \
254 | BR_PS_32 \
255 | BR_MS_UPMB \
256 | BR_V)
257 /* 0x000018a1 */
258#define CONFIG_SYS_OR2_PRELIM (OR_AM_64MB | OR_UPM_EAD)
259 /* 0xFC000001 */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300260
261/*
262 * Serial Port
263 */
264#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_NS16550
266#define CONFIG_SYS_NS16550_SERIAL
267#define CONFIG_SYS_NS16550_REG_SIZE 1
268#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300269
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger29f43a12011-10-11 23:57:17 -0500271 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300272
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
274#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300275
276#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Joe Hershberger29f43a12011-10-11 23:57:17 -0500277#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300278/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_HUSH_PARSER
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300280
281/* Pass open firmware flat tree */
282#define CONFIG_OF_LIBFDT 1
283#define CONFIG_OF_BOARD_SETUP 1
Anton Vorontsov37fea662008-03-24 20:47:02 +0300284#define CONFIG_OF_STDOUT_VIA_ALIAS
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300285
286/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200287#define CONFIG_SYS_I2C
288#define CONFIG_SYS_I2C_FSL
289#define CONFIG_SYS_FSL_I2C_SPEED 400000
290#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
291#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
292#define CONFIG_SYS_FSL_I2C2_SPEED 400000
293#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
294#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
295#define CONFIG_SYS_I2C_NOPROBES { {0, 0x52} }
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300296
297/*
298 * General PCI
299 * Addresses are mapped 1-1.
300 */
301#define CONFIG_PCI
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300302
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
304#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
305#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
306#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
307#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
308#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger29f43a12011-10-11 23:57:17 -0500309#define CONFIG_SYS_PCI1_IO_BASE 0xE0300000
310#define CONFIG_SYS_PCI1_IO_PHYS 0xE0300000
311#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300312
313#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000314#define CONFIG_PCI_INDIRECT_BRIDGE
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300315
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300316#define CONFIG_PCI_PNP /* do pci plug-and-play */
317
318#undef CONFIG_EEPRO100
319#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300321
322#endif /* CONFIG_PCI */
323
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300324/*
325 * QE UEC ethernet configuration
326 */
327#define CONFIG_UEC_ETH
Kim Phillipsb42cf5f2010-07-26 18:34:57 -0500328#define CONFIG_ETHPRIME "UEC0"
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300329
330#define CONFIG_UEC_ETH1 /* GETH1 */
331
332#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
334#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
335#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9
336#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
337#define CONFIG_SYS_UEC1_PHY_ADDR 2
Joe Hershberger29f43a12011-10-11 23:57:17 -0500338#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_RXID
339#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300340#endif
341
342#define CONFIG_UEC_ETH2 /* GETH2 */
343
344#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
346#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
347#define CONFIG_SYS_UEC2_TX_CLK QE_CLK4
348#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
349#define CONFIG_SYS_UEC2_PHY_ADDR 4
Joe Hershberger29f43a12011-10-11 23:57:17 -0500350#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_RXID
351#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300352#endif
353
354/*
355 * Environment
356 */
357
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200358#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200359#define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger29f43a12011-10-11 23:57:17 -0500360#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200361#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
362#define CONFIG_ENV_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200363#else /* CONFIG_SYS_RAMBOOT */
Joe Hershberger29f43a12011-10-11 23:57:17 -0500364#define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200365#define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200366#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200367#define CONFIG_ENV_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200368#endif /* CONFIG_SYS_RAMBOOT */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300369
370#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200371#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300372
373/*
374 * BOOTP options
375 */
376#define CONFIG_BOOTP_BOOTFILESIZE
377#define CONFIG_BOOTP_BOOTPATH
378#define CONFIG_BOOTP_GATEWAY
379#define CONFIG_BOOTP_HOSTNAME
380
381
382/*
383 * Command line configuration.
384 */
385#include <config_cmd_default.h>
386
387#define CONFIG_CMD_PING
388#define CONFIG_CMD_I2C
389#define CONFIG_CMD_ASKENV
Anton Vorontsov5d91e5d2008-03-24 20:47:00 +0300390#define CONFIG_CMD_DHCP
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300391
392#if defined(CONFIG_PCI)
393#define CONFIG_CMD_PCI
394#endif
395
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200396#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500397#undef CONFIG_CMD_SAVEENV
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300398#undef CONFIG_CMD_LOADS
399#endif
400
401#undef CONFIG_WATCHDOG /* watchdog disabled */
402
403/*
404 * Miscellaneous configurable options
405 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200406#define CONFIG_SYS_LONGHELP /* undef to save memory */
407#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300408
409#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200410 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300411#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200412 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300413#endif
414
Joe Hershberger29f43a12011-10-11 23:57:17 -0500415 /* Print Buffer Size */
416#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
417#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
418 /* Boot Argument Buffer Size */
419#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300420
421/*
422 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700423 * have to be in the first 256 MB of memory, since this is
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300424 * the maximum mapped by the Linux kernel during initialization.
425 */
Joe Hershberger29f43a12011-10-11 23:57:17 -0500426#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300427
428/*
429 * Core HID Setup
430 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500431#define CONFIG_SYS_HID0_INIT 0x000000000
432#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
433 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200434#define CONFIG_SYS_HID2 HID2_HBE
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300435
436/*
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300437 * MMU Setup
438 */
439
Becky Bruce03ea1be2008-05-08 19:02:12 -0500440#define CONFIG_HIGH_BATS 1 /* High BATs supported */
441
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300442/* DDR: cache cacheable */
Joe Hershberger29f43a12011-10-11 23:57:17 -0500443#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500444 | BATL_PP_RW \
Joe Hershberger29f43a12011-10-11 23:57:17 -0500445 | BATL_MEMCOHERENCE)
446#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
447 | BATU_BL_256M \
448 | BATU_VS \
449 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200450#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
451#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300452
453/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Joe Hershberger29f43a12011-10-11 23:57:17 -0500454#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500455 | BATL_PP_RW \
Joe Hershberger29f43a12011-10-11 23:57:17 -0500456 | BATL_CACHEINHIBIT \
457 | BATL_GUARDEDSTORAGE)
458#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
459 | BATU_BL_4M \
460 | BATU_VS \
461 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200462#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
463#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300464
465/* NAND: cache-inhibit and guarded */
Joe Hershberger29f43a12011-10-11 23:57:17 -0500466#define CONFIG_SYS_IBAT2L (CONFIG_SYS_NAND_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500467 | BATL_PP_RW \
Joe Hershberger29f43a12011-10-11 23:57:17 -0500468 | BATL_CACHEINHIBIT \
469 | BATL_GUARDEDSTORAGE)
470#define CONFIG_SYS_IBAT2U (CONFIG_SYS_NAND_BASE \
471 | BATU_BL_64M \
472 | BATU_VS \
473 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200474#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
475#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300476
477/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger29f43a12011-10-11 23:57:17 -0500478#define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500479 | BATL_PP_RW \
Joe Hershberger29f43a12011-10-11 23:57:17 -0500480 | BATL_MEMCOHERENCE)
481#define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE \
482 | BATU_BL_32M \
483 | BATU_VS \
484 | BATU_VP)
485#define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500486 | BATL_PP_RW \
Joe Hershberger29f43a12011-10-11 23:57:17 -0500487 | BATL_CACHEINHIBIT \
488 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200489#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300490
491/* Stack in dcache: cacheable, no memory coherence */
Joe Hershberger29f43a12011-10-11 23:57:17 -0500492#define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500493 | BATL_PP_RW)
Joe Hershberger29f43a12011-10-11 23:57:17 -0500494#define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR \
495 | BATU_BL_128K \
496 | BATU_VS \
497 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200498#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
499#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300500
Joe Hershberger29f43a12011-10-11 23:57:17 -0500501#define CONFIG_SYS_IBAT5L (CONFIG_SYS_VIDEO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500502 | BATL_PP_RW \
Joe Hershberger29f43a12011-10-11 23:57:17 -0500503 | BATL_CACHEINHIBIT \
504 | BATL_GUARDEDSTORAGE)
505#define CONFIG_SYS_IBAT5U (CONFIG_SYS_VIDEO_BASE \
506 | BATU_BL_64M \
507 | BATU_VS \
508 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200509#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
510#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300511
512#ifdef CONFIG_PCI
513/* PCI MEM space: cacheable */
Joe Hershberger29f43a12011-10-11 23:57:17 -0500514#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MEM_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500515 | BATL_PP_RW \
Joe Hershberger29f43a12011-10-11 23:57:17 -0500516 | BATL_MEMCOHERENCE)
517#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MEM_PHYS \
518 | BATU_BL_256M \
519 | BATU_VS \
520 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200521#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
522#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300523/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger29f43a12011-10-11 23:57:17 -0500524#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI1_MMIO_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500525 | BATL_PP_RW \
Joe Hershberger29f43a12011-10-11 23:57:17 -0500526 | BATL_CACHEINHIBIT \
527 | BATL_GUARDEDSTORAGE)
528#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI1_MMIO_PHYS \
529 | BATU_BL_256M \
530 | BATU_VS \
531 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200532#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
533#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300534#else /* CONFIG_PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200535#define CONFIG_SYS_IBAT6L (0)
536#define CONFIG_SYS_IBAT6U (0)
537#define CONFIG_SYS_IBAT7L (0)
538#define CONFIG_SYS_IBAT7U (0)
539#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
540#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
541#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
542#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300543#endif /* CONFIG_PCI */
544
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300545#if defined(CONFIG_CMD_KGDB)
546#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300547#endif
548
549/*
550 * Environment Configuration
551 */
552#define CONFIG_ENV_OVERWRITE
553
554#if defined(CONFIG_UEC_ETH)
555#define CONFIG_HAS_ETH0
556#define CONFIG_HAS_ETH1
557#define CONFIG_HAS_ETH2
558#define CONFIG_HAS_ETH3
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300559#endif
560
561#define CONFIG_BAUDRATE 115200
562
563#define CONFIG_LOADADDR a00000
564#define CONFIG_HOSTNAME mpc8360erdk
Joe Hershbergere4da2482011-10-13 13:03:48 +0000565#define CONFIG_BOOTFILE "uImage"
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300566
Joe Hershberger257ff782011-10-13 13:03:47 +0000567#define CONFIG_ROOTPATH "/nfsroot/"
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300568
569#define CONFIG_BOOTDELAY 2 /* -1 disables auto-boot */
570#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
571
572#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger29f43a12011-10-11 23:57:17 -0500573 "netdev=eth0\0" \
574 "consoledev=ttyS0\0" \
575 "loadaddr=a00000\0" \
576 "fdtaddr=900000\0" \
577 "fdtfile=mpc836x_rdk.dtb\0" \
578 "fsfile=fs\0" \
579 "ubootfile=u-boot.bin\0" \
580 "mtdparts=mtdparts=60000000.nand-flash:4096k(kernel),128k(dtb),"\
581 "-(rootfs)\0" \
582 "setbootargs=setenv bootargs console=$consoledev,$baudrate " \
583 "$mtdparts panic=1\0" \
584 "adddhcpargs=setenv bootargs $bootargs ip=on\0" \
585 "addnfsargs=setenv bootargs $bootargs ip=$ipaddr:$serverip:" \
586 "$gatewayip:$netmask:$hostname:$netdev:off " \
587 "root=/dev/nfs rw nfsroot=$serverip:$rootpath\0" \
588 "addnandargs=setenv bootargs $bootargs root=/dev/mtdblock3 " \
589 "rootfstype=jffs2 rw\0" \
590 "tftp_get_uboot=tftp 100000 $ubootfile\0" \
591 "tftp_get_kernel=tftp $loadaddr $bootfile\0" \
592 "tftp_get_dtb=tftp $fdtaddr $fdtfile\0" \
593 "tftp_get_fs=tftp c00000 $fsfile\0" \
594 "nand_erase_kernel=nand erase 0 400000\0" \
595 "nand_erase_dtb=nand erase 400000 20000\0" \
596 "nand_erase_fs=nand erase 420000 3be0000\0" \
597 "nand_write_kernel=nand write.jffs2 $loadaddr 0 400000\0" \
598 "nand_write_dtb=nand write.jffs2 $fdtaddr 400000 20000\0" \
599 "nand_write_fs=nand write.jffs2 c00000 420000 $filesize\0" \
600 "nand_read_kernel=nand read.jffs2 $loadaddr 0 400000\0" \
601 "nand_read_dtb=nand read.jffs2 $fdtaddr 400000 20000\0" \
602 "nor_reflash=protect off ff800000 ff87ffff ; " \
603 "erase ff800000 ff87ffff ; " \
604 "cp.b 100000 ff800000 $filesize\0" \
605 "nand_reflash_kernel=run tftp_get_kernel nand_erase_kernel " \
606 "nand_write_kernel\0" \
607 "nand_reflash_dtb=run tftp_get_dtb nand_erase_dtb nand_write_dtb\0"\
608 "nand_reflash_fs=run tftp_get_fs nand_erase_fs nand_write_fs\0" \
609 "nand_reflash=run nand_reflash_kernel nand_reflash_dtb " \
610 "nand_reflash_fs\0" \
611 "boot_m=bootm $loadaddr - $fdtaddr\0" \
612 "dhcpboot=dhcp ; run setbootargs adddhcpargs tftp_get_dtb boot_m\0"\
613 "nfsboot=run setbootargs addnfsargs tftp_get_kernel tftp_get_dtb "\
614 "boot_m\0" \
615 "nandboot=run setbootargs addnandargs nand_read_kernel nand_read_dtb "\
616 "boot_m\0" \
617 ""
Anton Vorontsovb6678de2008-01-09 20:57:47 +0300618
619#define CONFIG_BOOTCOMMAND "run dhcpboot"
620
621#endif /* __CONFIG_H */