blob: c3df63818358cd5462cd093a26ab5e5f0271e67d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Li Yang5f999732011-07-26 09:50:46 -05002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Biwen Lib0939dd2020-05-01 20:04:01 +08004 * Copyright 2020 NXP
Li Yang5f999732011-07-26 09:50:46 -05005 */
6
7/*
8 * QorIQ RDB boards configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
York Sun443108bf2016-11-17 13:52:44 -080015#if defined(CONFIG_TARGET_P1020RDB_PC)
Li Yang5f999732011-07-26 09:50:46 -050016#define CONFIG_VSC7385_ENET
17#define CONFIG_SLIC
18#define __SW_BOOT_MASK 0x03
19#define __SW_BOOT_NOR 0x5c
20#define __SW_BOOT_SPI 0x1c
21#define __SW_BOOT_SD 0x9c
22#define __SW_BOOT_NAND 0xec
23#define __SW_BOOT_PCIE 0x6c
Scott Wood03fedda2012-10-12 18:02:24 -050024#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050025#endif
26
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080027/*
28 * P1020RDB-PD board has user selectable switches for evaluating different
29 * frequency and boot options for the P1020 device. The table that
30 * follow describe the available options. The front six binary number was in
31 * accordance with SW3[1:6].
32 * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
33 * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
34 * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
35 * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
36 * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
37 * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
38 * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
39 */
York Sun06732382016-11-17 13:53:33 -080040#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080041#define CONFIG_VSC7385_ENET
42#define CONFIG_SLIC
43#define __SW_BOOT_MASK 0x03
44#define __SW_BOOT_NOR 0x64
45#define __SW_BOOT_SPI 0x34
46#define __SW_BOOT_SD 0x24
47#define __SW_BOOT_NAND 0x44
48#define __SW_BOOT_PCIE 0x74
49#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080050/*
51 * Dynamic MTD Partition support with mtdparts
52 */
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080053#endif
54
York Sun9c01ff22016-11-17 14:19:18 -080055#if defined(CONFIG_TARGET_P2020RDB)
Li Yang5f999732011-07-26 09:50:46 -050056#define CONFIG_VSC7385_ENET
57#define __SW_BOOT_MASK 0x03
58#define __SW_BOOT_NOR 0xc8
59#define __SW_BOOT_SPI 0x28
Pali Rohár521973b2022-04-07 12:16:15 +020060#define __SW_BOOT_SD 0x68
61#define __SW_BOOT_SD2 0x18
Li Yang5f999732011-07-26 09:50:46 -050062#define __SW_BOOT_NAND 0xe8
63#define __SW_BOOT_PCIE 0xa8
Scott Wood03fedda2012-10-12 18:02:24 -050064#define CONFIG_SYS_L2_SIZE (512 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080065/*
66 * Dynamic MTD Partition support with mtdparts
67 */
Li Yang5f999732011-07-26 09:50:46 -050068#endif
69
70#ifdef CONFIG_SDCARD
Ying Zhang28027d72013-09-06 17:30:56 +080071#define CONFIG_SPL_FLUSH_IMAGE
72#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +080073#define CONFIG_SPL_PAD_TO 0x20000
74#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053075#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +080076#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
77#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080078#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +080079#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhang28027d72013-09-06 17:30:56 +080080#ifdef CONFIG_SPL_BUILD
81#define CONFIG_SPL_COMMON_INIT_DDR
82#endif
Tom Rinia73788c2021-09-22 14:50:37 -040083#elif defined(CONFIG_SPIFLASH)
Ying Zhangf74fd4e2013-09-06 17:30:57 +080084#define CONFIG_SPL_SPI_FLASH_MINIMAL
85#define CONFIG_SPL_FLUSH_IMAGE
86#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +080087#define CONFIG_SPL_PAD_TO 0x20000
88#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053089#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +080090#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
91#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080092#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +080093#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhangf74fd4e2013-09-06 17:30:57 +080094#ifdef CONFIG_SPL_BUILD
95#define CONFIG_SPL_COMMON_INIT_DDR
96#endif
Tom Rinia73788c2021-09-22 14:50:37 -040097#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +080098#ifdef CONFIG_TPL_BUILD
Ying Zhangb8b404d2013-09-06 17:30:58 +080099#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhangb8b404d2013-09-06 17:30:58 +0800100#define CONFIG_SPL_NAND_INIT
Ying Zhangb8b404d2013-09-06 17:30:58 +0800101#define CONFIG_SPL_COMMON_INIT_DDR
102#define CONFIG_SPL_MAX_SIZE (128 << 10)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800103#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530104#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800105#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
106#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800107#elif defined(CONFIG_SPL_BUILD)
Scott Wood6915cc22012-09-21 16:31:00 -0500108#define CONFIG_SPL_INIT_MINIMAL
Scott Wood6915cc22012-09-21 16:31:00 -0500109#define CONFIG_SPL_FLUSH_IMAGE
110#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Benoît Thébaudeauf0180722013-04-11 09:35:49 +0000111#define CONFIG_SPL_MAX_SIZE 4096
Ying Zhangb8b404d2013-09-06 17:30:58 +0800112#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
113#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
114#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
Pali Rohár7e814162022-04-25 14:21:20 +0530115#else
116#ifndef CONFIG_MPC85XX_HAVE_RESET_VECTOR
117#define CONFIG_SYS_MPC85XX_NO_RESETVEC
118#endif
Ying Zhangb8b404d2013-09-06 17:30:58 +0800119#endif /* not CONFIG_TPL_BUILD */
Scott Wood03fedda2012-10-12 18:02:24 -0500120
Ying Zhangb8b404d2013-09-06 17:30:58 +0800121#define CONFIG_SPL_PAD_TO 0x20000
122#define CONFIG_TPL_PAD_TO 0x20000
123#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Li Yang5f999732011-07-26 09:50:46 -0500124#endif
125
Li Yang5f999732011-07-26 09:50:46 -0500126#ifndef CONFIG_RESET_VECTOR_ADDRESS
127#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
128#endif
129
Robert P. J. Daya8099812016-05-03 19:52:49 -0400130#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
131#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
Li Yang5f999732011-07-26 09:50:46 -0500132
Li Yang5f999732011-07-26 09:50:46 -0500133#define CONFIG_LBA48
134
Li Yang5f999732011-07-26 09:50:46 -0500135#define CONFIG_HWCONFIG
136/*
137 * These can be toggled for performance analysis, otherwise use default.
138 */
139#define CONFIG_L2_CACHE
Li Yang5f999732011-07-26 09:50:46 -0500140
Li Yang5f999732011-07-26 09:50:46 -0500141#define CONFIG_ENABLE_36BIT_PHYS
Li Yang5f999732011-07-26 09:50:46 -0500142
Li Yang5f999732011-07-26 09:50:46 -0500143#define CONFIG_SYS_CCSRBAR 0xffe00000
144#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
145
146/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
147 SPL code*/
Scott Wood6915cc22012-09-21 16:31:00 -0500148#ifdef CONFIG_SPL_BUILD
Li Yang5f999732011-07-26 09:50:46 -0500149#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
150#endif
151
152/* DDR Setup */
York Sun66f05142012-02-29 12:36:51 +0000153#define CONFIG_SYS_DDR_RAW_TIMING
Li Yang5f999732011-07-26 09:50:46 -0500154#define CONFIG_SYS_SPD_BUS_NUM 1
155#define SPD_EEPROM_ADDRESS 0x52
Li Yang5f999732011-07-26 09:50:46 -0500156
Priyanka Jainb1d24412020-09-21 11:56:39 +0530157#if defined(CONFIG_TARGET_P1020RDB_PD)
Li Yang5f999732011-07-26 09:50:46 -0500158#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
Li Yang5f999732011-07-26 09:50:46 -0500159#else
160#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G
Li Yang5f999732011-07-26 09:50:46 -0500161#endif
162#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
163#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
164#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
165
Li Yang5f999732011-07-26 09:50:46 -0500166/* Default settings for DDR3 */
York Sun9c01ff22016-11-17 14:19:18 -0800167#ifndef CONFIG_TARGET_P2020RDB
Li Yang5f999732011-07-26 09:50:46 -0500168#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
169#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
170#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
171#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
172#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
173#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
174
175#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
176#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
177#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
178#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
179
180#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
181#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
182#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
183#define CONFIG_SYS_DDR_RCW_1 0x00000000
184#define CONFIG_SYS_DDR_RCW_2 0x00000000
185#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
186#define CONFIG_SYS_DDR_CONTROL_2 0x04401050
187#define CONFIG_SYS_DDR_TIMING_4 0x00220001
188#define CONFIG_SYS_DDR_TIMING_5 0x03402400
189
190#define CONFIG_SYS_DDR_TIMING_3 0x00020000
191#define CONFIG_SYS_DDR_TIMING_0 0x00330004
192#define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
193#define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
194#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
195#define CONFIG_SYS_DDR_MODE_1 0x40461520
196#define CONFIG_SYS_DDR_MODE_2 0x8000c000
197#define CONFIG_SYS_DDR_INTERVAL 0x0C300000
198#endif
199
Li Yang5f999732011-07-26 09:50:46 -0500200/*
201 * Memory map
202 *
Scott Wood5e621872012-10-02 19:35:18 -0500203 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
Li Yang5f999732011-07-26 09:50:46 -0500204 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
Scott Wood5e621872012-10-02 19:35:18 -0500205 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
Scott Wood03fedda2012-10-12 18:02:24 -0500206 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable
207 * (early boot only)
Scott Wood5e621872012-10-02 19:35:18 -0500208 * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0
209 * 0xff98_0000 0xff98_ffff PMC 64K non-cacheable CS2
210 * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3
211 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2
Li Yang5f999732011-07-26 09:50:46 -0500212 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500213 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500214 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
Li Yang5f999732011-07-26 09:50:46 -0500215 */
216
Li Yang5f999732011-07-26 09:50:46 -0500217/*
218 * Local Bus Definitions
219 */
Priyanka Jainb1d24412020-09-21 11:56:39 +0530220#if defined(CONFIG_TARGET_P1020RDB_PD)
Li Yang5f999732011-07-26 09:50:46 -0500221#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
222#define CONFIG_SYS_FLASH_BASE 0xec000000
Li Yang5f999732011-07-26 09:50:46 -0500223#else
224#define CONFIG_SYS_MAX_FLASH_SECT 128 /* 16M */
225#define CONFIG_SYS_FLASH_BASE 0xef000000
226#endif
227
Li Yang5f999732011-07-26 09:50:46 -0500228#ifdef CONFIG_PHYS_64BIT
229#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
230#else
231#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
232#endif
233
Timur Tabib56570c2012-07-06 07:39:26 +0000234#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500235 | BR_PS_16 | BR_V)
236
237#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
238
239#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
240#define CONFIG_SYS_FLASH_QUIET_TEST
241#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
242
Li Yang5f999732011-07-26 09:50:46 -0500243#undef CONFIG_SYS_FLASH_CHECKSUM
244#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
245#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
246
Li Yang5f999732011-07-26 09:50:46 -0500247#define CONFIG_SYS_FLASH_EMPTY_INFO
Li Yang5f999732011-07-26 09:50:46 -0500248
249/* Nand Flash */
250#ifdef CONFIG_NAND_FSL_ELBC
251#define CONFIG_SYS_NAND_BASE 0xff800000
252#ifdef CONFIG_PHYS_64BIT
253#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
254#else
255#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
256#endif
257
258#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
259#define CONFIG_SYS_MAX_NAND_DEVICE 1
Li Yang5f999732011-07-26 09:50:46 -0500260
Timur Tabib56570c2012-07-06 07:39:26 +0000261#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500262 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
263 | BR_PS_8 /* Port Size = 8 bit */ \
264 | BR_MS_FCM /* MSEL = FCM */ \
265 | BR_V) /* valid */
York Sun06732382016-11-17 13:53:33 -0800266#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800267#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
268 | OR_FCM_PGS /* Large Page*/ \
269 | OR_FCM_CSCT \
270 | OR_FCM_CST \
271 | OR_FCM_CHT \
272 | OR_FCM_SCY_1 \
273 | OR_FCM_TRLX \
274 | OR_FCM_EHTR)
275#else
Li Yang5f999732011-07-26 09:50:46 -0500276#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \
277 | OR_FCM_CSCT \
278 | OR_FCM_CST \
279 | OR_FCM_CHT \
280 | OR_FCM_SCY_1 \
281 | OR_FCM_TRLX \
282 | OR_FCM_EHTR)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800283#endif
Li Yang5f999732011-07-26 09:50:46 -0500284#endif /* CONFIG_NAND_FSL_ELBC */
285
Li Yang5f999732011-07-26 09:50:46 -0500286#define CONFIG_SYS_INIT_RAM_LOCK
287#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
288#ifdef CONFIG_PHYS_64BIT
289#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
290#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
291/* The assembler doesn't like typecast */
292#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
293 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
294 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
295#else
296/* Initial L1 address */
297#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
298#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
299#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
300#endif
301/* Size of used area in RAM */
302#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
303
304#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
305 GENERATED_GBL_DATA_SIZE)
306#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
307
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530308#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Li Yang5f999732011-07-26 09:50:46 -0500309
310#define CONFIG_SYS_CPLD_BASE 0xffa00000
311#ifdef CONFIG_PHYS_64BIT
312#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull
313#else
314#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
315#endif
316/* CPLD config size: 1Mb */
Li Yang5f999732011-07-26 09:50:46 -0500317
318#define CONFIG_SYS_PMC_BASE 0xff980000
319#define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
320#define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
321 BR_PS_8 | BR_V)
322#define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
323 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
324 OR_GPCM_EAD)
325
Li Yang5f999732011-07-26 09:50:46 -0500326/* Vsc7385 switch */
327#ifdef CONFIG_VSC7385_ENET
Pali Rohár3cac1972022-04-07 12:16:20 +0200328#define __VSCFW_ADDR "vscfw_addr=ef000000\0"
Li Yang5f999732011-07-26 09:50:46 -0500329#define CONFIG_SYS_VSC7385_BASE 0xffb00000
330
331#ifdef CONFIG_PHYS_64BIT
332#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
333#else
334#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
335#endif
336
337#define CONFIG_SYS_VSC7385_BR_PRELIM \
338 (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
339#define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \
340 OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \
341 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
342
Li Yang5f999732011-07-26 09:50:46 -0500343/* The size of the VSC7385 firmware image */
344#define CONFIG_VSC7385_IMAGE_SIZE 8192
345#endif
346
Pali Rohár3cac1972022-04-07 12:16:20 +0200347#ifndef __VSCFW_ADDR
348#define __VSCFW_ADDR ""
349#endif
350
Ying Zhang28027d72013-09-06 17:30:56 +0800351/*
352 * Config the L2 Cache as L2 SRAM
353*/
354#if defined(CONFIG_SPL_BUILD)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800355#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhang28027d72013-09-06 17:30:56 +0800356#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
357#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
358#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
359#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang28027d72013-09-06 17:30:56 +0800360#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800361#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800362#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
York Sun9c01ff22016-11-17 14:19:18 -0800363#if defined(CONFIG_TARGET_P2020RDB)
Ying Zhang354846f2014-01-24 15:50:07 +0800364#define CONFIG_SPL_RELOC_MALLOC_SIZE (364 << 10)
365#else
366#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
367#endif
Miquel Raynald0935362019-10-03 19:50:03 +0200368#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800369#ifdef CONFIG_TPL_BUILD
370#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
371#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
372#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
373#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
374#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
375#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
376#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
377#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
378#else
379#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
380#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
381#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
382#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
383#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
384#endif /* CONFIG_TPL_BUILD */
Ying Zhang28027d72013-09-06 17:30:56 +0800385#endif
386#endif
387
Li Yang5f999732011-07-26 09:50:46 -0500388/* Serial Port - controlled on board with jumper J8
389 * open - index 2
390 * shorted - index 1
391 */
Li Yang5f999732011-07-26 09:50:46 -0500392#undef CONFIG_SERIAL_SOFTWARE_FIFO
Li Yang5f999732011-07-26 09:50:46 -0500393#define CONFIG_SYS_NS16550_SERIAL
394#define CONFIG_SYS_NS16550_REG_SIZE 1
395#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhang28027d72013-09-06 17:30:56 +0800396#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Li Yang5f999732011-07-26 09:50:46 -0500397#define CONFIG_NS16550_MIN_FUNCTIONS
398#endif
399
400#define CONFIG_SYS_BAUDRATE_TABLE \
401 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
402
403#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
404#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
405
Li Yang5f999732011-07-26 09:50:46 -0500406/* I2C */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200407#if !CONFIG_IS_ENABLED(DM_I2C)
Heiko Schocherf2850742012-10-24 13:48:22 +0200408#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Biwen Lib0939dd2020-05-01 20:04:01 +0800409#endif
410
Li Yang5f999732011-07-26 09:50:46 -0500411#define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
412
413/*
414 * I2C2 EEPROM
415 */
Li Yang5f999732011-07-26 09:50:46 -0500416
417#define CONFIG_RTC_PT7C4338
418#define CONFIG_SYS_I2C_RTC_ADDR 0x68
419#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
420
421/* enable read and write access to EEPROM */
Li Yang5f999732011-07-26 09:50:46 -0500422
Li Yang5f999732011-07-26 09:50:46 -0500423#if defined(CONFIG_PCI)
424/*
425 * General PCI
426 * Memory space is mapped 1-1, but I/O space must start from 0.
427 */
428
429/* controller 2, direct to uli, tgtid 2, Base address 9000 */
Li Yang5f999732011-07-26 09:50:46 -0500430#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
431#ifdef CONFIG_PHYS_64BIT
Li Yang5f999732011-07-26 09:50:46 -0500432#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
433#else
Li Yang5f999732011-07-26 09:50:46 -0500434#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
435#endif
Li Yang5f999732011-07-26 09:50:46 -0500436#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
Li Yang5f999732011-07-26 09:50:46 -0500437#ifdef CONFIG_PHYS_64BIT
438#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
439#else
440#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
441#endif
Li Yang5f999732011-07-26 09:50:46 -0500442
443/* controller 1, Slot 2, tgtid 1, Base address a000 */
Li Yang5f999732011-07-26 09:50:46 -0500444#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
445#ifdef CONFIG_PHYS_64BIT
Li Yang5f999732011-07-26 09:50:46 -0500446#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
447#else
Li Yang5f999732011-07-26 09:50:46 -0500448#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
449#endif
Li Yang5f999732011-07-26 09:50:46 -0500450#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Li Yang5f999732011-07-26 09:50:46 -0500451#ifdef CONFIG_PHYS_64BIT
452#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
453#else
454#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
455#endif
Hou Zhiqiang047860d2019-08-27 11:04:08 +0000456
Li Yang5f999732011-07-26 09:50:46 -0500457#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Li Yang5f999732011-07-26 09:50:46 -0500458#endif /* CONFIG_PCI */
459
460#if defined(CONFIG_TSEC_ENET)
Li Yang5f999732011-07-26 09:50:46 -0500461#define CONFIG_TSEC1
462#define CONFIG_TSEC1_NAME "eTSEC1"
463#define CONFIG_TSEC2
464#define CONFIG_TSEC2_NAME "eTSEC2"
465#define CONFIG_TSEC3
466#define CONFIG_TSEC3_NAME "eTSEC3"
467
468#define TSEC1_PHY_ADDR 2
469#define TSEC2_PHY_ADDR 0
470#define TSEC3_PHY_ADDR 1
471
472#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
473#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
474#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
475
476#define TSEC1_PHYIDX 0
477#define TSEC2_PHYIDX 0
478#define TSEC3_PHYIDX 0
Li Yang5f999732011-07-26 09:50:46 -0500479#endif /* CONFIG_TSEC_ENET */
480
Li Yang5f999732011-07-26 09:50:46 -0500481/*
482 * Environment
483 */
Tom Rini5cd7ece2019-11-18 20:02:10 -0500484#if defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000485#define CONFIG_FSL_FIXED_MMC_LOCATION
Miquel Raynald0935362019-10-03 19:50:03 +0200486#elif defined(CONFIG_MTD_RAW_NAND)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500487#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800488#ifdef CONFIG_TPL_BUILD
Tom Rini5cd7ece2019-11-18 20:02:10 -0500489#define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
Ying Zhangb8b404d2013-09-06 17:30:58 +0800490#endif
Scott Wood6915cc22012-09-21 16:31:00 -0500491#elif defined(CONFIG_SYS_RAMBOOT)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500492#define SPL_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Li Yang5f999732011-07-26 09:50:46 -0500493#endif
494
495#define CONFIG_LOADS_ECHO /* echo on for serial download */
496#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
497
498/*
Li Yang5f999732011-07-26 09:50:46 -0500499 * USB
500 */
501#define CONFIG_HAS_FSL_DR_USB
502
503#if defined(CONFIG_HAS_FSL_DR_USB)
Tom Riniceed5d22017-05-12 22:33:27 -0400504#ifdef CONFIG_USB_EHCI_HCD
Li Yang5f999732011-07-26 09:50:46 -0500505#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Li Yang5f999732011-07-26 09:50:46 -0500506#endif
507#endif
508
York Sun06732382016-11-17 13:53:33 -0800509#if defined(CONFIG_TARGET_P1020RDB_PD)
ramneek mehresh3ca2b9a2014-05-13 15:36:07 +0530510#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
511#endif
512
Li Yang5f999732011-07-26 09:50:46 -0500513#ifdef CONFIG_MMC
Li Yang5f999732011-07-26 09:50:46 -0500514#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Li Yang5f999732011-07-26 09:50:46 -0500515#endif
516
Li Yang5f999732011-07-26 09:50:46 -0500517/*
518 * Miscellaneous configurable options
519 */
Li Yang5f999732011-07-26 09:50:46 -0500520
521/*
522 * For booting Linux, the board info and command line data
523 * have to be in the first 64 MB of memory, since this is
524 * the maximum mapped by the Linux kernel during initialization.
525 */
526#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
527#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
528
Li Yang5f999732011-07-26 09:50:46 -0500529/*
530 * Environment Configuration
531 */
Mario Six790d8442018-03-28 14:38:20 +0200532#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000533#define CONFIG_ROOTPATH "/opt/nfsroot"
Li Yang5f999732011-07-26 09:50:46 -0500534#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
535
Li Yang5f999732011-07-26 09:50:46 -0500536#ifdef __SW_BOOT_NOR
537#define __NOR_RST_CMD \
538norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
539i2c mw 18 3 __SW_BOOT_MASK 1; reset
540#endif
541#ifdef __SW_BOOT_SPI
542#define __SPI_RST_CMD \
543spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
544i2c mw 18 3 __SW_BOOT_MASK 1; reset
545#endif
546#ifdef __SW_BOOT_SD
547#define __SD_RST_CMD \
548sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
549i2c mw 18 3 __SW_BOOT_MASK 1; reset
550#endif
551#ifdef __SW_BOOT_NAND
552#define __NAND_RST_CMD \
553nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
554i2c mw 18 3 __SW_BOOT_MASK 1; reset
555#endif
556#ifdef __SW_BOOT_PCIE
557#define __PCIE_RST_CMD \
558pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
559i2c mw 18 3 __SW_BOOT_MASK 1; reset
560#endif
561
562#define CONFIG_EXTRA_ENV_SETTINGS \
563"netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200564"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Li Yang5f999732011-07-26 09:50:46 -0500565"loadaddr=1000000\0" \
566"bootfile=uImage\0" \
567"tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200568 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
569 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
570 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
571 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
572 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Li Yang5f999732011-07-26 09:50:46 -0500573"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
574"consoledev=ttyS0\0" \
575"ramdiskaddr=2000000\0" \
576"ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500577"fdtaddr=1e00000\0" \
Li Yang5f999732011-07-26 09:50:46 -0500578"bdev=sda1\0" \
579"jffs2nor=mtdblock3\0" \
580"norbootaddr=ef080000\0" \
581"norfdtaddr=ef040000\0" \
582"jffs2nand=mtdblock9\0" \
583"nandbootaddr=100000\0" \
584"nandfdtaddr=80000\0" \
585"ramdisk_size=120000\0" \
586"map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
587"map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
Pali Rohár3cac1972022-04-07 12:16:20 +0200588__VSCFW_ADDR \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200589__stringify(__NOR_RST_CMD)"\0" \
590__stringify(__SPI_RST_CMD)"\0" \
591__stringify(__SD_RST_CMD)"\0" \
592__stringify(__NAND_RST_CMD)"\0" \
593__stringify(__PCIE_RST_CMD)"\0"
Li Yang5f999732011-07-26 09:50:46 -0500594
Li Yang5f999732011-07-26 09:50:46 -0500595#define CONFIG_USB_FAT_BOOT \
596"setenv bootargs root=/dev/ram rw " \
597"console=$consoledev,$baudrate $othbootargs " \
598"ramdisk_size=$ramdisk_size;" \
599"usb start;" \
600"fatload usb 0:2 $loadaddr $bootfile;" \
601"fatload usb 0:2 $fdtaddr $fdtfile;" \
602"fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
603"bootm $loadaddr $ramdiskaddr $fdtaddr"
604
605#define CONFIG_USB_EXT2_BOOT \
606"setenv bootargs root=/dev/ram rw " \
607"console=$consoledev,$baudrate $othbootargs " \
608"ramdisk_size=$ramdisk_size;" \
609"usb start;" \
610"ext2load usb 0:4 $loadaddr $bootfile;" \
611"ext2load usb 0:4 $fdtaddr $fdtfile;" \
612"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
613"bootm $loadaddr $ramdiskaddr $fdtaddr"
614
615#define CONFIG_NORBOOT \
616"setenv bootargs root=/dev/$jffs2nor rw " \
617"console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
618"bootm $norbootaddr - $norfdtaddr"
619
Li Yang5f999732011-07-26 09:50:46 -0500620#endif /* __CONFIG_H */