blob: 22a033e6329b9506ac6c5545215afc2669992921 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Simon Glassb94dc892015-03-05 12:25:25 -07002/*
3 * Copyright (c) 2014 Google, Inc
4 * Written by Simon Glass <sjg@chromium.org>
Simon Glassb94dc892015-03-05 12:25:25 -07005 */
6
7#include <common.h>
8#include <dm.h>
9#include <errno.h>
Simon Glass97589732020-05-10 11:40:02 -060010#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060011#include <log.h>
Simon Glass9bc15642020-02-03 07:36:16 -070012#include <malloc.h>
Simon Glassb94dc892015-03-05 12:25:25 -070013#include <pci.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060014#include <asm/global_data.h>
Simon Glassc5f053b2015-11-29 13:18:03 -070015#include <asm/io.h>
Simon Glassb94dc892015-03-05 12:25:25 -070016#include <dm/device-internal.h>
Simon Glass89d83232017-05-18 20:09:51 -060017#include <dm/lists.h>
Simon Glassbe706102020-12-16 21:20:18 -070018#include <dm/uclass-internal.h>
Bin Mengc0820a42015-08-20 06:40:23 -070019#if defined(CONFIG_X86) && defined(CONFIG_HAVE_FSP)
Simon Glassef8a2dd2019-08-24 14:19:05 -060020#include <asm/fsp/fsp_support.h>
Bin Mengc0820a42015-08-20 06:40:23 -070021#endif
Simon Glassdbd79542020-05-10 11:40:11 -060022#include <linux/delay.h>
Simon Glass37a3f94b2015-11-29 13:17:49 -070023#include "pci_internal.h"
Simon Glassb94dc892015-03-05 12:25:25 -070024
25DECLARE_GLOBAL_DATA_PTR;
26
Simon Glass2e4e4432016-01-18 20:19:14 -070027int pci_get_bus(int busnum, struct udevice **busp)
Simon Glass7d07e592015-08-31 18:55:35 -060028{
29 int ret;
30
31 ret = uclass_get_device_by_seq(UCLASS_PCI, busnum, busp);
32
33 /* Since buses may not be numbered yet try a little harder with bus 0 */
34 if (ret == -ENODEV) {
Simon Glassc7298e72016-02-11 13:23:26 -070035 ret = uclass_first_device_err(UCLASS_PCI, busp);
Simon Glass7d07e592015-08-31 18:55:35 -060036 if (ret)
37 return ret;
Simon Glass7d07e592015-08-31 18:55:35 -060038 ret = uclass_get_device_by_seq(UCLASS_PCI, busnum, busp);
39 }
40
41 return ret;
42}
43
Simon Glass6256d672015-11-19 20:27:00 -070044struct udevice *pci_get_controller(struct udevice *dev)
45{
46 while (device_is_on_pci_bus(dev))
47 dev = dev->parent;
48
49 return dev;
50}
51
Simon Glassc92aac12020-01-27 08:49:38 -070052pci_dev_t dm_pci_get_bdf(const struct udevice *dev)
Simon Glassc9118d42015-07-06 16:47:46 -060053{
Simon Glassb75b15b2020-12-03 16:55:23 -070054 struct pci_child_plat *pplat = dev_get_parent_plat(dev);
Simon Glassc9118d42015-07-06 16:47:46 -060055 struct udevice *bus = dev->parent;
56
Simon Glass1c6449c2019-12-29 21:19:14 -070057 /*
58 * This error indicates that @dev is a device on an unprobed PCI bus.
59 * The bus likely has bus=seq == -1, so the PCI_ADD_BUS() macro below
60 * will produce a bad BDF>
61 *
62 * A common cause of this problem is that this function is called in the
Simon Glassaad29ae2020-12-03 16:55:21 -070063 * of_to_plat() method of @dev. Accessing the PCI bus in that
Simon Glass1c6449c2019-12-29 21:19:14 -070064 * method is not allowed, since it has not yet been probed. To fix this,
65 * move that access to the probe() method of @dev instead.
66 */
67 if (!device_active(bus))
68 log_err("PCI: Device '%s' on unprobed bus '%s'\n", dev->name,
69 bus->name);
Simon Glass75e534b2020-12-16 21:20:07 -070070 return PCI_ADD_BUS(dev_seq(bus), pplat->devfn);
Simon Glassc9118d42015-07-06 16:47:46 -060071}
72
Simon Glassb94dc892015-03-05 12:25:25 -070073/**
74 * pci_get_bus_max() - returns the bus number of the last active bus
75 *
76 * @return last bus number, or -1 if no active buses
77 */
78static int pci_get_bus_max(void)
79{
80 struct udevice *bus;
81 struct uclass *uc;
82 int ret = -1;
83
84 ret = uclass_get(UCLASS_PCI, &uc);
85 uclass_foreach_dev(bus, uc) {
Simon Glass75e534b2020-12-16 21:20:07 -070086 if (dev_seq(bus) > ret)
87 ret = dev_seq(bus);
Simon Glassb94dc892015-03-05 12:25:25 -070088 }
89
90 debug("%s: ret=%d\n", __func__, ret);
91
92 return ret;
93}
94
95int pci_last_busno(void)
96{
Bin Meng5bc3f8a2015-10-01 00:36:01 -070097 return pci_get_bus_max();
Simon Glassb94dc892015-03-05 12:25:25 -070098}
99
100int pci_get_ff(enum pci_size_t size)
101{
102 switch (size) {
103 case PCI_SIZE_8:
104 return 0xff;
105 case PCI_SIZE_16:
106 return 0xffff;
107 default:
108 return 0xffffffff;
109 }
110}
111
Marek Vasutb4535792018-10-10 21:27:06 +0200112static void pci_dev_find_ofnode(struct udevice *bus, phys_addr_t bdf,
113 ofnode *rnode)
114{
115 struct fdt_pci_addr addr;
116 ofnode node;
117 int ret;
118
119 dev_for_each_subnode(node, bus) {
120 ret = ofnode_read_pci_addr(node, FDT_PCI_SPACE_CONFIG, "reg",
121 &addr);
122 if (ret)
123 continue;
124
125 if (PCI_MASK_BUS(addr.phys_hi) != PCI_MASK_BUS(bdf))
126 continue;
127
128 *rnode = node;
129 break;
130 }
131};
132
Simon Glass2a311e82020-01-27 08:49:37 -0700133int pci_bus_find_devfn(const struct udevice *bus, pci_dev_t find_devfn,
Simon Glassb94dc892015-03-05 12:25:25 -0700134 struct udevice **devp)
135{
136 struct udevice *dev;
137
138 for (device_find_first_child(bus, &dev);
139 dev;
140 device_find_next_child(&dev)) {
Simon Glassb75b15b2020-12-03 16:55:23 -0700141 struct pci_child_plat *pplat;
Simon Glassb94dc892015-03-05 12:25:25 -0700142
Simon Glass71fa5b42020-12-03 16:55:18 -0700143 pplat = dev_get_parent_plat(dev);
Simon Glassb94dc892015-03-05 12:25:25 -0700144 if (pplat && pplat->devfn == find_devfn) {
145 *devp = dev;
146 return 0;
147 }
148 }
149
150 return -ENODEV;
151}
152
Simon Glass84283d52015-11-29 13:17:48 -0700153int dm_pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp)
Simon Glassb94dc892015-03-05 12:25:25 -0700154{
155 struct udevice *bus;
156 int ret;
157
Simon Glass7d07e592015-08-31 18:55:35 -0600158 ret = pci_get_bus(PCI_BUS(bdf), &bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700159 if (ret)
160 return ret;
161 return pci_bus_find_devfn(bus, PCI_MASK_BUS(bdf), devp);
162}
163
164static int pci_device_matches_ids(struct udevice *dev,
165 struct pci_device_id *ids)
166{
Simon Glassb75b15b2020-12-03 16:55:23 -0700167 struct pci_child_plat *pplat;
Simon Glassb94dc892015-03-05 12:25:25 -0700168 int i;
169
Simon Glass71fa5b42020-12-03 16:55:18 -0700170 pplat = dev_get_parent_plat(dev);
Simon Glassb94dc892015-03-05 12:25:25 -0700171 if (!pplat)
172 return -EINVAL;
173 for (i = 0; ids[i].vendor != 0; i++) {
174 if (pplat->vendor == ids[i].vendor &&
175 pplat->device == ids[i].device)
176 return i;
177 }
178
179 return -EINVAL;
180}
181
182int pci_bus_find_devices(struct udevice *bus, struct pci_device_id *ids,
183 int *indexp, struct udevice **devp)
184{
185 struct udevice *dev;
186
187 /* Scan all devices on this bus */
188 for (device_find_first_child(bus, &dev);
189 dev;
190 device_find_next_child(&dev)) {
191 if (pci_device_matches_ids(dev, ids) >= 0) {
192 if ((*indexp)-- <= 0) {
193 *devp = dev;
194 return 0;
195 }
196 }
197 }
198
199 return -ENODEV;
200}
201
202int pci_find_device_id(struct pci_device_id *ids, int index,
203 struct udevice **devp)
204{
205 struct udevice *bus;
206
207 /* Scan all known buses */
208 for (uclass_first_device(UCLASS_PCI, &bus);
209 bus;
210 uclass_next_device(&bus)) {
211 if (!pci_bus_find_devices(bus, ids, &index, devp))
212 return 0;
213 }
214 *devp = NULL;
215
216 return -ENODEV;
217}
218
Simon Glass70e0c582015-11-29 13:17:50 -0700219static int dm_pci_bus_find_device(struct udevice *bus, unsigned int vendor,
220 unsigned int device, int *indexp,
221 struct udevice **devp)
222{
Simon Glassb75b15b2020-12-03 16:55:23 -0700223 struct pci_child_plat *pplat;
Simon Glass70e0c582015-11-29 13:17:50 -0700224 struct udevice *dev;
225
226 for (device_find_first_child(bus, &dev);
227 dev;
228 device_find_next_child(&dev)) {
Simon Glass71fa5b42020-12-03 16:55:18 -0700229 pplat = dev_get_parent_plat(dev);
Simon Glass70e0c582015-11-29 13:17:50 -0700230 if (pplat->vendor == vendor && pplat->device == device) {
231 if (!(*indexp)--) {
232 *devp = dev;
233 return 0;
234 }
235 }
236 }
237
238 return -ENODEV;
239}
240
241int dm_pci_find_device(unsigned int vendor, unsigned int device, int index,
242 struct udevice **devp)
243{
244 struct udevice *bus;
245
246 /* Scan all known buses */
247 for (uclass_first_device(UCLASS_PCI, &bus);
248 bus;
249 uclass_next_device(&bus)) {
250 if (!dm_pci_bus_find_device(bus, vendor, device, &index, devp))
251 return device_probe(*devp);
252 }
253 *devp = NULL;
254
255 return -ENODEV;
256}
257
Simon Glassb639d512015-11-29 13:17:52 -0700258int dm_pci_find_class(uint find_class, int index, struct udevice **devp)
259{
260 struct udevice *dev;
261
262 /* Scan all known buses */
263 for (pci_find_first_device(&dev);
264 dev;
265 pci_find_next_device(&dev)) {
Simon Glassb75b15b2020-12-03 16:55:23 -0700266 struct pci_child_plat *pplat = dev_get_parent_plat(dev);
Simon Glassb639d512015-11-29 13:17:52 -0700267
268 if (pplat->class == find_class && !index--) {
269 *devp = dev;
270 return device_probe(*devp);
271 }
272 }
273 *devp = NULL;
274
275 return -ENODEV;
276}
277
Simon Glassb94dc892015-03-05 12:25:25 -0700278int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset,
279 unsigned long value, enum pci_size_t size)
280{
281 struct dm_pci_ops *ops;
282
283 ops = pci_get_ops(bus);
284 if (!ops->write_config)
285 return -ENOSYS;
286 return ops->write_config(bus, bdf, offset, value, size);
287}
288
Simon Glass9cec2df2016-03-06 19:27:52 -0700289int pci_bus_clrset_config32(struct udevice *bus, pci_dev_t bdf, int offset,
290 u32 clr, u32 set)
291{
292 ulong val;
293 int ret;
294
295 ret = pci_bus_read_config(bus, bdf, offset, &val, PCI_SIZE_32);
296 if (ret)
297 return ret;
298 val &= ~clr;
299 val |= set;
300
301 return pci_bus_write_config(bus, bdf, offset, val, PCI_SIZE_32);
302}
303
Simon Glassb94dc892015-03-05 12:25:25 -0700304int pci_write_config(pci_dev_t bdf, int offset, unsigned long value,
305 enum pci_size_t size)
306{
307 struct udevice *bus;
308 int ret;
309
Simon Glass7d07e592015-08-31 18:55:35 -0600310 ret = pci_get_bus(PCI_BUS(bdf), &bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700311 if (ret)
312 return ret;
313
Bin Meng0a721522015-07-19 00:20:04 +0800314 return pci_bus_write_config(bus, bdf, offset, value, size);
Simon Glassb94dc892015-03-05 12:25:25 -0700315}
316
Simon Glass94ef2422015-08-10 07:05:03 -0600317int dm_pci_write_config(struct udevice *dev, int offset, unsigned long value,
318 enum pci_size_t size)
319{
320 struct udevice *bus;
321
Bin Meng05bedb12015-09-11 03:24:34 -0700322 for (bus = dev; device_is_on_pci_bus(bus);)
Simon Glass94ef2422015-08-10 07:05:03 -0600323 bus = bus->parent;
Simon Glasseaa14892015-11-29 13:17:47 -0700324 return pci_bus_write_config(bus, dm_pci_get_bdf(dev), offset, value,
325 size);
Simon Glass94ef2422015-08-10 07:05:03 -0600326}
327
Simon Glassb94dc892015-03-05 12:25:25 -0700328int pci_write_config32(pci_dev_t bdf, int offset, u32 value)
329{
330 return pci_write_config(bdf, offset, value, PCI_SIZE_32);
331}
332
333int pci_write_config16(pci_dev_t bdf, int offset, u16 value)
334{
335 return pci_write_config(bdf, offset, value, PCI_SIZE_16);
336}
337
338int pci_write_config8(pci_dev_t bdf, int offset, u8 value)
339{
340 return pci_write_config(bdf, offset, value, PCI_SIZE_8);
341}
342
Simon Glass94ef2422015-08-10 07:05:03 -0600343int dm_pci_write_config8(struct udevice *dev, int offset, u8 value)
344{
345 return dm_pci_write_config(dev, offset, value, PCI_SIZE_8);
346}
347
348int dm_pci_write_config16(struct udevice *dev, int offset, u16 value)
349{
350 return dm_pci_write_config(dev, offset, value, PCI_SIZE_16);
351}
352
353int dm_pci_write_config32(struct udevice *dev, int offset, u32 value)
354{
355 return dm_pci_write_config(dev, offset, value, PCI_SIZE_32);
356}
357
Simon Glassc92aac12020-01-27 08:49:38 -0700358int pci_bus_read_config(const struct udevice *bus, pci_dev_t bdf, int offset,
Simon Glassb94dc892015-03-05 12:25:25 -0700359 unsigned long *valuep, enum pci_size_t size)
360{
361 struct dm_pci_ops *ops;
362
363 ops = pci_get_ops(bus);
364 if (!ops->read_config)
365 return -ENOSYS;
366 return ops->read_config(bus, bdf, offset, valuep, size);
367}
368
369int pci_read_config(pci_dev_t bdf, int offset, unsigned long *valuep,
370 enum pci_size_t size)
371{
372 struct udevice *bus;
373 int ret;
374
Simon Glass7d07e592015-08-31 18:55:35 -0600375 ret = pci_get_bus(PCI_BUS(bdf), &bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700376 if (ret)
377 return ret;
378
Bin Meng0a721522015-07-19 00:20:04 +0800379 return pci_bus_read_config(bus, bdf, offset, valuep, size);
Simon Glassb94dc892015-03-05 12:25:25 -0700380}
381
Simon Glassc92aac12020-01-27 08:49:38 -0700382int dm_pci_read_config(const struct udevice *dev, int offset,
383 unsigned long *valuep, enum pci_size_t size)
Simon Glass94ef2422015-08-10 07:05:03 -0600384{
Simon Glassc92aac12020-01-27 08:49:38 -0700385 const struct udevice *bus;
Simon Glass94ef2422015-08-10 07:05:03 -0600386
Bin Meng05bedb12015-09-11 03:24:34 -0700387 for (bus = dev; device_is_on_pci_bus(bus);)
Simon Glass94ef2422015-08-10 07:05:03 -0600388 bus = bus->parent;
Simon Glasseaa14892015-11-29 13:17:47 -0700389 return pci_bus_read_config(bus, dm_pci_get_bdf(dev), offset, valuep,
Simon Glass94ef2422015-08-10 07:05:03 -0600390 size);
391}
392
Simon Glassb94dc892015-03-05 12:25:25 -0700393int pci_read_config32(pci_dev_t bdf, int offset, u32 *valuep)
394{
395 unsigned long value;
396 int ret;
397
398 ret = pci_read_config(bdf, offset, &value, PCI_SIZE_32);
399 if (ret)
400 return ret;
401 *valuep = value;
402
403 return 0;
404}
405
406int pci_read_config16(pci_dev_t bdf, int offset, u16 *valuep)
407{
408 unsigned long value;
409 int ret;
410
411 ret = pci_read_config(bdf, offset, &value, PCI_SIZE_16);
412 if (ret)
413 return ret;
414 *valuep = value;
415
416 return 0;
417}
418
419int pci_read_config8(pci_dev_t bdf, int offset, u8 *valuep)
420{
421 unsigned long value;
422 int ret;
423
424 ret = pci_read_config(bdf, offset, &value, PCI_SIZE_8);
425 if (ret)
426 return ret;
427 *valuep = value;
428
429 return 0;
430}
431
Simon Glassc92aac12020-01-27 08:49:38 -0700432int dm_pci_read_config8(const struct udevice *dev, int offset, u8 *valuep)
Simon Glass94ef2422015-08-10 07:05:03 -0600433{
434 unsigned long value;
435 int ret;
436
437 ret = dm_pci_read_config(dev, offset, &value, PCI_SIZE_8);
438 if (ret)
439 return ret;
440 *valuep = value;
441
442 return 0;
443}
444
Simon Glassc92aac12020-01-27 08:49:38 -0700445int dm_pci_read_config16(const struct udevice *dev, int offset, u16 *valuep)
Simon Glass94ef2422015-08-10 07:05:03 -0600446{
447 unsigned long value;
448 int ret;
449
450 ret = dm_pci_read_config(dev, offset, &value, PCI_SIZE_16);
451 if (ret)
452 return ret;
453 *valuep = value;
454
455 return 0;
456}
457
Simon Glassc92aac12020-01-27 08:49:38 -0700458int dm_pci_read_config32(const struct udevice *dev, int offset, u32 *valuep)
Simon Glass94ef2422015-08-10 07:05:03 -0600459{
460 unsigned long value;
461 int ret;
462
463 ret = dm_pci_read_config(dev, offset, &value, PCI_SIZE_32);
464 if (ret)
465 return ret;
466 *valuep = value;
467
468 return 0;
469}
470
Simon Glass9cec2df2016-03-06 19:27:52 -0700471int dm_pci_clrset_config8(struct udevice *dev, int offset, u32 clr, u32 set)
472{
473 u8 val;
474 int ret;
475
476 ret = dm_pci_read_config8(dev, offset, &val);
477 if (ret)
478 return ret;
479 val &= ~clr;
480 val |= set;
481
482 return dm_pci_write_config8(dev, offset, val);
483}
484
485int dm_pci_clrset_config16(struct udevice *dev, int offset, u32 clr, u32 set)
486{
487 u16 val;
488 int ret;
489
490 ret = dm_pci_read_config16(dev, offset, &val);
491 if (ret)
492 return ret;
493 val &= ~clr;
494 val |= set;
495
496 return dm_pci_write_config16(dev, offset, val);
497}
498
499int dm_pci_clrset_config32(struct udevice *dev, int offset, u32 clr, u32 set)
500{
501 u32 val;
502 int ret;
503
504 ret = dm_pci_read_config32(dev, offset, &val);
505 if (ret)
506 return ret;
507 val &= ~clr;
508 val |= set;
509
510 return dm_pci_write_config32(dev, offset, val);
511}
512
Bin Menga0705782015-10-01 00:36:02 -0700513static void set_vga_bridge_bits(struct udevice *dev)
514{
515 struct udevice *parent = dev->parent;
516 u16 bc;
517
Simon Glass75e534b2020-12-16 21:20:07 -0700518 while (dev_seq(parent) != 0) {
Bin Menga0705782015-10-01 00:36:02 -0700519 dm_pci_read_config16(parent, PCI_BRIDGE_CONTROL, &bc);
520 bc |= PCI_BRIDGE_CTL_VGA;
521 dm_pci_write_config16(parent, PCI_BRIDGE_CONTROL, bc);
522 parent = parent->parent;
523 }
524}
525
Simon Glassb94dc892015-03-05 12:25:25 -0700526int pci_auto_config_devices(struct udevice *bus)
527{
Simon Glass95588622020-12-22 19:30:28 -0700528 struct pci_controller *hose = dev_get_uclass_priv(bus);
Simon Glassb75b15b2020-12-03 16:55:23 -0700529 struct pci_child_plat *pplat;
Simon Glassb94dc892015-03-05 12:25:25 -0700530 unsigned int sub_bus;
531 struct udevice *dev;
532 int ret;
533
Simon Glass75e534b2020-12-16 21:20:07 -0700534 sub_bus = dev_seq(bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700535 debug("%s: start\n", __func__);
536 pciauto_config_init(hose);
537 for (ret = device_find_first_child(bus, &dev);
538 !ret && dev;
539 ret = device_find_next_child(&dev)) {
Simon Glassb94dc892015-03-05 12:25:25 -0700540 unsigned int max_bus;
Simon Glassb072d522015-09-08 17:52:47 -0600541 int ret;
Simon Glassb94dc892015-03-05 12:25:25 -0700542
Simon Glassb94dc892015-03-05 12:25:25 -0700543 debug("%s: device %s\n", __func__, dev->name);
Simon Glassf1d50f72020-12-19 10:40:13 -0700544 if (dev_has_ofnode(dev) &&
Suneel Garapatif8c86282020-05-04 21:25:25 -0700545 dev_read_bool(dev, "pci,no-autoconfig"))
Simon Glassf3005fb2020-04-08 16:57:26 -0600546 continue;
Simon Glass37a3f94b2015-11-29 13:17:49 -0700547 ret = dm_pciauto_config_device(dev);
Simon Glassb072d522015-09-08 17:52:47 -0600548 if (ret < 0)
Simon Glassbe706102020-12-16 21:20:18 -0700549 return log_msg_ret("auto", ret);
Simon Glassb072d522015-09-08 17:52:47 -0600550 max_bus = ret;
Simon Glassb94dc892015-03-05 12:25:25 -0700551 sub_bus = max(sub_bus, max_bus);
Bin Menga0705782015-10-01 00:36:02 -0700552
Simon Glass71fa5b42020-12-03 16:55:18 -0700553 pplat = dev_get_parent_plat(dev);
Bin Menga0705782015-10-01 00:36:02 -0700554 if (pplat->class == (PCI_CLASS_DISPLAY_VGA << 8))
555 set_vga_bridge_bits(dev);
Simon Glassb94dc892015-03-05 12:25:25 -0700556 }
557 debug("%s: done\n", __func__);
558
Simon Glassbe706102020-12-16 21:20:18 -0700559 return log_msg_ret("sub", sub_bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700560}
561
Tuomas Tynkkynen8cce4cf2017-09-19 23:18:03 +0300562int pci_generic_mmap_write_config(
Simon Glass2a311e82020-01-27 08:49:37 -0700563 const struct udevice *bus,
564 int (*addr_f)(const struct udevice *bus, pci_dev_t bdf, uint offset,
565 void **addrp),
Tuomas Tynkkynen8cce4cf2017-09-19 23:18:03 +0300566 pci_dev_t bdf,
567 uint offset,
568 ulong value,
569 enum pci_size_t size)
570{
571 void *address;
572
573 if (addr_f(bus, bdf, offset, &address) < 0)
574 return 0;
575
576 switch (size) {
577 case PCI_SIZE_8:
578 writeb(value, address);
579 return 0;
580 case PCI_SIZE_16:
581 writew(value, address);
582 return 0;
583 case PCI_SIZE_32:
584 writel(value, address);
585 return 0;
586 default:
587 return -EINVAL;
588 }
589}
590
591int pci_generic_mmap_read_config(
Simon Glass2a311e82020-01-27 08:49:37 -0700592 const struct udevice *bus,
593 int (*addr_f)(const struct udevice *bus, pci_dev_t bdf, uint offset,
594 void **addrp),
Tuomas Tynkkynen8cce4cf2017-09-19 23:18:03 +0300595 pci_dev_t bdf,
596 uint offset,
597 ulong *valuep,
598 enum pci_size_t size)
599{
600 void *address;
601
602 if (addr_f(bus, bdf, offset, &address) < 0) {
603 *valuep = pci_get_ff(size);
604 return 0;
605 }
606
607 switch (size) {
608 case PCI_SIZE_8:
609 *valuep = readb(address);
610 return 0;
611 case PCI_SIZE_16:
612 *valuep = readw(address);
613 return 0;
614 case PCI_SIZE_32:
615 *valuep = readl(address);
616 return 0;
617 default:
618 return -EINVAL;
619 }
620}
621
Simon Glass37a3f94b2015-11-29 13:17:49 -0700622int dm_pci_hose_probe_bus(struct udevice *bus)
Simon Glassb94dc892015-03-05 12:25:25 -0700623{
Simon Glassb94dc892015-03-05 12:25:25 -0700624 int sub_bus;
625 int ret;
Suneel Garapati1b9c44e2019-10-19 15:52:32 -0700626 int ea_pos;
627 u8 reg;
Simon Glassb94dc892015-03-05 12:25:25 -0700628
629 debug("%s\n", __func__);
Simon Glassb94dc892015-03-05 12:25:25 -0700630
Suneel Garapati1b9c44e2019-10-19 15:52:32 -0700631 ea_pos = dm_pci_find_capability(bus, PCI_CAP_ID_EA);
632 if (ea_pos) {
633 dm_pci_read_config8(bus, ea_pos + sizeof(u32) + sizeof(u8),
634 &reg);
635 sub_bus = reg;
636 } else {
637 sub_bus = pci_get_bus_max() + 1;
638 }
Simon Glassb94dc892015-03-05 12:25:25 -0700639 debug("%s: bus = %d/%s\n", __func__, sub_bus, bus->name);
Simon Glass37a3f94b2015-11-29 13:17:49 -0700640 dm_pciauto_prescan_setup_bridge(bus, sub_bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700641
642 ret = device_probe(bus);
643 if (ret) {
Simon Glass3b02d842015-09-08 17:52:48 -0600644 debug("%s: Cannot probe bus %s: %d\n", __func__, bus->name,
Simon Glassb94dc892015-03-05 12:25:25 -0700645 ret);
Simon Glassbe706102020-12-16 21:20:18 -0700646 return log_msg_ret("probe", ret);
Simon Glassb94dc892015-03-05 12:25:25 -0700647 }
Suneel Garapati1b9c44e2019-10-19 15:52:32 -0700648
Masami Hiramatsuff022452021-04-16 14:53:46 -0700649 if (!ea_pos)
650 sub_bus = pci_get_bus_max();
651
Simon Glass37a3f94b2015-11-29 13:17:49 -0700652 dm_pciauto_postscan_setup_bridge(bus, sub_bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700653
654 return sub_bus;
655}
656
Simon Glass318d71c2015-07-06 16:47:44 -0600657/**
658 * pci_match_one_device - Tell if a PCI device structure has a matching
659 * PCI device id structure
660 * @id: single PCI device id structure to match
Hou Zhiqiangd19d0612017-03-22 16:07:24 +0800661 * @find: the PCI device id structure to match against
Simon Glass318d71c2015-07-06 16:47:44 -0600662 *
Hou Zhiqiangd19d0612017-03-22 16:07:24 +0800663 * Returns true if the finding pci_device_id structure matched or false if
664 * there is no match.
Simon Glass318d71c2015-07-06 16:47:44 -0600665 */
666static bool pci_match_one_id(const struct pci_device_id *id,
667 const struct pci_device_id *find)
668{
669 if ((id->vendor == PCI_ANY_ID || id->vendor == find->vendor) &&
670 (id->device == PCI_ANY_ID || id->device == find->device) &&
671 (id->subvendor == PCI_ANY_ID || id->subvendor == find->subvendor) &&
672 (id->subdevice == PCI_ANY_ID || id->subdevice == find->subdevice) &&
673 !((id->class ^ find->class) & id->class_mask))
674 return true;
675
676 return false;
677}
678
679/**
680 * pci_find_and_bind_driver() - Find and bind the right PCI driver
681 *
682 * This only looks at certain fields in the descriptor.
Simon Glassc45abf12015-09-08 17:52:49 -0600683 *
684 * @parent: Parent bus
685 * @find_id: Specification of the driver to find
686 * @bdf: Bus/device/function addreess - see PCI_BDF()
687 * @devp: Returns a pointer to the device created
688 * @return 0 if OK, -EPERM if the device is not needed before relocation and
689 * therefore was not created, other -ve value on error
Simon Glass318d71c2015-07-06 16:47:44 -0600690 */
691static int pci_find_and_bind_driver(struct udevice *parent,
Simon Glassc45abf12015-09-08 17:52:49 -0600692 struct pci_device_id *find_id,
693 pci_dev_t bdf, struct udevice **devp)
Simon Glass318d71c2015-07-06 16:47:44 -0600694{
695 struct pci_driver_entry *start, *entry;
Marek Vasutb4535792018-10-10 21:27:06 +0200696 ofnode node = ofnode_null();
Simon Glass318d71c2015-07-06 16:47:44 -0600697 const char *drv;
698 int n_ents;
699 int ret;
700 char name[30], *str;
Bin Meng984c0dc2015-08-20 06:40:17 -0700701 bool bridge;
Simon Glass318d71c2015-07-06 16:47:44 -0600702
703 *devp = NULL;
704
705 debug("%s: Searching for driver: vendor=%x, device=%x\n", __func__,
706 find_id->vendor, find_id->device);
Marek Vasutb4535792018-10-10 21:27:06 +0200707
708 /* Determine optional OF node */
Suneel Garapaticb7093d2019-10-19 16:02:48 -0700709 if (ofnode_valid(dev_ofnode(parent)))
710 pci_dev_find_ofnode(parent, bdf, &node);
Marek Vasutb4535792018-10-10 21:27:06 +0200711
Michael Walle2e21f372019-12-01 17:45:18 +0100712 if (ofnode_valid(node) && !ofnode_is_available(node)) {
713 debug("%s: Ignoring disabled device\n", __func__);
Simon Glassbe706102020-12-16 21:20:18 -0700714 return log_msg_ret("dis", -EPERM);
Michael Walle2e21f372019-12-01 17:45:18 +0100715 }
716
Simon Glass318d71c2015-07-06 16:47:44 -0600717 start = ll_entry_start(struct pci_driver_entry, pci_driver_entry);
718 n_ents = ll_entry_count(struct pci_driver_entry, pci_driver_entry);
719 for (entry = start; entry != start + n_ents; entry++) {
720 const struct pci_device_id *id;
721 struct udevice *dev;
722 const struct driver *drv;
723
724 for (id = entry->match;
725 id->vendor || id->subvendor || id->class_mask;
726 id++) {
727 if (!pci_match_one_id(id, find_id))
728 continue;
729
730 drv = entry->driver;
Bin Meng984c0dc2015-08-20 06:40:17 -0700731
732 /*
733 * In the pre-relocation phase, we only bind devices
734 * whose driver has the DM_FLAG_PRE_RELOC set, to save
735 * precious memory space as on some platforms as that
736 * space is pretty limited (ie: using Cache As RAM).
737 */
738 if (!(gd->flags & GD_FLG_RELOC) &&
739 !(drv->flags & DM_FLAG_PRE_RELOC))
Simon Glassbe706102020-12-16 21:20:18 -0700740 return log_msg_ret("pre", -EPERM);
Bin Meng984c0dc2015-08-20 06:40:17 -0700741
Simon Glass318d71c2015-07-06 16:47:44 -0600742 /*
743 * We could pass the descriptor to the driver as
Simon Glass71fa5b42020-12-03 16:55:18 -0700744 * plat (instead of NULL) and allow its bind()
Simon Glass318d71c2015-07-06 16:47:44 -0600745 * method to return -ENOENT if it doesn't support this
746 * device. That way we could continue the search to
747 * find another driver. For now this doesn't seem
748 * necesssary, so just bind the first match.
749 */
Simon Glass884870f2020-11-28 17:50:01 -0700750 ret = device_bind(parent, drv, drv->name, NULL, node,
751 &dev);
Simon Glass318d71c2015-07-06 16:47:44 -0600752 if (ret)
753 goto error;
754 debug("%s: Match found: %s\n", __func__, drv->name);
Bin Menga8d27802018-08-03 01:14:44 -0700755 dev->driver_data = id->driver_data;
Simon Glass318d71c2015-07-06 16:47:44 -0600756 *devp = dev;
757 return 0;
758 }
759 }
760
Bin Meng984c0dc2015-08-20 06:40:17 -0700761 bridge = (find_id->class >> 8) == PCI_CLASS_BRIDGE_PCI;
762 /*
763 * In the pre-relocation phase, we only bind bridge devices to save
764 * precious memory space as on some platforms as that space is pretty
765 * limited (ie: using Cache As RAM).
766 */
767 if (!(gd->flags & GD_FLG_RELOC) && !bridge)
Simon Glassbe706102020-12-16 21:20:18 -0700768 return log_msg_ret("notbr", -EPERM);
Bin Meng984c0dc2015-08-20 06:40:17 -0700769
Simon Glass318d71c2015-07-06 16:47:44 -0600770 /* Bind a generic driver so that the device can be used */
Simon Glass75e534b2020-12-16 21:20:07 -0700771 sprintf(name, "pci_%x:%x.%x", dev_seq(parent), PCI_DEV(bdf),
Bin Meng0a721522015-07-19 00:20:04 +0800772 PCI_FUNC(bdf));
Simon Glass318d71c2015-07-06 16:47:44 -0600773 str = strdup(name);
774 if (!str)
775 return -ENOMEM;
Bin Meng984c0dc2015-08-20 06:40:17 -0700776 drv = bridge ? "pci_bridge_drv" : "pci_generic_drv";
777
Marek Vasutb4535792018-10-10 21:27:06 +0200778 ret = device_bind_driver_to_node(parent, drv, str, node, devp);
Simon Glass318d71c2015-07-06 16:47:44 -0600779 if (ret) {
Simon Glass3b02d842015-09-08 17:52:48 -0600780 debug("%s: Failed to bind generic driver: %d\n", __func__, ret);
xypron.glpk@gmx.dea89009c2017-05-08 20:40:16 +0200781 free(str);
Simon Glass318d71c2015-07-06 16:47:44 -0600782 return ret;
783 }
784 debug("%s: No match found: bound generic driver instead\n", __func__);
785
786 return 0;
787
788error:
789 debug("%s: No match found: error %d\n", __func__, ret);
790 return ret;
791}
792
Tim Harvey4c57bf72021-04-16 14:53:47 -0700793__weak extern void board_pci_fixup_dev(struct udevice *bus, struct udevice *dev)
794{
795}
796
Simon Glassb94dc892015-03-05 12:25:25 -0700797int pci_bind_bus_devices(struct udevice *bus)
798{
799 ulong vendor, device;
800 ulong header_type;
Bin Meng0a721522015-07-19 00:20:04 +0800801 pci_dev_t bdf, end;
Simon Glassb94dc892015-03-05 12:25:25 -0700802 bool found_multi;
Suneel Garapatia99a5eb2019-10-23 18:40:36 -0700803 int ari_off;
Simon Glassb94dc892015-03-05 12:25:25 -0700804 int ret;
805
806 found_multi = false;
Simon Glass75e534b2020-12-16 21:20:07 -0700807 end = PCI_BDF(dev_seq(bus), PCI_MAX_PCI_DEVICES - 1,
Bin Meng0a721522015-07-19 00:20:04 +0800808 PCI_MAX_PCI_FUNCTIONS - 1);
Simon Glass75e534b2020-12-16 21:20:07 -0700809 for (bdf = PCI_BDF(dev_seq(bus), 0, 0); bdf <= end;
Bin Meng0a721522015-07-19 00:20:04 +0800810 bdf += PCI_BDF(0, 0, 1)) {
Simon Glassb75b15b2020-12-03 16:55:23 -0700811 struct pci_child_plat *pplat;
Simon Glassb94dc892015-03-05 12:25:25 -0700812 struct udevice *dev;
813 ulong class;
814
Bin Meng20bdc1e2018-08-03 01:14:37 -0700815 if (!PCI_FUNC(bdf))
816 found_multi = false;
Bin Meng0a721522015-07-19 00:20:04 +0800817 if (PCI_FUNC(bdf) && !found_multi)
Simon Glassb94dc892015-03-05 12:25:25 -0700818 continue;
Hou Zhiqiangfb862b052018-10-08 16:35:47 +0800819
Simon Glassb94dc892015-03-05 12:25:25 -0700820 /* Check only the first access, we don't expect problems */
Hou Zhiqiangfb862b052018-10-08 16:35:47 +0800821 ret = pci_bus_read_config(bus, bdf, PCI_VENDOR_ID, &vendor,
822 PCI_SIZE_16);
Simon Glassb94dc892015-03-05 12:25:25 -0700823 if (ret)
824 goto error;
Hou Zhiqiangfb862b052018-10-08 16:35:47 +0800825
Simon Glassb94dc892015-03-05 12:25:25 -0700826 if (vendor == 0xffff || vendor == 0x0000)
827 continue;
828
Hou Zhiqiangfb862b052018-10-08 16:35:47 +0800829 pci_bus_read_config(bus, bdf, PCI_HEADER_TYPE,
830 &header_type, PCI_SIZE_8);
831
Bin Meng0a721522015-07-19 00:20:04 +0800832 if (!PCI_FUNC(bdf))
Simon Glassb94dc892015-03-05 12:25:25 -0700833 found_multi = header_type & 0x80;
834
Simon Glass25916d62019-09-25 08:56:12 -0600835 debug("%s: bus %d/%s: found device %x, function %d", __func__,
Simon Glass75e534b2020-12-16 21:20:07 -0700836 dev_seq(bus), bus->name, PCI_DEV(bdf), PCI_FUNC(bdf));
Bin Meng0a721522015-07-19 00:20:04 +0800837 pci_bus_read_config(bus, bdf, PCI_DEVICE_ID, &device,
Simon Glassb94dc892015-03-05 12:25:25 -0700838 PCI_SIZE_16);
Bin Meng0a721522015-07-19 00:20:04 +0800839 pci_bus_read_config(bus, bdf, PCI_CLASS_REVISION, &class,
Simon Glass318d71c2015-07-06 16:47:44 -0600840 PCI_SIZE_32);
841 class >>= 8;
Simon Glassb94dc892015-03-05 12:25:25 -0700842
843 /* Find this device in the device tree */
Bin Meng0a721522015-07-19 00:20:04 +0800844 ret = pci_bus_find_devfn(bus, PCI_MASK_BUS(bdf), &dev);
Simon Glass25916d62019-09-25 08:56:12 -0600845 debug(": find ret=%d\n", ret);
Simon Glassb94dc892015-03-05 12:25:25 -0700846
Simon Glass413ebdb2015-11-29 13:18:09 -0700847 /* If nothing in the device tree, bind a device */
Simon Glassb94dc892015-03-05 12:25:25 -0700848 if (ret == -ENODEV) {
Simon Glass318d71c2015-07-06 16:47:44 -0600849 struct pci_device_id find_id;
850 ulong val;
Simon Glassb94dc892015-03-05 12:25:25 -0700851
Simon Glass318d71c2015-07-06 16:47:44 -0600852 memset(&find_id, '\0', sizeof(find_id));
853 find_id.vendor = vendor;
854 find_id.device = device;
855 find_id.class = class;
856 if ((header_type & 0x7f) == PCI_HEADER_TYPE_NORMAL) {
Bin Meng0a721522015-07-19 00:20:04 +0800857 pci_bus_read_config(bus, bdf,
Simon Glass318d71c2015-07-06 16:47:44 -0600858 PCI_SUBSYSTEM_VENDOR_ID,
859 &val, PCI_SIZE_32);
860 find_id.subvendor = val & 0xffff;
861 find_id.subdevice = val >> 16;
862 }
Bin Meng0a721522015-07-19 00:20:04 +0800863 ret = pci_find_and_bind_driver(bus, &find_id, bdf,
Simon Glass318d71c2015-07-06 16:47:44 -0600864 &dev);
Simon Glassb94dc892015-03-05 12:25:25 -0700865 }
Simon Glassc45abf12015-09-08 17:52:49 -0600866 if (ret == -EPERM)
867 continue;
868 else if (ret)
Simon Glassb94dc892015-03-05 12:25:25 -0700869 return ret;
870
871 /* Update the platform data */
Simon Glass71fa5b42020-12-03 16:55:18 -0700872 pplat = dev_get_parent_plat(dev);
Simon Glassc45abf12015-09-08 17:52:49 -0600873 pplat->devfn = PCI_MASK_BUS(bdf);
874 pplat->vendor = vendor;
875 pplat->device = device;
876 pplat->class = class;
Suneel Garapatia99a5eb2019-10-23 18:40:36 -0700877
878 if (IS_ENABLED(CONFIG_PCI_ARID)) {
879 ari_off = dm_pci_find_ext_capability(dev,
880 PCI_EXT_CAP_ID_ARI);
881 if (ari_off) {
882 u16 ari_cap;
883
884 /*
885 * Read Next Function number in ARI Cap
886 * Register
887 */
888 dm_pci_read_config16(dev, ari_off + 4,
889 &ari_cap);
890 /*
891 * Update next scan on this function number,
892 * subtract 1 in BDF to satisfy loop increment.
893 */
894 if (ari_cap & 0xff00) {
895 bdf = PCI_BDF(PCI_BUS(bdf),
896 PCI_DEV(ari_cap),
897 PCI_FUNC(ari_cap));
898 bdf = bdf - 0x100;
899 }
900 }
901 }
Tim Harvey4c57bf72021-04-16 14:53:47 -0700902
903 board_pci_fixup_dev(bus, dev);
Simon Glassb94dc892015-03-05 12:25:25 -0700904 }
905
906 return 0;
907error:
908 printf("Cannot read bus configuration: %d\n", ret);
909
910 return ret;
911}
912
Christian Gmeiner5f4e0942018-06-10 06:25:05 -0700913static void decode_regions(struct pci_controller *hose, ofnode parent_node,
914 ofnode node)
Simon Glassb94dc892015-03-05 12:25:25 -0700915{
916 int pci_addr_cells, addr_cells, size_cells;
917 int cells_per_record;
Stefan Roesebbc88462020-08-12 11:55:46 +0200918 struct bd_info *bd;
Simon Glassb94dc892015-03-05 12:25:25 -0700919 const u32 *prop;
Stefan Roese950864f2020-07-23 16:34:10 +0200920 int max_regions;
Simon Glassb94dc892015-03-05 12:25:25 -0700921 int len;
922 int i;
923
Masahiro Yamada9cf85cb2017-06-22 16:54:05 +0900924 prop = ofnode_get_property(node, "ranges", &len);
Christian Gmeiner5f4e0942018-06-10 06:25:05 -0700925 if (!prop) {
926 debug("%s: Cannot decode regions\n", __func__);
927 return;
928 }
929
Simon Glass4191dc12017-06-12 06:21:31 -0600930 pci_addr_cells = ofnode_read_simple_addr_cells(node);
931 addr_cells = ofnode_read_simple_addr_cells(parent_node);
932 size_cells = ofnode_read_simple_size_cells(node);
Simon Glassb94dc892015-03-05 12:25:25 -0700933
934 /* PCI addresses are always 3-cells */
935 len /= sizeof(u32);
936 cells_per_record = pci_addr_cells + addr_cells + size_cells;
937 hose->region_count = 0;
938 debug("%s: len=%d, cells_per_record=%d\n", __func__, len,
939 cells_per_record);
Stefan Roese950864f2020-07-23 16:34:10 +0200940
941 /* Dynamically allocate the regions array */
942 max_regions = len / cells_per_record + CONFIG_NR_DRAM_BANKS;
943 hose->regions = (struct pci_region *)
944 calloc(1, max_regions * sizeof(struct pci_region));
945
946 for (i = 0; i < max_regions; i++, len -= cells_per_record) {
Simon Glassb94dc892015-03-05 12:25:25 -0700947 u64 pci_addr, addr, size;
948 int space_code;
949 u32 flags;
950 int type;
Simon Glass7efc9ba2015-11-19 20:26:58 -0700951 int pos;
Simon Glassb94dc892015-03-05 12:25:25 -0700952
953 if (len < cells_per_record)
954 break;
955 flags = fdt32_to_cpu(prop[0]);
956 space_code = (flags >> 24) & 3;
957 pci_addr = fdtdec_get_number(prop + 1, 2);
958 prop += pci_addr_cells;
959 addr = fdtdec_get_number(prop, addr_cells);
960 prop += addr_cells;
961 size = fdtdec_get_number(prop, size_cells);
962 prop += size_cells;
Masahiro Yamadac7570a32018-08-06 20:47:40 +0900963 debug("%s: region %d, pci_addr=%llx, addr=%llx, size=%llx, space_code=%d\n",
964 __func__, hose->region_count, pci_addr, addr, size, space_code);
Simon Glassb94dc892015-03-05 12:25:25 -0700965 if (space_code & 2) {
966 type = flags & (1U << 30) ? PCI_REGION_PREFETCH :
967 PCI_REGION_MEM;
968 } else if (space_code & 1) {
969 type = PCI_REGION_IO;
970 } else {
971 continue;
972 }
Tuomas Tynkkynenc307e172018-05-14 18:47:50 +0300973
974 if (!IS_ENABLED(CONFIG_SYS_PCI_64BIT) &&
975 type == PCI_REGION_MEM && upper_32_bits(pci_addr)) {
976 debug(" - beyond the 32-bit boundary, ignoring\n");
977 continue;
978 }
979
Simon Glass7efc9ba2015-11-19 20:26:58 -0700980 pos = -1;
Suneel Garapati3ac3aec2019-10-19 17:10:20 -0700981 if (!IS_ENABLED(CONFIG_PCI_REGION_MULTI_ENTRY)) {
982 for (i = 0; i < hose->region_count; i++) {
983 if (hose->regions[i].flags == type)
984 pos = i;
985 }
Simon Glass7efc9ba2015-11-19 20:26:58 -0700986 }
Suneel Garapati3ac3aec2019-10-19 17:10:20 -0700987
Simon Glass7efc9ba2015-11-19 20:26:58 -0700988 if (pos == -1)
989 pos = hose->region_count++;
990 debug(" - type=%d, pos=%d\n", type, pos);
991 pci_set_region(hose->regions + pos, pci_addr, addr, size, type);
Simon Glassb94dc892015-03-05 12:25:25 -0700992 }
993
994 /* Add a region for our local memory */
Stefan Roesebbc88462020-08-12 11:55:46 +0200995 bd = gd->bd;
Bin Mengae0bdde2018-03-27 00:46:05 -0700996 if (!bd)
Christian Gmeiner5f4e0942018-06-10 06:25:05 -0700997 return;
Bin Mengae0bdde2018-03-27 00:46:05 -0700998
Bernhard Messerklinger9c5df382018-02-15 08:59:53 +0100999 for (i = 0; i < CONFIG_NR_DRAM_BANKS; ++i) {
1000 if (bd->bi_dram[i].size) {
1001 pci_set_region(hose->regions + hose->region_count++,
1002 bd->bi_dram[i].start,
1003 bd->bi_dram[i].start,
1004 bd->bi_dram[i].size,
1005 PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
1006 }
1007 }
Simon Glassb94dc892015-03-05 12:25:25 -07001008
Christian Gmeiner5f4e0942018-06-10 06:25:05 -07001009 return;
Simon Glassb94dc892015-03-05 12:25:25 -07001010}
1011
1012static int pci_uclass_pre_probe(struct udevice *bus)
1013{
1014 struct pci_controller *hose;
Simon Glassbe706102020-12-16 21:20:18 -07001015 struct uclass *uc;
1016 int ret;
Simon Glassb94dc892015-03-05 12:25:25 -07001017
Simon Glass75e534b2020-12-16 21:20:07 -07001018 debug("%s, bus=%d/%s, parent=%s\n", __func__, dev_seq(bus), bus->name,
Simon Glassb94dc892015-03-05 12:25:25 -07001019 bus->parent->name);
Simon Glass95588622020-12-22 19:30:28 -07001020 hose = dev_get_uclass_priv(bus);
Simon Glassb94dc892015-03-05 12:25:25 -07001021
Simon Glassbe706102020-12-16 21:20:18 -07001022 /*
1023 * Set the sequence number, if device_bind() doesn't. We want control
1024 * of this so that numbers are allocated as devices are probed. That
1025 * ensures that sub-bus numbered is correct (sub-buses must get numbers
1026 * higher than their parents)
1027 */
1028 if (dev_seq(bus) == -1) {
1029 ret = uclass_get(UCLASS_PCI, &uc);
1030 if (ret)
1031 return ret;
Simon Glass5e349922020-12-19 10:40:09 -07001032 bus->seq_ = uclass_find_next_free_seq(uc);
Simon Glassbe706102020-12-16 21:20:18 -07001033 }
1034
Simon Glassb94dc892015-03-05 12:25:25 -07001035 /* For bridges, use the top-level PCI controller */
Paul Burtone3b106d2016-09-08 07:47:32 +01001036 if (!device_is_on_pci_bus(bus)) {
Simon Glassb94dc892015-03-05 12:25:25 -07001037 hose->ctlr = bus;
Christian Gmeiner5f4e0942018-06-10 06:25:05 -07001038 decode_regions(hose, dev_ofnode(bus->parent), dev_ofnode(bus));
Simon Glassb94dc892015-03-05 12:25:25 -07001039 } else {
1040 struct pci_controller *parent_hose;
1041
1042 parent_hose = dev_get_uclass_priv(bus->parent);
1043 hose->ctlr = parent_hose->bus;
1044 }
Simon Glassbe706102020-12-16 21:20:18 -07001045
Simon Glassb94dc892015-03-05 12:25:25 -07001046 hose->bus = bus;
Simon Glass75e534b2020-12-16 21:20:07 -07001047 hose->first_busno = dev_seq(bus);
1048 hose->last_busno = dev_seq(bus);
Simon Glassf1d50f72020-12-19 10:40:13 -07001049 if (dev_has_ofnode(bus)) {
Suneel Garapatif8c86282020-05-04 21:25:25 -07001050 hose->skip_auto_config_until_reloc =
1051 dev_read_bool(bus,
1052 "u-boot,skip-auto-config-until-reloc");
1053 }
Simon Glassb94dc892015-03-05 12:25:25 -07001054
1055 return 0;
1056}
1057
1058static int pci_uclass_post_probe(struct udevice *bus)
1059{
Simon Glass68e35a72019-12-06 21:41:37 -07001060 struct pci_controller *hose = dev_get_uclass_priv(bus);
Simon Glassb94dc892015-03-05 12:25:25 -07001061 int ret;
1062
Simon Glass75e534b2020-12-16 21:20:07 -07001063 debug("%s: probing bus %d\n", __func__, dev_seq(bus));
Simon Glassb94dc892015-03-05 12:25:25 -07001064 ret = pci_bind_bus_devices(bus);
1065 if (ret)
Simon Glassbe706102020-12-16 21:20:18 -07001066 return log_msg_ret("bind", ret);
Simon Glassb94dc892015-03-05 12:25:25 -07001067
Simon Glassbd165e72020-04-26 09:12:56 -06001068 if (CONFIG_IS_ENABLED(PCI_PNP) && ll_boot_init() &&
Simon Glass68e35a72019-12-06 21:41:37 -07001069 (!hose->skip_auto_config_until_reloc ||
1070 (gd->flags & GD_FLG_RELOC))) {
1071 ret = pci_auto_config_devices(bus);
1072 if (ret < 0)
Simon Glassbe706102020-12-16 21:20:18 -07001073 return log_msg_ret("cfg", ret);
Simon Glass68e35a72019-12-06 21:41:37 -07001074 }
Simon Glassb94dc892015-03-05 12:25:25 -07001075
Bin Mengc0820a42015-08-20 06:40:23 -07001076#if defined(CONFIG_X86) && defined(CONFIG_HAVE_FSP)
1077 /*
1078 * Per Intel FSP specification, we should call FSP notify API to
1079 * inform FSP that PCI enumeration has been done so that FSP will
1080 * do any necessary initialization as required by the chipset's
1081 * BIOS Writer's Guide (BWG).
1082 *
1083 * Unfortunately we have to put this call here as with driver model,
1084 * the enumeration is all done on a lazy basis as needed, so until
1085 * something is touched on PCI it won't happen.
1086 *
1087 * Note we only call this 1) after U-Boot is relocated, and 2)
1088 * root bus has finished probing.
1089 */
Simon Glass75e534b2020-12-16 21:20:07 -07001090 if ((gd->flags & GD_FLG_RELOC) && dev_seq(bus) == 0 && ll_boot_init()) {
Bin Mengc0820a42015-08-20 06:40:23 -07001091 ret = fsp_init_phase_pci();
Simon Glassb072d522015-09-08 17:52:47 -06001092 if (ret)
Simon Glassbe706102020-12-16 21:20:18 -07001093 return log_msg_ret("fsp", ret);
Simon Glassb072d522015-09-08 17:52:47 -06001094 }
Bin Mengc0820a42015-08-20 06:40:23 -07001095#endif
1096
Simon Glassb072d522015-09-08 17:52:47 -06001097 return 0;
Simon Glassb94dc892015-03-05 12:25:25 -07001098}
1099
1100static int pci_uclass_child_post_bind(struct udevice *dev)
1101{
Simon Glassb75b15b2020-12-03 16:55:23 -07001102 struct pci_child_plat *pplat;
Simon Glassb94dc892015-03-05 12:25:25 -07001103
Simon Glassf1d50f72020-12-19 10:40:13 -07001104 if (!dev_has_ofnode(dev))
Simon Glassb94dc892015-03-05 12:25:25 -07001105 return 0;
1106
Simon Glass71fa5b42020-12-03 16:55:18 -07001107 pplat = dev_get_parent_plat(dev);
Bin Meng00d808e2018-08-03 01:14:36 -07001108
1109 /* Extract vendor id and device id if available */
1110 ofnode_read_pci_vendev(dev_ofnode(dev), &pplat->vendor, &pplat->device);
1111
1112 /* Extract the devfn from fdt_pci_addr */
Stefan Roesea74eb552019-01-25 11:52:42 +01001113 pplat->devfn = pci_get_devfn(dev);
Simon Glassb94dc892015-03-05 12:25:25 -07001114
1115 return 0;
1116}
1117
Simon Glass2a311e82020-01-27 08:49:37 -07001118static int pci_bridge_read_config(const struct udevice *bus, pci_dev_t bdf,
Bin Meng0a721522015-07-19 00:20:04 +08001119 uint offset, ulong *valuep,
1120 enum pci_size_t size)
Simon Glassb94dc892015-03-05 12:25:25 -07001121{
Simon Glass95588622020-12-22 19:30:28 -07001122 struct pci_controller *hose = dev_get_uclass_priv(bus);
Simon Glassb94dc892015-03-05 12:25:25 -07001123
1124 return pci_bus_read_config(hose->ctlr, bdf, offset, valuep, size);
1125}
1126
Bin Meng0a721522015-07-19 00:20:04 +08001127static int pci_bridge_write_config(struct udevice *bus, pci_dev_t bdf,
1128 uint offset, ulong value,
1129 enum pci_size_t size)
Simon Glassb94dc892015-03-05 12:25:25 -07001130{
Simon Glass95588622020-12-22 19:30:28 -07001131 struct pci_controller *hose = dev_get_uclass_priv(bus);
Simon Glassb94dc892015-03-05 12:25:25 -07001132
1133 return pci_bus_write_config(hose->ctlr, bdf, offset, value, size);
1134}
1135
Simon Glass04c8b6a2015-08-10 07:05:04 -06001136static int skip_to_next_device(struct udevice *bus, struct udevice **devp)
1137{
1138 struct udevice *dev;
1139 int ret = 0;
1140
1141 /*
1142 * Scan through all the PCI controllers. On x86 there will only be one
1143 * but that is not necessarily true on other hardware.
1144 */
1145 do {
1146 device_find_first_child(bus, &dev);
1147 if (dev) {
1148 *devp = dev;
1149 return 0;
1150 }
1151 ret = uclass_next_device(&bus);
1152 if (ret)
1153 return ret;
1154 } while (bus);
1155
1156 return 0;
1157}
1158
1159int pci_find_next_device(struct udevice **devp)
1160{
1161 struct udevice *child = *devp;
1162 struct udevice *bus = child->parent;
1163 int ret;
1164
1165 /* First try all the siblings */
1166 *devp = NULL;
1167 while (child) {
1168 device_find_next_child(&child);
1169 if (child) {
1170 *devp = child;
1171 return 0;
1172 }
1173 }
1174
1175 /* We ran out of siblings. Try the next bus */
1176 ret = uclass_next_device(&bus);
1177 if (ret)
1178 return ret;
1179
1180 return bus ? skip_to_next_device(bus, devp) : 0;
1181}
1182
1183int pci_find_first_device(struct udevice **devp)
1184{
1185 struct udevice *bus;
1186 int ret;
1187
1188 *devp = NULL;
1189 ret = uclass_first_device(UCLASS_PCI, &bus);
1190 if (ret)
1191 return ret;
1192
1193 return skip_to_next_device(bus, devp);
1194}
1195
Simon Glass27a733f2015-11-19 20:26:59 -07001196ulong pci_conv_32_to_size(ulong value, uint offset, enum pci_size_t size)
1197{
1198 switch (size) {
1199 case PCI_SIZE_8:
1200 return (value >> ((offset & 3) * 8)) & 0xff;
1201 case PCI_SIZE_16:
1202 return (value >> ((offset & 2) * 8)) & 0xffff;
1203 default:
1204 return value;
1205 }
1206}
1207
1208ulong pci_conv_size_to_32(ulong old, ulong value, uint offset,
1209 enum pci_size_t size)
1210{
1211 uint off_mask;
1212 uint val_mask, shift;
1213 ulong ldata, mask;
1214
1215 switch (size) {
1216 case PCI_SIZE_8:
1217 off_mask = 3;
1218 val_mask = 0xff;
1219 break;
1220 case PCI_SIZE_16:
1221 off_mask = 2;
1222 val_mask = 0xffff;
1223 break;
1224 default:
1225 return value;
1226 }
1227 shift = (offset & off_mask) * 8;
1228 ldata = (value & val_mask) << shift;
1229 mask = val_mask << shift;
1230 value = (old & ~mask) | ldata;
1231
1232 return value;
1233}
1234
Rayagonda Kokatanurcdc7ed32020-05-12 13:29:49 +05301235int pci_get_dma_regions(struct udevice *dev, struct pci_region *memp, int index)
1236{
1237 int pci_addr_cells, addr_cells, size_cells;
1238 int cells_per_record;
1239 const u32 *prop;
1240 int len;
1241 int i = 0;
1242
1243 prop = ofnode_get_property(dev_ofnode(dev), "dma-ranges", &len);
1244 if (!prop) {
1245 log_err("PCI: Device '%s': Cannot decode dma-ranges\n",
1246 dev->name);
1247 return -EINVAL;
1248 }
1249
1250 pci_addr_cells = ofnode_read_simple_addr_cells(dev_ofnode(dev));
1251 addr_cells = ofnode_read_simple_addr_cells(dev_ofnode(dev->parent));
1252 size_cells = ofnode_read_simple_size_cells(dev_ofnode(dev));
1253
1254 /* PCI addresses are always 3-cells */
1255 len /= sizeof(u32);
1256 cells_per_record = pci_addr_cells + addr_cells + size_cells;
1257 debug("%s: len=%d, cells_per_record=%d\n", __func__, len,
1258 cells_per_record);
1259
1260 while (len) {
1261 memp->bus_start = fdtdec_get_number(prop + 1, 2);
1262 prop += pci_addr_cells;
1263 memp->phys_start = fdtdec_get_number(prop, addr_cells);
1264 prop += addr_cells;
1265 memp->size = fdtdec_get_number(prop, size_cells);
1266 prop += size_cells;
1267
1268 if (i == index)
1269 return 0;
1270 i++;
1271 len -= cells_per_record;
1272 }
1273
1274 return -EINVAL;
1275}
1276
Simon Glassdcdc0122015-11-19 20:27:01 -07001277int pci_get_regions(struct udevice *dev, struct pci_region **iop,
1278 struct pci_region **memp, struct pci_region **prefp)
1279{
1280 struct udevice *bus = pci_get_controller(dev);
1281 struct pci_controller *hose = dev_get_uclass_priv(bus);
1282 int i;
1283
1284 *iop = NULL;
1285 *memp = NULL;
1286 *prefp = NULL;
1287 for (i = 0; i < hose->region_count; i++) {
1288 switch (hose->regions[i].flags) {
1289 case PCI_REGION_IO:
1290 if (!*iop || (*iop)->size < hose->regions[i].size)
1291 *iop = hose->regions + i;
1292 break;
1293 case PCI_REGION_MEM:
1294 if (!*memp || (*memp)->size < hose->regions[i].size)
1295 *memp = hose->regions + i;
1296 break;
1297 case (PCI_REGION_MEM | PCI_REGION_PREFETCH):
1298 if (!*prefp || (*prefp)->size < hose->regions[i].size)
1299 *prefp = hose->regions + i;
1300 break;
1301 }
1302 }
1303
1304 return (*iop != NULL) + (*memp != NULL) + (*prefp != NULL);
1305}
1306
Simon Glassc92aac12020-01-27 08:49:38 -07001307u32 dm_pci_read_bar32(const struct udevice *dev, int barnum)
Simon Glass3452cb12015-11-29 13:17:53 -07001308{
1309 u32 addr;
1310 int bar;
1311
1312 bar = PCI_BASE_ADDRESS_0 + barnum * 4;
1313 dm_pci_read_config32(dev, bar, &addr);
Simon Glass71fafd12020-04-09 10:27:36 -06001314
1315 /*
1316 * If we get an invalid address, return this so that comparisons with
1317 * FDT_ADDR_T_NONE work correctly
1318 */
1319 if (addr == 0xffffffff)
1320 return addr;
1321 else if (addr & PCI_BASE_ADDRESS_SPACE_IO)
Simon Glass3452cb12015-11-29 13:17:53 -07001322 return addr & PCI_BASE_ADDRESS_IO_MASK;
1323 else
1324 return addr & PCI_BASE_ADDRESS_MEM_MASK;
1325}
1326
Simon Glasse2b6b562016-01-18 20:19:15 -07001327void dm_pci_write_bar32(struct udevice *dev, int barnum, u32 addr)
1328{
1329 int bar;
1330
1331 bar = PCI_BASE_ADDRESS_0 + barnum * 4;
1332 dm_pci_write_config32(dev, bar, addr);
1333}
1334
Simon Glassc5f053b2015-11-29 13:18:03 -07001335static int _dm_pci_bus_to_phys(struct udevice *ctlr,
1336 pci_addr_t bus_addr, unsigned long flags,
1337 unsigned long skip_mask, phys_addr_t *pa)
1338{
1339 struct pci_controller *hose = dev_get_uclass_priv(ctlr);
1340 struct pci_region *res;
1341 int i;
1342
Christian Gmeiner7241f802018-06-10 06:25:06 -07001343 if (hose->region_count == 0) {
1344 *pa = bus_addr;
1345 return 0;
1346 }
1347
Simon Glassc5f053b2015-11-29 13:18:03 -07001348 for (i = 0; i < hose->region_count; i++) {
1349 res = &hose->regions[i];
1350
1351 if (((res->flags ^ flags) & PCI_REGION_TYPE) != 0)
1352 continue;
1353
1354 if (res->flags & skip_mask)
1355 continue;
1356
1357 if (bus_addr >= res->bus_start &&
1358 (bus_addr - res->bus_start) < res->size) {
1359 *pa = (bus_addr - res->bus_start + res->phys_start);
1360 return 0;
1361 }
1362 }
1363
1364 return 1;
1365}
1366
1367phys_addr_t dm_pci_bus_to_phys(struct udevice *dev, pci_addr_t bus_addr,
1368 unsigned long flags)
1369{
1370 phys_addr_t phys_addr = 0;
1371 struct udevice *ctlr;
1372 int ret;
1373
1374 /* The root controller has the region information */
1375 ctlr = pci_get_controller(dev);
1376
1377 /*
1378 * if PCI_REGION_MEM is set we do a two pass search with preference
1379 * on matches that don't have PCI_REGION_SYS_MEMORY set
1380 */
1381 if ((flags & PCI_REGION_TYPE) == PCI_REGION_MEM) {
1382 ret = _dm_pci_bus_to_phys(ctlr, bus_addr,
1383 flags, PCI_REGION_SYS_MEMORY,
1384 &phys_addr);
1385 if (!ret)
1386 return phys_addr;
1387 }
1388
1389 ret = _dm_pci_bus_to_phys(ctlr, bus_addr, flags, 0, &phys_addr);
1390
1391 if (ret)
1392 puts("pci_hose_bus_to_phys: invalid physical address\n");
1393
1394 return phys_addr;
1395}
1396
1397int _dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t phys_addr,
1398 unsigned long flags, unsigned long skip_mask,
1399 pci_addr_t *ba)
1400{
1401 struct pci_region *res;
1402 struct udevice *ctlr;
1403 pci_addr_t bus_addr;
1404 int i;
1405 struct pci_controller *hose;
1406
1407 /* The root controller has the region information */
1408 ctlr = pci_get_controller(dev);
1409 hose = dev_get_uclass_priv(ctlr);
1410
Christian Gmeiner7241f802018-06-10 06:25:06 -07001411 if (hose->region_count == 0) {
1412 *ba = phys_addr;
1413 return 0;
1414 }
1415
Simon Glassc5f053b2015-11-29 13:18:03 -07001416 for (i = 0; i < hose->region_count; i++) {
1417 res = &hose->regions[i];
1418
1419 if (((res->flags ^ flags) & PCI_REGION_TYPE) != 0)
1420 continue;
1421
1422 if (res->flags & skip_mask)
1423 continue;
1424
1425 bus_addr = phys_addr - res->phys_start + res->bus_start;
1426
1427 if (bus_addr >= res->bus_start &&
1428 (bus_addr - res->bus_start) < res->size) {
1429 *ba = bus_addr;
1430 return 0;
1431 }
1432 }
1433
1434 return 1;
1435}
1436
1437pci_addr_t dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t phys_addr,
1438 unsigned long flags)
1439{
1440 pci_addr_t bus_addr = 0;
1441 int ret;
1442
1443 /*
1444 * if PCI_REGION_MEM is set we do a two pass search with preference
1445 * on matches that don't have PCI_REGION_SYS_MEMORY set
1446 */
1447 if ((flags & PCI_REGION_TYPE) == PCI_REGION_MEM) {
1448 ret = _dm_pci_phys_to_bus(dev, phys_addr, flags,
1449 PCI_REGION_SYS_MEMORY, &bus_addr);
1450 if (!ret)
1451 return bus_addr;
1452 }
1453
1454 ret = _dm_pci_phys_to_bus(dev, phys_addr, flags, 0, &bus_addr);
1455
1456 if (ret)
1457 puts("pci_hose_phys_to_bus: invalid physical address\n");
1458
1459 return bus_addr;
1460}
1461
Suneel Garapati5858ba82019-10-19 16:34:16 -07001462static phys_addr_t dm_pci_map_ea_virt(struct udevice *dev, int ea_off,
Simon Glassb75b15b2020-12-03 16:55:23 -07001463 struct pci_child_plat *pdata)
Suneel Garapati5858ba82019-10-19 16:34:16 -07001464{
1465 phys_addr_t addr = 0;
1466
1467 /*
1468 * In the case of a Virtual Function device using BAR
1469 * base and size, add offset for VFn BAR(1, 2, 3...n)
1470 */
1471 if (pdata->is_virtfn) {
1472 size_t sz;
1473 u32 ea_entry;
1474
1475 /* MaxOffset, 1st DW */
1476 dm_pci_read_config32(dev, ea_off + 8, &ea_entry);
1477 sz = ea_entry & PCI_EA_FIELD_MASK;
1478 /* Fill up lower 2 bits */
1479 sz |= (~PCI_EA_FIELD_MASK);
1480
1481 if (ea_entry & PCI_EA_IS_64) {
1482 /* MaxOffset 2nd DW */
1483 dm_pci_read_config32(dev, ea_off + 16, &ea_entry);
1484 sz |= ((u64)ea_entry) << 32;
1485 }
1486
1487 addr = (pdata->virtid - 1) * (sz + 1);
1488 }
1489
1490 return addr;
1491}
1492
Alex Marginean1c934a62019-06-07 11:24:23 +03001493static void *dm_pci_map_ea_bar(struct udevice *dev, int bar, int flags,
Simon Glassb75b15b2020-12-03 16:55:23 -07001494 int ea_off, struct pci_child_plat *pdata)
Alex Marginean1c934a62019-06-07 11:24:23 +03001495{
1496 int ea_cnt, i, entry_size;
1497 int bar_id = (bar - PCI_BASE_ADDRESS_0) >> 2;
1498 u32 ea_entry;
1499 phys_addr_t addr;
1500
Suneel Garapati5858ba82019-10-19 16:34:16 -07001501 if (IS_ENABLED(CONFIG_PCI_SRIOV)) {
1502 /*
1503 * In the case of a Virtual Function device, device is
1504 * Physical function, so pdata will point to required VF
1505 * specific data.
1506 */
1507 if (pdata->is_virtfn)
1508 bar_id += PCI_EA_BEI_VF_BAR0;
1509 }
1510
Alex Marginean1c934a62019-06-07 11:24:23 +03001511 /* EA capability structure header */
1512 dm_pci_read_config32(dev, ea_off, &ea_entry);
1513 ea_cnt = (ea_entry >> 16) & PCI_EA_NUM_ENT_MASK;
1514 ea_off += PCI_EA_FIRST_ENT;
1515
1516 for (i = 0; i < ea_cnt; i++, ea_off += entry_size) {
1517 /* Entry header */
1518 dm_pci_read_config32(dev, ea_off, &ea_entry);
1519 entry_size = ((ea_entry & PCI_EA_ES) + 1) << 2;
1520
1521 if (((ea_entry & PCI_EA_BEI) >> 4) != bar_id)
1522 continue;
1523
1524 /* Base address, 1st DW */
1525 dm_pci_read_config32(dev, ea_off + 4, &ea_entry);
1526 addr = ea_entry & PCI_EA_FIELD_MASK;
1527 if (ea_entry & PCI_EA_IS_64) {
1528 /* Base address, 2nd DW, skip over 4B MaxOffset */
1529 dm_pci_read_config32(dev, ea_off + 12, &ea_entry);
1530 addr |= ((u64)ea_entry) << 32;
1531 }
1532
Suneel Garapati5858ba82019-10-19 16:34:16 -07001533 if (IS_ENABLED(CONFIG_PCI_SRIOV))
1534 addr += dm_pci_map_ea_virt(dev, ea_off, pdata);
1535
Alex Marginean1c934a62019-06-07 11:24:23 +03001536 /* size ignored for now */
Suneel Garapati47f19622019-10-19 16:44:35 -07001537 return map_physmem(addr, 0, flags);
Alex Marginean1c934a62019-06-07 11:24:23 +03001538 }
1539
1540 return 0;
1541}
1542
Simon Glassc5f053b2015-11-29 13:18:03 -07001543void *dm_pci_map_bar(struct udevice *dev, int bar, int flags)
1544{
Simon Glassb75b15b2020-12-03 16:55:23 -07001545 struct pci_child_plat *pdata = dev_get_parent_plat(dev);
Suneel Garapati5858ba82019-10-19 16:34:16 -07001546 struct udevice *udev = dev;
Simon Glassc5f053b2015-11-29 13:18:03 -07001547 pci_addr_t pci_bus_addr;
1548 u32 bar_response;
Alex Marginean1c934a62019-06-07 11:24:23 +03001549 int ea_off;
1550
Suneel Garapati5858ba82019-10-19 16:34:16 -07001551 if (IS_ENABLED(CONFIG_PCI_SRIOV)) {
1552 /*
1553 * In case of Virtual Function devices, use PF udevice
1554 * as EA capability is defined in Physical Function
1555 */
1556 if (pdata->is_virtfn)
1557 udev = pdata->pfdev;
1558 }
1559
Alex Marginean1c934a62019-06-07 11:24:23 +03001560 /*
1561 * if the function supports Enhanced Allocation use that instead of
1562 * BARs
Suneel Garapati5858ba82019-10-19 16:34:16 -07001563 * Incase of virtual functions, pdata will help read VF BEI
1564 * and EA entry size.
Alex Marginean1c934a62019-06-07 11:24:23 +03001565 */
Suneel Garapati5858ba82019-10-19 16:34:16 -07001566 ea_off = dm_pci_find_capability(udev, PCI_CAP_ID_EA);
Alex Marginean1c934a62019-06-07 11:24:23 +03001567 if (ea_off)
Suneel Garapati5858ba82019-10-19 16:34:16 -07001568 return dm_pci_map_ea_bar(udev, bar, flags, ea_off, pdata);
Simon Glassc5f053b2015-11-29 13:18:03 -07001569
1570 /* read BAR address */
Suneel Garapati5858ba82019-10-19 16:34:16 -07001571 dm_pci_read_config32(udev, bar, &bar_response);
Simon Glassc5f053b2015-11-29 13:18:03 -07001572 pci_bus_addr = (pci_addr_t)(bar_response & ~0xf);
1573
1574 /*
1575 * Pass "0" as the length argument to pci_bus_to_virt. The arg
Suneel Garapati47f19622019-10-19 16:44:35 -07001576 * isn't actually used on any platform because U-Boot assumes a static
Simon Glassc5f053b2015-11-29 13:18:03 -07001577 * linear mapping. In the future, this could read the BAR size
1578 * and pass that as the size if needed.
1579 */
Suneel Garapati5858ba82019-10-19 16:34:16 -07001580 return dm_pci_bus_to_virt(udev, pci_bus_addr, flags, 0, MAP_NOCACHE);
Simon Glassc5f053b2015-11-29 13:18:03 -07001581}
1582
Bin Meng631f3482018-10-15 02:21:21 -07001583static int _dm_pci_find_next_capability(struct udevice *dev, u8 pos, int cap)
Bin Menga7366f02018-08-03 01:14:52 -07001584{
Bin Menga7366f02018-08-03 01:14:52 -07001585 int ttl = PCI_FIND_CAP_TTL;
1586 u8 id;
1587 u16 ent;
Bin Menga7366f02018-08-03 01:14:52 -07001588
1589 dm_pci_read_config8(dev, pos, &pos);
Bin Meng631f3482018-10-15 02:21:21 -07001590
Bin Menga7366f02018-08-03 01:14:52 -07001591 while (ttl--) {
1592 if (pos < PCI_STD_HEADER_SIZEOF)
1593 break;
1594 pos &= ~3;
1595 dm_pci_read_config16(dev, pos, &ent);
1596
1597 id = ent & 0xff;
1598 if (id == 0xff)
1599 break;
1600 if (id == cap)
1601 return pos;
1602 pos = (ent >> 8);
1603 }
1604
1605 return 0;
1606}
1607
Bin Meng631f3482018-10-15 02:21:21 -07001608int dm_pci_find_next_capability(struct udevice *dev, u8 start, int cap)
1609{
1610 return _dm_pci_find_next_capability(dev, start + PCI_CAP_LIST_NEXT,
1611 cap);
1612}
1613
1614int dm_pci_find_capability(struct udevice *dev, int cap)
1615{
1616 u16 status;
1617 u8 header_type;
1618 u8 pos;
1619
1620 dm_pci_read_config16(dev, PCI_STATUS, &status);
1621 if (!(status & PCI_STATUS_CAP_LIST))
1622 return 0;
1623
1624 dm_pci_read_config8(dev, PCI_HEADER_TYPE, &header_type);
1625 if ((header_type & 0x7f) == PCI_HEADER_TYPE_CARDBUS)
1626 pos = PCI_CB_CAPABILITY_LIST;
1627 else
1628 pos = PCI_CAPABILITY_LIST;
1629
1630 return _dm_pci_find_next_capability(dev, pos, cap);
1631}
1632
1633int dm_pci_find_next_ext_capability(struct udevice *dev, int start, int cap)
Bin Menga7366f02018-08-03 01:14:52 -07001634{
1635 u32 header;
1636 int ttl;
1637 int pos = PCI_CFG_SPACE_SIZE;
1638
1639 /* minimum 8 bytes per capability */
1640 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
1641
Bin Meng631f3482018-10-15 02:21:21 -07001642 if (start)
1643 pos = start;
1644
Bin Menga7366f02018-08-03 01:14:52 -07001645 dm_pci_read_config32(dev, pos, &header);
1646 /*
1647 * If we have no capabilities, this is indicated by cap ID,
1648 * cap version and next pointer all being 0.
1649 */
1650 if (header == 0)
1651 return 0;
1652
1653 while (ttl--) {
1654 if (PCI_EXT_CAP_ID(header) == cap)
1655 return pos;
1656
1657 pos = PCI_EXT_CAP_NEXT(header);
1658 if (pos < PCI_CFG_SPACE_SIZE)
1659 break;
1660
1661 dm_pci_read_config32(dev, pos, &header);
1662 }
1663
1664 return 0;
1665}
1666
Bin Meng631f3482018-10-15 02:21:21 -07001667int dm_pci_find_ext_capability(struct udevice *dev, int cap)
1668{
1669 return dm_pci_find_next_ext_capability(dev, 0, cap);
1670}
1671
Alex Marginean09467d32019-06-07 11:24:25 +03001672int dm_pci_flr(struct udevice *dev)
1673{
1674 int pcie_off;
1675 u32 cap;
1676
1677 /* look for PCI Express Capability */
1678 pcie_off = dm_pci_find_capability(dev, PCI_CAP_ID_EXP);
1679 if (!pcie_off)
1680 return -ENOENT;
1681
1682 /* check FLR capability */
1683 dm_pci_read_config32(dev, pcie_off + PCI_EXP_DEVCAP, &cap);
1684 if (!(cap & PCI_EXP_DEVCAP_FLR))
1685 return -ENOENT;
1686
1687 dm_pci_clrset_config16(dev, pcie_off + PCI_EXP_DEVCTL, 0,
1688 PCI_EXP_DEVCTL_BCR_FLR);
1689
1690 /* wait 100ms, per PCI spec */
1691 mdelay(100);
1692
1693 return 0;
1694}
1695
Suneel Garapati13822f72019-10-19 16:07:20 -07001696#if defined(CONFIG_PCI_SRIOV)
1697int pci_sriov_init(struct udevice *pdev, int vf_en)
1698{
1699 u16 vendor, device;
1700 struct udevice *bus;
1701 struct udevice *dev;
1702 pci_dev_t bdf;
1703 u16 ctrl;
1704 u16 num_vfs;
1705 u16 total_vf;
1706 u16 vf_offset;
1707 u16 vf_stride;
1708 int vf, ret;
1709 int pos;
1710
1711 pos = dm_pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_SRIOV);
1712 if (!pos) {
1713 debug("Error: SRIOV capability not found\n");
1714 return -ENOENT;
1715 }
1716
1717 dm_pci_read_config16(pdev, pos + PCI_SRIOV_CTRL, &ctrl);
1718
1719 dm_pci_read_config16(pdev, pos + PCI_SRIOV_TOTAL_VF, &total_vf);
1720 if (vf_en > total_vf)
1721 vf_en = total_vf;
1722 dm_pci_write_config16(pdev, pos + PCI_SRIOV_NUM_VF, vf_en);
1723
1724 ctrl |= PCI_SRIOV_CTRL_VFE | PCI_SRIOV_CTRL_MSE;
1725 dm_pci_write_config16(pdev, pos + PCI_SRIOV_CTRL, ctrl);
1726
1727 dm_pci_read_config16(pdev, pos + PCI_SRIOV_NUM_VF, &num_vfs);
1728 if (num_vfs > vf_en)
1729 num_vfs = vf_en;
1730
1731 dm_pci_read_config16(pdev, pos + PCI_SRIOV_VF_OFFSET, &vf_offset);
1732 dm_pci_read_config16(pdev, pos + PCI_SRIOV_VF_STRIDE, &vf_stride);
1733
1734 dm_pci_read_config16(pdev, PCI_VENDOR_ID, &vendor);
1735 dm_pci_read_config16(pdev, pos + PCI_SRIOV_VF_DID, &device);
1736
1737 bdf = dm_pci_get_bdf(pdev);
1738
1739 pci_get_bus(PCI_BUS(bdf), &bus);
1740
1741 if (!bus)
1742 return -ENODEV;
1743
1744 bdf += PCI_BDF(0, 0, vf_offset);
1745
1746 for (vf = 0; vf < num_vfs; vf++) {
Simon Glassb75b15b2020-12-03 16:55:23 -07001747 struct pci_child_plat *pplat;
Suneel Garapati13822f72019-10-19 16:07:20 -07001748 ulong class;
1749
1750 pci_bus_read_config(bus, bdf, PCI_CLASS_DEVICE,
1751 &class, PCI_SIZE_16);
1752
1753 debug("%s: bus %d/%s: found VF %x:%x\n", __func__,
Simon Glass75e534b2020-12-16 21:20:07 -07001754 dev_seq(bus), bus->name, PCI_DEV(bdf), PCI_FUNC(bdf));
Suneel Garapati13822f72019-10-19 16:07:20 -07001755
1756 /* Find this device in the device tree */
1757 ret = pci_bus_find_devfn(bus, PCI_MASK_BUS(bdf), &dev);
1758
1759 if (ret == -ENODEV) {
1760 struct pci_device_id find_id;
1761
1762 memset(&find_id, '\0', sizeof(find_id));
1763 find_id.vendor = vendor;
1764 find_id.device = device;
1765 find_id.class = class;
1766
1767 ret = pci_find_and_bind_driver(bus, &find_id,
1768 bdf, &dev);
1769
1770 if (ret)
1771 return ret;
1772 }
1773
1774 /* Update the platform data */
Simon Glass71fa5b42020-12-03 16:55:18 -07001775 pplat = dev_get_parent_plat(dev);
Suneel Garapati13822f72019-10-19 16:07:20 -07001776 pplat->devfn = PCI_MASK_BUS(bdf);
1777 pplat->vendor = vendor;
1778 pplat->device = device;
1779 pplat->class = class;
1780 pplat->is_virtfn = true;
1781 pplat->pfdev = pdev;
1782 pplat->virtid = vf * vf_stride + vf_offset;
1783
1784 debug("%s: bus %d/%s: found VF %x:%x %x:%x class %lx id %x\n",
Simon Glass75e534b2020-12-16 21:20:07 -07001785 __func__, dev_seq(dev), dev->name, PCI_DEV(bdf),
Suneel Garapati13822f72019-10-19 16:07:20 -07001786 PCI_FUNC(bdf), vendor, device, class, pplat->virtid);
1787 bdf += PCI_BDF(0, 0, vf_stride);
1788 }
1789
1790 return 0;
1791}
1792
1793int pci_sriov_get_totalvfs(struct udevice *pdev)
1794{
1795 u16 total_vf;
1796 int pos;
1797
1798 pos = dm_pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_SRIOV);
1799 if (!pos) {
1800 debug("Error: SRIOV capability not found\n");
1801 return -ENOENT;
1802 }
1803
1804 dm_pci_read_config16(pdev, pos + PCI_SRIOV_TOTAL_VF, &total_vf);
1805
1806 return total_vf;
1807}
1808#endif /* SRIOV */
1809
Simon Glassb94dc892015-03-05 12:25:25 -07001810UCLASS_DRIVER(pci) = {
1811 .id = UCLASS_PCI,
1812 .name = "pci",
Simon Glassbe706102020-12-16 21:20:18 -07001813 .flags = DM_UC_FLAG_SEQ_ALIAS | DM_UC_FLAG_NO_AUTO_SEQ,
Simon Glass18230342016-07-05 17:10:10 -06001814 .post_bind = dm_scan_fdt_dev,
Simon Glassb94dc892015-03-05 12:25:25 -07001815 .pre_probe = pci_uclass_pre_probe,
1816 .post_probe = pci_uclass_post_probe,
1817 .child_post_bind = pci_uclass_child_post_bind,
Simon Glass8a2b47f2020-12-03 16:55:17 -07001818 .per_device_auto = sizeof(struct pci_controller),
Simon Glassb75b15b2020-12-03 16:55:23 -07001819 .per_child_plat_auto = sizeof(struct pci_child_plat),
Simon Glassb94dc892015-03-05 12:25:25 -07001820};
1821
1822static const struct dm_pci_ops pci_bridge_ops = {
1823 .read_config = pci_bridge_read_config,
1824 .write_config = pci_bridge_write_config,
1825};
1826
1827static const struct udevice_id pci_bridge_ids[] = {
1828 { .compatible = "pci-bridge" },
1829 { }
1830};
1831
1832U_BOOT_DRIVER(pci_bridge_drv) = {
1833 .name = "pci_bridge_drv",
1834 .id = UCLASS_PCI,
1835 .of_match = pci_bridge_ids,
1836 .ops = &pci_bridge_ops,
1837};
1838
1839UCLASS_DRIVER(pci_generic) = {
1840 .id = UCLASS_PCI_GENERIC,
1841 .name = "pci_generic",
1842};
1843
1844static const struct udevice_id pci_generic_ids[] = {
1845 { .compatible = "pci-generic" },
1846 { }
1847};
1848
1849U_BOOT_DRIVER(pci_generic_drv) = {
1850 .name = "pci_generic_drv",
1851 .id = UCLASS_PCI_GENERIC,
1852 .of_match = pci_generic_ids,
1853};
Stephen Warren04eb2692016-01-26 11:10:11 -07001854
Ovidiu Panaite353edb2020-11-28 10:43:12 +02001855int pci_init(void)
Stephen Warren04eb2692016-01-26 11:10:11 -07001856{
1857 struct udevice *bus;
1858
1859 /*
1860 * Enumerate all known controller devices. Enumeration has the side-
1861 * effect of probing them, so PCIe devices will be enumerated too.
1862 */
Marek BehĂșn5df208d2019-05-21 12:04:31 +02001863 for (uclass_first_device_check(UCLASS_PCI, &bus);
Stephen Warren04eb2692016-01-26 11:10:11 -07001864 bus;
Marek BehĂșn5df208d2019-05-21 12:04:31 +02001865 uclass_next_device_check(&bus)) {
Stephen Warren04eb2692016-01-26 11:10:11 -07001866 ;
1867 }
Ovidiu Panaite353edb2020-11-28 10:43:12 +02001868
1869 return 0;
Stephen Warren04eb2692016-01-26 11:10:11 -07001870}