Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2014 Freescale Semiconductor, Inc. |
Yangbo Lu | bb32e68 | 2021-06-03 10:51:19 +0800 | [diff] [blame] | 4 | * Copyright 2020-2021 NXP |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | /* |
| 8 | * T4240 RDB board configuration file |
| 9 | */ |
| 10 | #ifndef __CONFIG_H |
| 11 | #define __CONFIG_H |
| 12 | |
Simon Glass | fb64e36 | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 13 | #include <linux/stringify.h> |
| 14 | |
Tom Rini | 61cf552 | 2022-12-04 10:04:11 -0500 | [diff] [blame] | 15 | #define CFG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 16 | |
| 17 | #ifdef CONFIG_RAMBOOT_PBL |
Chunhe Lan | 66cba6b | 2015-03-20 17:08:54 +0800 | [diff] [blame] | 18 | #ifndef CONFIG_SDCARD |
Chunhe Lan | 66cba6b | 2015-03-20 17:08:54 +0800 | [diff] [blame] | 19 | #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc |
| 20 | #else |
Chunhe Lan | 66cba6b | 2015-03-20 17:08:54 +0800 | [diff] [blame] | 21 | #define RESET_VECTOR_OFFSET 0x27FFC |
| 22 | #define BOOT_PAGE_OFFSET 0x27000 |
| 23 | |
| 24 | #ifdef CONFIG_SDCARD |
| 25 | #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 26 | #define CFG_SYS_MMC_U_BOOT_SIZE (768 << 10) |
| 27 | #define CFG_SYS_MMC_U_BOOT_DST 0x00200000 |
| 28 | #define CFG_SYS_MMC_U_BOOT_START 0x00200000 |
| 29 | #define CFG_SYS_MMC_U_BOOT_OFFS (260 << 10) |
Chunhe Lan | 66cba6b | 2015-03-20 17:08:54 +0800 | [diff] [blame] | 30 | #endif |
| 31 | |
Chunhe Lan | 66cba6b | 2015-03-20 17:08:54 +0800 | [diff] [blame] | 32 | #endif |
| 33 | #endif /* CONFIG_RAMBOOT_PBL */ |
| 34 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 35 | /* High Level Configuration Options */ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 36 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 37 | #ifndef CONFIG_RESET_VECTOR_ADDRESS |
| 38 | #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc |
| 39 | #endif |
| 40 | |
Tom Rini | 0a2bac7 | 2022-11-16 13:10:29 -0500 | [diff] [blame] | 41 | #define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 42 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 43 | /* |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 44 | * Config the L3 Cache as L3 SRAM |
| 45 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 46 | #define CFG_SYS_INIT_L3_ADDR 0xFFFC0000 |
Tom Rini | 5cd7ece | 2019-11-18 20:02:10 -0500 | [diff] [blame] | 47 | #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 48 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 49 | #define CFG_SYS_DCSRBAR 0xf0000000 |
| 50 | #define CFG_SYS_DCSRBAR_PHYS 0xf00000000ull |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 51 | |
| 52 | /* |
| 53 | * DDR Setup |
| 54 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 55 | #define CFG_SYS_DDR_SDRAM_BASE 0x00000000 |
| 56 | #define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 57 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 58 | /* |
| 59 | * IFC Definitions |
| 60 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 61 | #define CFG_SYS_FLASH_BASE 0xe0000000 |
| 62 | #define CFG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CFG_SYS_FLASH_BASE) |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 63 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 64 | /* define to use L1 as initial stack */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 65 | #define CFG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ |
| 66 | #define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf |
| 67 | #define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 68 | /* The assembler doesn't like typecast */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 69 | #define CFG_SYS_INIT_RAM_ADDR_PHYS \ |
| 70 | ((CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ |
| 71 | CFG_SYS_INIT_RAM_ADDR_PHYS_LOW) |
| 72 | #define CFG_SYS_INIT_RAM_SIZE 0x00004000 |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 73 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 74 | #define CFG_SYS_INIT_SP_OFFSET (CFG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 75 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 76 | /* Serial Port - controlled on board with jumper J8 |
| 77 | * open - index 2 |
| 78 | * shorted - index 1 |
| 79 | */ |
Tom Rini | df6a215 | 2022-11-16 13:10:28 -0500 | [diff] [blame] | 80 | #define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2) |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 81 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 82 | #define CFG_SYS_BAUDRATE_TABLE \ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 83 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
| 84 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 85 | #define CFG_SYS_NS16550_COM1 (CFG_SYS_CCSRBAR+0x11C500) |
| 86 | #define CFG_SYS_NS16550_COM2 (CFG_SYS_CCSRBAR+0x11C600) |
| 87 | #define CFG_SYS_NS16550_COM3 (CFG_SYS_CCSRBAR+0x11D500) |
| 88 | #define CFG_SYS_NS16550_COM4 (CFG_SYS_CCSRBAR+0x11D600) |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 89 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 90 | /* I2C */ |
Biwen Li | 3e9d395 | 2020-05-01 20:04:17 +0800 | [diff] [blame] | 91 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 92 | /* |
| 93 | * General PCI |
| 94 | * Memory space is mapped 1-1, but I/O space must start from 0. |
| 95 | */ |
| 96 | |
| 97 | /* controller 1, direct to uli, tgtid 3, Base address 20000 */ |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 98 | #define CFG_SYS_PCIE1_MEM_VIRT 0x80000000 |
| 99 | #define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull |
| 100 | #define CFG_SYS_PCIE1_IO_VIRT 0xf8000000 |
| 101 | #define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 102 | |
| 103 | /* controller 2, Slot 2, tgtid 2, Base address 201000 */ |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 104 | #define CFG_SYS_PCIE2_MEM_VIRT 0xa0000000 |
| 105 | #define CFG_SYS_PCIE2_MEM_PHYS 0xc20000000ull |
| 106 | #define CFG_SYS_PCIE2_IO_VIRT 0xf8010000 |
| 107 | #define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 108 | |
| 109 | /* controller 3, Slot 1, tgtid 1, Base address 202000 */ |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 110 | #define CFG_SYS_PCIE3_MEM_VIRT 0xc0000000 |
| 111 | #define CFG_SYS_PCIE3_MEM_PHYS 0xc40000000ull |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 112 | |
| 113 | /* controller 4, Base address 203000 */ |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 114 | #define CFG_SYS_PCIE4_MEM_BUS 0xe0000000 |
| 115 | #define CFG_SYS_PCIE4_MEM_PHYS 0xc60000000ull |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 116 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 117 | /* |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 118 | * Miscellaneous configurable options |
| 119 | */ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 120 | |
| 121 | /* |
| 122 | * For booting Linux, the board info and command line data |
| 123 | * have to be in the first 64 MB of memory, since this is |
| 124 | * the maximum mapped by the Linux kernel during initialization. |
| 125 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 126 | #define CFG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 127 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 128 | /* |
| 129 | * Environment Configuration |
| 130 | */ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 131 | |
Tom Rini | 9aed2af | 2021-08-19 14:29:00 -0400 | [diff] [blame] | 132 | #define HVBOOT \ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 133 | "setenv bootargs config-addr=0x60000000; " \ |
| 134 | "bootm 0x01000000 - 0x00f00000" |
| 135 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 136 | /* |
| 137 | * DDR Setup |
| 138 | */ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 139 | #define SPD_EEPROM_ADDRESS1 0x52 |
| 140 | #define SPD_EEPROM_ADDRESS2 0x54 |
| 141 | #define SPD_EEPROM_ADDRESS3 0x56 |
| 142 | #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 143 | #define CFG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 144 | |
| 145 | /* |
| 146 | * IFC Definitions |
| 147 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 148 | #define CFG_SYS_NOR0_CSPR_EXT (0xf) |
| 149 | #define CFG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS \ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 150 | + 0x8000000) | \ |
| 151 | CSPR_PORT_SIZE_16 | \ |
| 152 | CSPR_MSEL_NOR | \ |
| 153 | CSPR_V) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 154 | #define CFG_SYS_NOR1_CSPR_EXT (0xf) |
| 155 | #define CFG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 156 | CSPR_PORT_SIZE_16 | \ |
| 157 | CSPR_MSEL_NOR | \ |
| 158 | CSPR_V) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 159 | #define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 160 | /* NOR Flash Timing Params */ |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 161 | #define CFG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 162 | |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 163 | #define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 164 | FTIM0_NOR_TEADC(0x5) | \ |
| 165 | FTIM0_NOR_TEAHC(0x5)) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 166 | #define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 167 | FTIM1_NOR_TRAD_NOR(0x1A) |\ |
| 168 | FTIM1_NOR_TSEQRAD_NOR(0x13)) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 169 | #define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 170 | FTIM2_NOR_TCH(0x4) | \ |
| 171 | FTIM2_NOR_TWPH(0x0E) | \ |
| 172 | FTIM2_NOR_TWP(0x1c)) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 173 | #define CFG_SYS_NOR_FTIM3 0x0 |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 174 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 175 | #define CFG_SYS_FLASH_BANKS_LIST {CFG_SYS_FLASH_BASE_PHYS \ |
| 176 | + 0x8000000, CFG_SYS_FLASH_BASE_PHYS} |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 177 | |
| 178 | /* NAND Flash on IFC */ |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 179 | #define CFG_SYS_NAND_BASE 0xff800000 |
| 180 | #define CFG_SYS_NAND_BASE_PHYS (0xf00000000ull | CFG_SYS_NAND_BASE) |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 181 | |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 182 | #define CFG_SYS_NAND_CSPR_EXT (0xf) |
| 183 | #define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 184 | | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ |
| 185 | | CSPR_MSEL_NAND /* MSEL = NAND */ \ |
| 186 | | CSPR_V) |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 187 | #define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024) |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 188 | |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 189 | #define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 190 | | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ |
| 191 | | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ |
| 192 | | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \ |
| 193 | | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ |
| 194 | | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \ |
| 195 | | CSOR_NAND_PB(128)) /*Page Per Block = 128*/ |
| 196 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 197 | /* ONFI NAND Flash mode0 Timing Params */ |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 198 | #define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 199 | FTIM0_NAND_TWP(0x18) | \ |
| 200 | FTIM0_NAND_TWCHT(0x07) | \ |
| 201 | FTIM0_NAND_TWH(0x0a)) |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 202 | #define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 203 | FTIM1_NAND_TWBE(0x39) | \ |
| 204 | FTIM1_NAND_TRR(0x0e) | \ |
| 205 | FTIM1_NAND_TRP(0x18)) |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 206 | #define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 207 | FTIM2_NAND_TREH(0x0a) | \ |
| 208 | FTIM2_NAND_TWHRE(0x1e)) |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 209 | #define CFG_SYS_NAND_FTIM3 0x0 |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 210 | |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 211 | #define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE } |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 212 | |
Miquel Raynal | d093536 | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 213 | #if defined(CONFIG_MTD_RAW_NAND) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 214 | #define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT |
| 215 | #define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR |
| 216 | #define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK |
| 217 | #define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR |
| 218 | #define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0 |
| 219 | #define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1 |
| 220 | #define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2 |
| 221 | #define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3 |
| 222 | #define CFG_SYS_CSPR2_EXT CFG_SYS_NOR0_CSPR_EXT |
| 223 | #define CFG_SYS_CSPR2 CFG_SYS_NOR0_CSPR |
| 224 | #define CFG_SYS_AMASK2 CFG_SYS_NOR_AMASK |
| 225 | #define CFG_SYS_CSOR2 CFG_SYS_NOR_CSOR |
| 226 | #define CFG_SYS_CS2_FTIM0 CFG_SYS_NOR_FTIM0 |
| 227 | #define CFG_SYS_CS2_FTIM1 CFG_SYS_NOR_FTIM1 |
| 228 | #define CFG_SYS_CS2_FTIM2 CFG_SYS_NOR_FTIM2 |
| 229 | #define CFG_SYS_CS2_FTIM3 CFG_SYS_NOR_FTIM3 |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 230 | #else |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 231 | #define CFG_SYS_CSPR0_EXT CFG_SYS_NOR0_CSPR_EXT |
| 232 | #define CFG_SYS_CSPR0 CFG_SYS_NOR0_CSPR |
| 233 | #define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK |
| 234 | #define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR |
| 235 | #define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0 |
| 236 | #define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1 |
| 237 | #define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2 |
| 238 | #define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3 |
| 239 | #define CFG_SYS_CSPR1_EXT CFG_SYS_NAND_CSPR_EXT |
| 240 | #define CFG_SYS_CSPR1 CFG_SYS_NAND_CSPR |
| 241 | #define CFG_SYS_AMASK1 CFG_SYS_NAND_AMASK |
| 242 | #define CFG_SYS_CSOR1 CFG_SYS_NAND_CSOR |
| 243 | #define CFG_SYS_CS1_FTIM0 CFG_SYS_NAND_FTIM0 |
| 244 | #define CFG_SYS_CS1_FTIM1 CFG_SYS_NAND_FTIM1 |
| 245 | #define CFG_SYS_CS1_FTIM2 CFG_SYS_NAND_FTIM2 |
| 246 | #define CFG_SYS_CS1_FTIM3 CFG_SYS_NAND_FTIM3 |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 247 | #endif |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 248 | #define CFG_SYS_CSPR2_EXT CFG_SYS_NOR1_CSPR_EXT |
| 249 | #define CFG_SYS_CSPR2 CFG_SYS_NOR1_CSPR |
| 250 | #define CFG_SYS_AMASK2 CFG_SYS_NOR_AMASK |
| 251 | #define CFG_SYS_CSOR2 CFG_SYS_NOR_CSOR |
| 252 | #define CFG_SYS_CS2_FTIM0 CFG_SYS_NOR_FTIM0 |
| 253 | #define CFG_SYS_CS2_FTIM1 CFG_SYS_NOR_FTIM1 |
| 254 | #define CFG_SYS_CS2_FTIM2 CFG_SYS_NOR_FTIM2 |
| 255 | #define CFG_SYS_CS2_FTIM3 CFG_SYS_NOR_FTIM3 |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 256 | |
Chunhe Lan | c3eb88d | 2014-09-12 14:47:09 +0800 | [diff] [blame] | 257 | /* CPLD on IFC */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 258 | #define CFG_SYS_CPLD_BASE 0xffdf0000 |
| 259 | #define CFG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CFG_SYS_CPLD_BASE) |
| 260 | #define CFG_SYS_CSPR3_EXT (0xf) |
| 261 | #define CFG_SYS_CSPR3 (CSPR_PHYS_ADDR(CFG_SYS_CPLD_BASE_PHYS) \ |
Chunhe Lan | c3eb88d | 2014-09-12 14:47:09 +0800 | [diff] [blame] | 262 | | CSPR_PORT_SIZE_8 \ |
| 263 | | CSPR_MSEL_GPCM \ |
| 264 | | CSPR_V) |
| 265 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 266 | #define CFG_SYS_AMASK3 IFC_AMASK(64 * 1024) |
| 267 | #define CFG_SYS_CSOR3 0x0 |
Chunhe Lan | c3eb88d | 2014-09-12 14:47:09 +0800 | [diff] [blame] | 268 | |
| 269 | /* CPLD Timing parameters for IFC CS3 */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 270 | #define CFG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ |
Chunhe Lan | c3eb88d | 2014-09-12 14:47:09 +0800 | [diff] [blame] | 271 | FTIM0_GPCM_TEADC(0x0e) | \ |
| 272 | FTIM0_GPCM_TEAHC(0x0e)) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 273 | #define CFG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ |
Chunhe Lan | c3eb88d | 2014-09-12 14:47:09 +0800 | [diff] [blame] | 274 | FTIM1_GPCM_TRAD(0x1f)) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 275 | #define CFG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ |
Chunhe Lan | 6e2ee5b | 2014-10-20 16:03:15 +0800 | [diff] [blame] | 276 | FTIM2_GPCM_TCH(0x8) | \ |
Chunhe Lan | c3eb88d | 2014-09-12 14:47:09 +0800 | [diff] [blame] | 277 | FTIM2_GPCM_TWP(0x1f)) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 278 | #define CFG_SYS_CS3_FTIM3 0x0 |
Chunhe Lan | c3eb88d | 2014-09-12 14:47:09 +0800 | [diff] [blame] | 279 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 280 | /* I2C */ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 281 | #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */ |
| 282 | #define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */ |
| 283 | |
| 284 | #define I2C_MUX_CH_DEFAULT 0x8 |
| 285 | #define I2C_MUX_CH_VOL_MONITOR 0xa |
| 286 | #define I2C_MUX_CH_VSC3316_FS 0xc |
| 287 | #define I2C_MUX_CH_VSC3316_BS 0xd |
| 288 | |
| 289 | /* Voltage monitor on channel 2*/ |
| 290 | #define I2C_VOL_MONITOR_ADDR 0x40 |
| 291 | #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2 |
| 292 | #define I2C_VOL_MONITOR_BUS_V_OVF 0x1 |
| 293 | #define I2C_VOL_MONITOR_BUS_V_SHIFT 3 |
| 294 | |
Ying Zhang | ff77905 | 2016-01-22 12:15:13 +0800 | [diff] [blame] | 295 | /* The lowest and highest voltage allowed for T4240RDB */ |
| 296 | #define VDD_MV_MIN 819 |
| 297 | #define VDD_MV_MAX 1212 |
| 298 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 299 | /* |
| 300 | * eSPI - Enhanced SPI |
| 301 | */ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 302 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 303 | /* Qman/Bman */ |
| 304 | #ifndef CONFIG_NOBQFMAN |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 305 | #define CFG_SYS_BMAN_NUM_PORTALS 50 |
| 306 | #define CFG_SYS_BMAN_MEM_BASE 0xf4000000 |
| 307 | #define CFG_SYS_BMAN_MEM_PHYS 0xff4000000ull |
| 308 | #define CFG_SYS_BMAN_MEM_SIZE 0x02000000 |
| 309 | #define CFG_SYS_BMAN_SP_CENA_SIZE 0x4000 |
| 310 | #define CFG_SYS_BMAN_SP_CINH_SIZE 0x1000 |
| 311 | #define CFG_SYS_BMAN_CENA_BASE CFG_SYS_BMAN_MEM_BASE |
| 312 | #define CFG_SYS_BMAN_CENA_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1) |
| 313 | #define CFG_SYS_BMAN_CINH_BASE (CFG_SYS_BMAN_MEM_BASE + \ |
| 314 | CFG_SYS_BMAN_CENA_SIZE) |
| 315 | #define CFG_SYS_BMAN_CINH_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1) |
| 316 | #define CFG_SYS_BMAN_SWP_ISDR_REG 0xE08 |
| 317 | #define CFG_SYS_QMAN_NUM_PORTALS 50 |
| 318 | #define CFG_SYS_QMAN_MEM_BASE 0xf6000000 |
| 319 | #define CFG_SYS_QMAN_MEM_PHYS 0xff6000000ull |
| 320 | #define CFG_SYS_QMAN_MEM_SIZE 0x02000000 |
| 321 | #define CFG_SYS_QMAN_SP_CINH_SIZE 0x1000 |
| 322 | #define CFG_SYS_QMAN_CENA_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1) |
| 323 | #define CFG_SYS_QMAN_CINH_BASE (CFG_SYS_QMAN_MEM_BASE + \ |
| 324 | CFG_SYS_QMAN_CENA_SIZE) |
| 325 | #define CFG_SYS_QMAN_CINH_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1) |
| 326 | #define CFG_SYS_QMAN_SWP_ISDR_REG 0xE08 |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 327 | #endif /* CONFIG_NOBQFMAN */ |
| 328 | |
| 329 | #ifdef CONFIG_SYS_DPAA_FMAN |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 330 | #define SGMII_PHY_ADDR1 0x0 |
| 331 | #define SGMII_PHY_ADDR2 0x1 |
| 332 | #define SGMII_PHY_ADDR3 0x2 |
| 333 | #define SGMII_PHY_ADDR4 0x3 |
| 334 | #define SGMII_PHY_ADDR5 0x4 |
| 335 | #define SGMII_PHY_ADDR6 0x5 |
| 336 | #define SGMII_PHY_ADDR7 0x6 |
| 337 | #define SGMII_PHY_ADDR8 0x7 |
| 338 | #define FM1_10GEC1_PHY_ADDR 0x10 |
| 339 | #define FM1_10GEC2_PHY_ADDR 0x11 |
| 340 | #define FM2_10GEC1_PHY_ADDR 0x12 |
| 341 | #define FM2_10GEC2_PHY_ADDR 0x13 |
| 342 | #define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR |
| 343 | #define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR |
| 344 | #define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR |
| 345 | #define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR |
| 346 | #endif |
| 347 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 348 | /* |
| 349 | * USB |
| 350 | */ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 351 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 352 | #ifdef CONFIG_MMC |
Tom Rini | 376b88a | 2022-10-28 20:27:13 -0400 | [diff] [blame] | 353 | #define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 354 | #endif |
| 355 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 356 | |
| 357 | #define __USB_PHY_TYPE utmi |
| 358 | |
| 359 | /* |
| 360 | * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be |
| 361 | * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way |
| 362 | * interleaving. It can be cacheline, page, bank, superbank. |
| 363 | * See doc/README.fsl-ddr for details. |
| 364 | */ |
York Sun | 0fad326 | 2016-11-21 13:35:41 -0800 | [diff] [blame] | 365 | #ifdef CONFIG_ARCH_T4240 |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 366 | #define CTRL_INTLV_PREFERED 3way_4KB |
Chunhe Lan | 5fb0833 | 2014-05-07 10:56:18 +0800 | [diff] [blame] | 367 | #else |
| 368 | #define CTRL_INTLV_PREFERED cacheline |
| 369 | #endif |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 370 | |
Tom Rini | c9edebe | 2022-12-04 10:03:50 -0500 | [diff] [blame] | 371 | #define CFG_EXTRA_ENV_SETTINGS \ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 372 | "hwconfig=fsl_ddr:" \ |
| 373 | "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \ |
| 374 | "bank_intlv=auto;" \ |
| 375 | "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ |
| 376 | "netdev=eth0\0" \ |
Tom Rini | 1479a83 | 2022-12-02 16:42:27 -0500 | [diff] [blame] | 377 | "uboot=" CONFIG_UBOOTPATH "\0" \ |
Simon Glass | 72cc538 | 2022-10-20 18:22:39 -0600 | [diff] [blame] | 378 | "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 379 | "tftpflash=tftpboot $loadaddr $uboot && " \ |
| 380 | "protect off $ubootaddr +$filesize && " \ |
| 381 | "erase $ubootaddr +$filesize && " \ |
| 382 | "cp.b $loadaddr $ubootaddr $filesize && " \ |
| 383 | "protect on $ubootaddr +$filesize && " \ |
| 384 | "cmp.b $loadaddr $ubootaddr $filesize\0" \ |
| 385 | "consoledev=ttyS0\0" \ |
| 386 | "ramdiskaddr=2000000\0" \ |
| 387 | "ramdiskfile=t4240rdb/ramdisk.uboot\0" \ |
Scott Wood | b7f4b85 | 2016-07-19 17:52:06 -0500 | [diff] [blame] | 388 | "fdtaddr=1e00000\0" \ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 389 | "fdtfile=t4240rdb/t4240rdb.dtb\0" \ |
| 390 | "bdev=sda3\0" |
| 391 | |
Tom Rini | 9aed2af | 2021-08-19 14:29:00 -0400 | [diff] [blame] | 392 | #define HVBOOT \ |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 393 | "setenv bootargs config-addr=0x60000000; " \ |
| 394 | "bootm 0x01000000 - 0x00f00000" |
| 395 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 396 | #include <asm/fsl_secure_boot.h> |
| 397 | |
Chunhe Lan | 8e4f3ff | 2014-04-14 18:42:06 +0800 | [diff] [blame] | 398 | #endif /* __CONFIG_H */ |