blob: bc0f7c7f7570e7fbc9122e4d4c518e2f8e49f531 [file] [log] [blame]
wdenkf4675562002-10-02 14:20:15 +00001/*
wdenk69141282003-07-07 20:07:54 +00002 * (C) Copyright 2000-2003
wdenkf4675562002-10-02 14:20:15 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC860 1 /* This is a MPC860 CPU */
37#define CONFIG_TQM860L 1 /* ...on a TQM8xxL module */
38
39#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
40#undef CONFIG_8xx_CONS_SMC2
41#undef CONFIG_8xx_CONS_NONE
42
43#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
44
wdenkfb229ae2003-08-07 22:18:11 +000045#define CONFIG_BOOTCOUNT_LIMIT
wdenkf4675562002-10-02 14:20:15 +000046
wdenkfb229ae2003-08-07 22:18:11 +000047#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenkf4675562002-10-02 14:20:15 +000048
49#define CONFIG_BOARD_TYPES 1 /* support board types */
50
51#define CONFIG_PREBOOT "echo;" \
wdenk34b613e2002-12-17 01:51:00 +000052 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
53 "echo"
wdenkf4675562002-10-02 14:20:15 +000054
55#undef CONFIG_BOOTARGS
wdenk34b613e2002-12-17 01:51:00 +000056
57#define CONFIG_EXTRA_ENV_SETTINGS \
wdenkfb229ae2003-08-07 22:18:11 +000058 "netdev=eth0\0" \
wdenk34b613e2002-12-17 01:51:00 +000059 "nfsargs=setenv bootargs root=/dev/nfs rw " \
60 "nfsroot=$(serverip):$(rootpath)\0" \
61 "ramargs=setenv bootargs root=/dev/ram rw\0" \
62 "addip=setenv bootargs $(bootargs) " \
63 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
64 ":$(hostname):$(netdev):off panic=1\0" \
65 "flash_nfs=run nfsargs addip;" \
66 "bootm $(kernel_addr)\0" \
67 "flash_self=run ramargs addip;" \
68 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
69 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
70 "rootpath=/opt/eldk/ppc_8xx\0" \
wdenkef5fe752003-03-12 10:41:04 +000071 "bootfile=/tftpboot/TQM860L/uImage\0" \
wdenk34b613e2002-12-17 01:51:00 +000072 "kernel_addr=40040000\0" \
73 "ramdisk_addr=40100000\0" \
74 ""
75#define CONFIG_BOOTCOMMAND "run flash_self"
wdenkf4675562002-10-02 14:20:15 +000076
77#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
78#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
79
80#undef CONFIG_WATCHDOG /* watchdog disabled */
81
82#define CONFIG_STATUS_LED 1 /* Status LED enabled */
83
84#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
85
86#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
87
88#define CONFIG_MAC_PARTITION
89#define CONFIG_DOS_PARTITION
90
91#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
92
93#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
94 CFG_CMD_ASKENV | \
95 CFG_CMD_DHCP | \
wdenke5d61c72003-05-18 11:30:09 +000096 CFG_CMD_ELF | \
wdenkf4675562002-10-02 14:20:15 +000097 CFG_CMD_IDE | \
98 CFG_CMD_DATE )
99
wdenkb8fb6192004-08-02 21:11:11 +0000100#define CONFIG_NETCONSOLE
101
wdenkf4675562002-10-02 14:20:15 +0000102/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
103#include <cmd_confdefs.h>
104
105/*
106 * Miscellaneous configurable options
107 */
108#define CFG_LONGHELP /* undef to save memory */
109#define CFG_PROMPT "=> " /* Monitor Command Prompt */
110
111#if 0
112#define CFG_HUSH_PARSER 1 /* use "hush" command parser */
113#endif
114#ifdef CFG_HUSH_PARSER
115#define CFG_PROMPT_HUSH_PS2 "> "
116#endif
117
118#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
119#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
120#else
121#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
122#endif
123#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
124#define CFG_MAXARGS 16 /* max number of command args */
125#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
126
127#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
128#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
129
130#define CFG_LOAD_ADDR 0x100000 /* default load address */
131
132#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
133
134#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
135
136/*
137 * Low Level Configuration Settings
138 * (address mappings, register initial values, etc.)
139 * You should know what you are doing if you make changes here.
140 */
141/*-----------------------------------------------------------------------
142 * Internal Memory Mapped Register
143 */
144#define CFG_IMMR 0xFFF00000
145
146/*-----------------------------------------------------------------------
147 * Definitions for initial stack pointer and data area (in DPRAM)
148 */
149#define CFG_INIT_RAM_ADDR CFG_IMMR
150#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
151#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
152#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
153#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
154
155/*-----------------------------------------------------------------------
156 * Start addresses for the final memory configuration
157 * (Set up by the startup code)
158 * Please note that CFG_SDRAM_BASE _must_ start at 0
159 */
160#define CFG_SDRAM_BASE 0x00000000
161#define CFG_FLASH_BASE 0x40000000
162#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
163#define CFG_MONITOR_BASE CFG_FLASH_BASE
164#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
165
166/*
167 * For booting Linux, the board info and command line data
168 * have to be in the first 8 MB of memory, since this is
169 * the maximum mapped by the Linux kernel during initialization.
170 */
171#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
172
173/*-----------------------------------------------------------------------
174 * FLASH organization
175 */
176#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
wdenkeda42082003-01-17 16:27:01 +0000177#define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
wdenkf4675562002-10-02 14:20:15 +0000178
179#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
180#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
181
182#define CFG_ENV_IS_IN_FLASH 1
183#define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
184#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
185
186/* Address and size of Redundant Environment Sector */
187#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
188#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
189
190/*-----------------------------------------------------------------------
191 * Hardware Information Block
192 */
193#define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
194#define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
195#define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
196
197/*-----------------------------------------------------------------------
198 * Cache Configuration
199 */
200#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
201#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
202#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
203#endif
204
205/*-----------------------------------------------------------------------
206 * SYPCR - System Protection Control 11-9
207 * SYPCR can only be written once after reset!
208 *-----------------------------------------------------------------------
209 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
210 */
211#if defined(CONFIG_WATCHDOG)
212#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
213 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
214#else
215#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
216#endif
217
218/*-----------------------------------------------------------------------
219 * SIUMCR - SIU Module Configuration 11-6
220 *-----------------------------------------------------------------------
221 * PCMCIA config., multi-function pin tri-state
222 */
223#ifndef CONFIG_CAN_DRIVER
224#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
225#else /* we must activate GPL5 in the SIUMCR for CAN */
226#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
227#endif /* CONFIG_CAN_DRIVER */
228
229/*-----------------------------------------------------------------------
230 * TBSCR - Time Base Status and Control 11-26
231 *-----------------------------------------------------------------------
232 * Clear Reference Interrupt Status, Timebase freezing enabled
233 */
234#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
235
236/*-----------------------------------------------------------------------
237 * RTCSC - Real-Time Clock Status and Control Register 11-27
238 *-----------------------------------------------------------------------
239 */
240#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
241
242/*-----------------------------------------------------------------------
243 * PISCR - Periodic Interrupt Status and Control 11-31
244 *-----------------------------------------------------------------------
245 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
246 */
247#define CFG_PISCR (PISCR_PS | PISCR_PITF)
248
249/*-----------------------------------------------------------------------
250 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
251 *-----------------------------------------------------------------------
252 * Reset PLL lock status sticky bit, timer expired status bit and timer
253 * interrupt status bit
wdenkf4675562002-10-02 14:20:15 +0000254 */
wdenkf4675562002-10-02 14:20:15 +0000255#define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
wdenkf4675562002-10-02 14:20:15 +0000256
257/*-----------------------------------------------------------------------
258 * SCCR - System Clock and reset Control Register 15-27
259 *-----------------------------------------------------------------------
260 * Set clock output, timebase and RTC source and divider,
261 * power management and some other internal clocks
262 */
263#define SCCR_MASK SCCR_EBDF11
wdenkc78bf132004-04-24 23:23:30 +0000264#define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
wdenkf4675562002-10-02 14:20:15 +0000265 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
266 SCCR_DFALCD00)
wdenkf4675562002-10-02 14:20:15 +0000267
268/*-----------------------------------------------------------------------
269 * PCMCIA stuff
270 *-----------------------------------------------------------------------
271 *
272 */
273#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
274#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
275#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
276#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
277#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
278#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
279#define CFG_PCMCIA_IO_ADDR (0xEC000000)
280#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
281
282/*-----------------------------------------------------------------------
283 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
284 *-----------------------------------------------------------------------
285 */
286
287#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
288
289#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
290#undef CONFIG_IDE_LED /* LED for ide not supported */
291#undef CONFIG_IDE_RESET /* reset for ide not supported */
292
293#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
294#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
295
296#define CFG_ATA_IDE0_OFFSET 0x0000
297
298#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
299
300/* Offset for data I/O */
301#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
302
303/* Offset for normal register accesses */
304#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
305
306/* Offset for alternate registers */
307#define CFG_ATA_ALT_OFFSET 0x0100
308
309/*-----------------------------------------------------------------------
310 *
311 *-----------------------------------------------------------------------
312 *
313 */
wdenkf4675562002-10-02 14:20:15 +0000314#define CFG_DER 0
315
316/*
317 * Init Memory Controller:
318 *
319 * BR0/1 and OR0/1 (FLASH)
320 */
321
322#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
323#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
324
325/* used to re-map FLASH both when starting from SRAM or FLASH:
326 * restrict access enough to keep SRAM working (if any)
327 * but not too much to meddle with FLASH accesses
328 */
329#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
330#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
331
332/*
333 * FLASH timing:
334 */
wdenkf4675562002-10-02 14:20:15 +0000335#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
336 OR_SCY_3_CLK | OR_EHTR | OR_BI)
wdenkf4675562002-10-02 14:20:15 +0000337
338#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
339#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
340#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
341
342#define CFG_OR1_REMAP CFG_OR0_REMAP
343#define CFG_OR1_PRELIM CFG_OR0_PRELIM
344#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
345
346/*
347 * BR2/3 and OR2/3 (SDRAM)
348 *
349 */
350#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
351#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
352#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
353
354/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
355#define CFG_OR_TIMING_SDRAM 0x00000A00
356
357#define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
358#define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
359
360#ifndef CONFIG_CAN_DRIVER
361#define CFG_OR3_PRELIM CFG_OR2_PRELIM
362#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
363#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
364#define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
365#define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
366#define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
367#define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
368 BR_PS_8 | BR_MS_UPMB | BR_V )
369#endif /* CONFIG_CAN_DRIVER */
370
371/*
372 * Memory Periodic Timer Prescaler
373 *
374 * The Divider for PTA (refresh timer) configuration is based on an
375 * example SDRAM configuration (64 MBit, one bank). The adjustment to
376 * the number of chip selects (NCS) and the actually needed refresh
377 * rate is done by setting MPTPR.
378 *
379 * PTA is calculated from
380 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
381 *
382 * gclk CPU clock (not bus clock!)
383 * Trefresh Refresh cycle * 4 (four word bursts used)
384 *
385 * 4096 Rows from SDRAM example configuration
386 * 1000 factor s -> ms
387 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
388 * 4 Number of refresh cycles per period
389 * 64 Refresh cycle in ms per number of rows
390 * --------------------------------------------
391 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
392 *
393 * 50 MHz => 50.000.000 / Divider = 98
394 * 66 Mhz => 66.000.000 / Divider = 129
395 * 80 Mhz => 80.000.000 / Divider = 156
396 */
wdenkc78bf132004-04-24 23:23:30 +0000397
398#define CFG_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
399#define CFG_MAMR_PTA 98
wdenkf4675562002-10-02 14:20:15 +0000400
401/*
402 * For 16 MBit, refresh rates could be 31.3 us
403 * (= 64 ms / 2K = 125 / quad bursts).
404 * For a simpler initialization, 15.6 us is used instead.
405 *
406 * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
407 * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
408 */
409#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
410#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
411
412/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
413#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
414#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
415
416/*
417 * MAMR settings for SDRAM
418 */
419
420/* 8 column SDRAM */
421#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
422 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
423 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
424/* 9 column SDRAM */
425#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
426 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
427 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
428
429
430/*
431 * Internal Definitions
432 *
433 * Boot Flags
434 */
435#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
436#define BOOTFLAG_WARM 0x02 /* Software reboot */
437
438#define CONFIG_SCC1_ENET
439#define CONFIG_FEC_ENET
440#define CONFIG_ETHPRIME "SCC ETHERNET"
441
442#endif /* __CONFIG_H */