blob: 4ebaf2e2a51ed865ec306a2c67e6a3117fc723c2 [file] [log] [blame]
John Otken9aa36772007-07-26 17:49:11 +02001/*
2 * (C) Copyright 2000-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2005-2007
6 * Beijing UD Technology Co., Ltd., taihusupport@amcc.com
7 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02008 * SPDX-License-Identifier: GPL-2.0+
John Otken9aa36772007-07-26 17:49:11 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14
15#define CONFIG_405EP 1 /* this is a PPC405 CPU */
16#define CONFIG_4xx 1 /* member of PPC4xx family */
17#define CONFIG_TAIHU 1 /* on a taihu board */
18
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020019#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
20
Stefan Roesecfe58022008-06-06 15:55:21 +020021/*
22 * Include common defines/options for all AMCC eval boards
23 */
24#define CONFIG_HOSTNAME taihu
25#include "amcc-common.h"
26
John Otken9aa36772007-07-26 17:49:11 +020027#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f */
28
29#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
30
31#define CONFIG_NO_SERIAL_EEPROM
32
33/*----------------------------------------------------------------------------*/
34#ifdef CONFIG_NO_SERIAL_EEPROM
35
36/*
37!-------------------------------------------------------------------------------
38! PLL settings for 333MHz CPU, 111MHz PLB/SDRAM, 55MHz EBC, 33MHz PCI,
39! assuming a 33MHz input clock to the 405EP from the C9531.
40!-------------------------------------------------------------------------------
41*/
42#define PLLMR0_333_111_55_37 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
43 PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 | \
44 PLL_MALDIV_1 | PLL_PCIDIV_3)
45#define PLLMR1_333_111_55_37 (PLL_FBKDIV_10 | \
46 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
47 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
48#define PLLMR0_333_111_55_111 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
49 PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 | \
50 PLL_MALDIV_1 | PLL_PCIDIV_1)
51#define PLLMR1_333_111_55_111 (PLL_FBKDIV_10 | \
52 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
53 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
54
55#define PLLMR0_DEFAULT PLLMR0_333_111_55_37
56#define PLLMR1_DEFAULT PLLMR1_333_111_55_37
57#define PLLMR0_DEFAULT_PCI66 PLLMR0_333_111_55_111
58#define PLLMR1_DEFAULT_PCI66 PLLMR1_333_111_55_111
59
60#endif
61/*----------------------------------------------------------------------------*/
62
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020063#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
John Otken9aa36772007-07-26 17:49:11 +020064
Stefan Roesecfe58022008-06-06 15:55:21 +020065/*
66 * Default environment variables
67 */
68#define CONFIG_EXTRA_ENV_SETTINGS \
69 CONFIG_AMCC_DEF_ENV \
70 CONFIG_AMCC_DEF_ENV_PPC \
71 CONFIG_AMCC_DEF_ENV_NOR_UPD \
John Otken9aa36772007-07-26 17:49:11 +020072 "kernel_addr=FC000000\0" \
73 "ramdisk_addr=FC180000\0" \
John Otken9aa36772007-07-26 17:49:11 +020074 ""
John Otken9aa36772007-07-26 17:49:11 +020075
John Otken9aa36772007-07-26 17:49:11 +020076#define CONFIG_PHY_ADDR 0x14 /* PHY address */
Stefan Roesea98dfe62008-05-08 11:05:15 +020077#define CONFIG_HAS_ETH0
John Otken9aa36772007-07-26 17:49:11 +020078#define CONFIG_HAS_ETH1
79#define CONFIG_PHY1_ADDR 0x10 /* EMAC1 PHY address */
John Otken9aa36772007-07-26 17:49:11 +020080#define CONFIG_PHY_RESET 1
81
Stefan Roese75a3d5d2007-08-14 16:36:29 +020082/*
Stefan Roesecfe58022008-06-06 15:55:21 +020083 * Commands additional to the ones defined in amcc-common.h
Stefan Roese75a3d5d2007-08-14 16:36:29 +020084 */
Stefan Roese75a3d5d2007-08-14 16:36:29 +020085#define CONFIG_CMD_CACHE
Stefan Roese75a3d5d2007-08-14 16:36:29 +020086#define CONFIG_CMD_PCI
Stefan Roese75a3d5d2007-08-14 16:36:29 +020087#define CONFIG_CMD_SDRAM
88#define CONFIG_CMD_SPI
John Otken9aa36772007-07-26 17:49:11 +020089
John Otken9aa36772007-07-26 17:49:11 +020090#undef CONFIG_SPD_EEPROM /* use SPD EEPROM for setup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_SDRAM_SIZE_PER_BANK 0x04000000 /* 64MB */
92#define CONFIG_SYS_SDRAM_BANKS 2
John Otken9aa36772007-07-26 17:49:11 +020093
94/*
95 * SDRAM configuration (please see cpu/ppc/sdram.[ch])
96 */
97#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
98#define CONFIG_SDRAM_BANK1 1 /* init onboard SDRAM bank 1 */
99
100/* SDRAM timings used in datasheet */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
102#define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
103#define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE command period */
104#define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
105#define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
John Otken9aa36772007-07-26 17:49:11 +0200106
107/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
109 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
110 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD value.
John Otken9aa36772007-07-26 17:49:11 +0200111 * The Linux BASE_BAUD define should match this configuration.
112 * baseBaud = cpuClock/(uartDivisor*16)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
John Otken9aa36772007-07-26 17:49:11 +0200114 * set Linux BASE_BAUD to 403200.
115 */
Stefan Roese3ddce572010-09-20 16:05:31 +0200116#define CONFIG_CONS_INDEX 2 /* Use UART1 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
118#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
119#define CONFIG_SYS_BASE_BAUD 691200
John Otken9aa36772007-07-26 17:49:11 +0200120
John Otken9aa36772007-07-26 17:49:11 +0200121/*-----------------------------------------------------------------------
122 * I2C stuff
123 *-----------------------------------------------------------------------
124 */
Dirk Eibach42b204f2013-04-25 02:40:01 +0000125#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
John Otken9aa36772007-07-26 17:49:11 +0200126
Dirk Eibach42b204f2013-04-25 02:40:01 +0000127#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } /* avoid i2c probe hangup (?) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
John Otken9aa36772007-07-26 17:49:11 +0200129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C boot EEPROM (24C02W) */
131#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
John Otken9aa36772007-07-26 17:49:11 +0200132
133#define CONFIG_SOFT_SPI
134#define SPI_SCL spi_scl
135#define SPI_SDA spi_sda
136#define SPI_READ spi_read()
137#define SPI_DELAY udelay(2)
138#ifndef __ASSEMBLY__
139void spi_scl(int);
140void spi_sda(int);
141unsigned char spi_read(void);
142#endif
143
144/* standard dtt sensor configuration */
145#define CONFIG_DTT_DS1775 1
146#define CONFIG_DTT_SENSORS { 0 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_I2C_DTT_ADDR 0x49
John Otken9aa36772007-07-26 17:49:11 +0200148
149/*-----------------------------------------------------------------------
150 * PCI stuff
151 *-----------------------------------------------------------------------
152 */
153#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
154#define PCI_HOST_FORCE 1 /* configure as pci host */
155#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
156
157#define CONFIG_PCI /* include pci support */
Gabor Juhosb4458732013-05-30 07:06:12 +0000158#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
John Otken9aa36772007-07-26 17:49:11 +0200159#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
160#define CONFIG_PCI_PNP /* do pci plug-and-play */
161 /* resource configuration */
162#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
163
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
165#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
166#define CONFIG_SYS_PCI_CLASSCODE 0x0600 /* PCI Class Code: bridge/host */
167#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
168#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
169#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
170#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
171#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
172#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
John Otken9aa36772007-07-26 17:49:11 +0200173#define CONFIG_EEPRO100 1
174
175/*-----------------------------------------------------------------------
176 * Start addresses for the final memory configuration
177 * (Set up by the startup code)
John Otken9aa36772007-07-26 17:49:11 +0200178 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_FLASH_BASE 0xFFE00000
John Otken9aa36772007-07-26 17:49:11 +0200180
181/*-----------------------------------------------------------------------
182 * FLASH organization
183 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
185#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
John Otken9aa36772007-07-26 17:49:11 +0200186
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
188#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
John Otken9aa36772007-07-26 17:49:11 +0200189
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_FLASH_ADDR0 0x555
191#define CONFIG_SYS_FLASH_ADDR1 0x2aa
192#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short
John Otken9aa36772007-07-26 17:49:11 +0200193
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200194#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200195#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200197#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
John Otken9aa36772007-07-26 17:49:11 +0200198
199/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200200#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
201#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200202#endif /* CONFIG_ENV_IS_IN_FLASH */
John Otken9aa36772007-07-26 17:49:11 +0200203
204/*-----------------------------------------------------------------------
205 * NVRAM organization
206 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
208#define CONFIG_SYS_NVRAM_SIZE 0x1ff8 /* NVRAM size */
John Otken9aa36772007-07-26 17:49:11 +0200209
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200210#ifdef CONFIG_ENV_IS_IN_NVRAM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200211#define CONFIG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
212#define CONFIG_ENV_ADDR \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213 (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE) /* Env*/
John Otken9aa36772007-07-26 17:49:11 +0200214#endif
215
216/*-----------------------------------------------------------------------
217 * PPC405 GPIO Configuration
218 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \
John Otken9aa36772007-07-26 17:49:11 +0200220{ \
221/* GPIO Core 0 */ \
222{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast SPI CS */ \
223{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
224{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
225{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
226{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
227{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO5 TS3 */ \
228{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
229{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO7 TS5 */ \
230{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
231{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
232{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
233{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
234{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
235{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
236{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 SPI SCLK */ \
237{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 SPI DI */ \
238{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 SPI DO */ \
239{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 PCI INTA */ \
240{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 PCI INTB */ \
241{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 PCI INTC */ \
242{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 PCI INTD */ \
243{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 USB */ \
244{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 EBC */ \
245{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 unused */ \
246{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD UART1 */ \
247{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
248{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
249{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200250{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx UART0 */ \
John Otken9aa36772007-07-26 17:49:11 +0200251{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
252{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 User LED1 */ \
253{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 User LED2 */ \
254} \
255}
256
John Otken9aa36772007-07-26 17:49:11 +0200257/*
258 * Init Memory Controller:
259 *
260 * BR0/1 and OR0/1 (FLASH)
261 */
262
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
John Otken9aa36772007-07-26 17:49:11 +0200264#define FLASH_BASE1_PRELIM 0xFC000000 /* FLASH bank #1 */
265
266/*-----------------------------------------------------------------------
267 * Definitions for initial stack pointer and data area (in data cache)
268 */
269/* use on chip memory (OCM) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_TEMP_STACK_OCM 1
John Otken9aa36772007-07-26 17:49:11 +0200271
272/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
274#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
275#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200276#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
John Otken9aa36772007-07-26 17:49:11 +0200277
Wolfgang Denk0191e472010-10-26 14:34:52 +0200278#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
John Otken9aa36772007-07-26 17:49:11 +0200280
281/*-----------------------------------------------------------------------
282 * External Bus Controller (EBC) Setup
283 */
284
285/* Memory Bank 0 (Flash/SRAM) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200286#define CONFIG_SYS_EBC_PB0AP 0x03815600
287#define CONFIG_SYS_EBC_PB0CR 0xFFE3A000 /* BAS=0xFFE,BS=2MB,BU=R/W,BW=16bit */
John Otken9aa36772007-07-26 17:49:11 +0200288
289/* Memory Bank 1 (NVRAM/RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_EBC_PB1AP 0x05815600
291#define CONFIG_SYS_EBC_PB1CR 0xFC0BA000 /* BAS=0xFc0,BS=32MB,BU=R/W,BW=16bit */
John Otken9aa36772007-07-26 17:49:11 +0200292
293/* Memory Bank 2 (USB device) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_EBC_PB2AP 0x03016600
295#define CONFIG_SYS_EBC_PB2CR 0x50018000 /* BAS=0x500,BS=1MB,BU=R/W,BW=8bit */
John Otken9aa36772007-07-26 17:49:11 +0200296
297/* Memory Bank 3 (LCM and D-flip-flop) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_EBC_PB3AP 0x158FF600
299#define CONFIG_SYS_EBC_PB3CR 0x50118000 /* BAS=0x501,BS=1MB,BU=R/W,BW=8bit */
John Otken9aa36772007-07-26 17:49:11 +0200300
301/* Memory Bank 4 (not install) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_EBC_PB4AP 0x158FF600
303#define CONFIG_SYS_EBC_PB4CR 0x5021A000
John Otken9aa36772007-07-26 17:49:11 +0200304
John Otken9aa36772007-07-26 17:49:11 +0200305#define CPLD_REG0_ADDR 0x50100000
306#define CPLD_REG1_ADDR 0x50100001
Stefan Roesea98dfe62008-05-08 11:05:15 +0200307
John Otken9aa36772007-07-26 17:49:11 +0200308#endif /* __CONFIG_H */