Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 1 | /* |
Stefan Roese | 0084032 | 2008-03-07 08:01:43 +0100 | [diff] [blame] | 2 | * (C) Copyright 2006-2008 |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 3 | * Stefan Roese, DENX Software Engineering, sr@denx.de. |
| 4 | * |
| 5 | * (C) Copyright 2006 |
| 6 | * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com |
| 7 | * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com |
| 8 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 9 | * SPDX-License-Identifier: GPL-2.0+ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 10 | */ |
| 11 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 12 | /* |
Stefan Roese | 15adf44 | 2007-01-30 17:06:10 +0100 | [diff] [blame] | 13 | * sequoia.h - configuration for Sequoia & Rainier boards |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 14 | */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 15 | #ifndef __CONFIG_H |
| 16 | #define __CONFIG_H |
| 17 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 18 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 19 | * High Level Configuration Options |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 20 | */ |
Stefan Roese | 15adf44 | 2007-01-30 17:06:10 +0100 | [diff] [blame] | 21 | /* This config file is used for Sequoia (440EPx) and Rainier (440GRx) */ |
Stefan Roese | be6729c | 2006-09-13 13:51:58 +0200 | [diff] [blame] | 22 | #ifndef CONFIG_RAINIER |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 23 | #define CONFIG_440EPX 1 /* Specific PPC440EPx */ |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 24 | #define CONFIG_HOSTNAME sequoia |
Stefan Roese | be6729c | 2006-09-13 13:51:58 +0200 | [diff] [blame] | 25 | #else |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 26 | #define CONFIG_440GRX 1 /* Specific PPC440GRx */ |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 27 | #define CONFIG_HOSTNAME rainier |
Stefan Roese | be6729c | 2006-09-13 13:51:58 +0200 | [diff] [blame] | 28 | #endif |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 29 | #define CONFIG_440 1 /* ... PPC440 family */ |
| 30 | #define CONFIG_4xx 1 /* ... PPC4xx family */ |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 31 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 32 | #ifndef CONFIG_SYS_TEXT_BASE |
| 33 | #define CONFIG_SYS_TEXT_BASE 0xFFF80000 |
| 34 | #endif |
| 35 | |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 36 | /* |
| 37 | * Include common defines/options for all AMCC eval boards |
| 38 | */ |
| 39 | #include "amcc-common.h" |
| 40 | |
Jeffrey Mann | 7aa1bb2 | 2007-05-05 08:32:14 +0200 | [diff] [blame] | 41 | /* Detect Sequoia PLL input clock automatically via CPLD bit */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 42 | #define CONFIG_SYS_CLK_FREQ ((in8(CONFIG_SYS_BCSR_BASE + 3) & 0x80) ? \ |
Jeffrey Mann | 40e77f3 | 2007-05-07 19:42:49 +0200 | [diff] [blame] | 43 | 33333333 : 33000000) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 44 | |
Anatolij Gustschin | 05d5eca | 2008-02-21 12:52:29 +0100 | [diff] [blame] | 45 | /* |
| 46 | * Define this if you want support for video console with radeon 9200 pci card |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 47 | * Also set CONFIG_SYS_TEXT_BASE to 0xFFF80000 in board/amcc/sequoia/config.mk in this case |
Anatolij Gustschin | 05d5eca | 2008-02-21 12:52:29 +0100 | [diff] [blame] | 48 | */ |
| 49 | #undef CONFIG_VIDEO |
| 50 | |
| 51 | #ifdef CONFIG_VIDEO |
Stefan Roese | f372751 | 2007-10-31 17:57:52 +0100 | [diff] [blame] | 52 | /* |
| 53 | * 44x dcache supported is working now on sequoia, but we don't enable |
| 54 | * it yet since it needs further testing |
| 55 | */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 56 | #define CONFIG_4xx_DCACHE /* enable dcache */ |
Stefan Roese | f372751 | 2007-10-31 17:57:52 +0100 | [diff] [blame] | 57 | #endif |
| 58 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 59 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */ |
| 60 | #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 61 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 62 | /* |
| 63 | * Base addresses -- Note these are effective addresses where the actual |
| 64 | * resources get mapped (not physical addresses). |
| 65 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 66 | #define CONFIG_SYS_TLB_FOR_BOOT_FLASH 0x0003 |
| 67 | #define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000 |
| 68 | #define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */ |
| 69 | #define CONFIG_SYS_NAND_ADDR 0xd0000000 /* NAND Flash */ |
| 70 | #define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */ |
| 71 | #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_OCM_BASE |
| 72 | #define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */ |
| 73 | #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */ |
| 74 | #define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000 |
| 75 | #define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000 |
| 76 | #define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000 |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 77 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 78 | #define CONFIG_SYS_USB2D0_BASE 0xe0000100 |
| 79 | #define CONFIG_SYS_USB_DEVICE 0xe0000000 |
| 80 | #define CONFIG_SYS_USB_HOST 0xe0000400 |
| 81 | #define CONFIG_SYS_BCSR_BASE 0xc0000000 |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 82 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 83 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 84 | * Initial RAM & stack pointer |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 85 | */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 86 | /* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 87 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 88 | #define CONFIG_SYS_INIT_RAM_SIZE (4 << 10) |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 89 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Michael Zaidman | f969a68 | 2010-09-20 08:51:53 +0200 | [diff] [blame] | 90 | #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 91 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 92 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 93 | * Serial Port |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 94 | */ |
Stefan Roese | 3ddce57 | 2010-09-20 16:05:31 +0200 | [diff] [blame] | 95 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 96 | #define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 97 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 98 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 99 | * Environment |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 100 | */ |
Stefan Roese | c20ef32 | 2009-05-11 13:46:14 +0200 | [diff] [blame] | 101 | #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL) |
| 102 | #define CONFIG_ENV_IS_IN_NAND /* use NAND for environ vars */ |
| 103 | #define CONFIG_ENV_IS_EMBEDDED /* use embedded environment */ |
| 104 | #elif defined(CONFIG_SYS_RAMBOOT) |
| 105 | #define CONFIG_ENV_IS_NOWHERE /* Store env in memory only */ |
| 106 | #define CONFIG_ENV_SIZE (8 << 10) |
| 107 | /* |
| 108 | * In RAM-booting version, we have no environment storage. So we need to |
| 109 | * provide at least preliminary MAC addresses for the 4xx EMAC driver to |
| 110 | * register the interfaces. Those two addresses are generated via the |
| 111 | * tools/gen_eth_addr tool and should only be used in a closed laboratory |
| 112 | * environment. |
| 113 | */ |
| 114 | #define CONFIG_ETHADDR 4a:56:49:22:3e:43 |
| 115 | #define CONFIG_ETH1ADDR 02:93:53:d5:06:98 |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 116 | #else |
Stefan Roese | c20ef32 | 2009-05-11 13:46:14 +0200 | [diff] [blame] | 117 | #define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environ vars */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 118 | #endif |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 119 | |
Stefan Roese | c20ef32 | 2009-05-11 13:46:14 +0200 | [diff] [blame] | 120 | #if defined(CONFIG_CMD_FLASH) |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 121 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 122 | * FLASH related |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 123 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 124 | #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */ |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 125 | #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 126 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 127 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 128 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 129 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 130 | #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 131 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 132 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 133 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 134 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 135 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ |
| 136 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 137 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 138 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
| 139 | #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 140 | |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 141 | #ifdef CONFIG_ENV_IS_IN_FLASH |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 142 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 143 | #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 144 | #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 145 | |
| 146 | /* Address and size of Redundant Environment Sector */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 147 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE) |
| 148 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 149 | #endif |
Stefan Roese | c20ef32 | 2009-05-11 13:46:14 +0200 | [diff] [blame] | 150 | #endif /* CONFIG_CMD_FLASH */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 151 | |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 152 | /* |
| 153 | * IPL (Initial Program Loader, integrated inside CPU) |
| 154 | * Will load first 4k from NAND (SPL) into cache and execute it from there. |
| 155 | * |
| 156 | * SPL (Secondary Program Loader) |
| 157 | * Will load special U-Boot version (NUB) from NAND and execute it. This SPL |
| 158 | * has to fit into 4kByte. It sets up the CPU and configures the SDRAM |
| 159 | * controller and the NAND controller so that the special U-Boot image can be |
| 160 | * loaded from NAND to SDRAM. |
| 161 | * |
| 162 | * NUB (NAND U-Boot) |
| 163 | * This NAND U-Boot (NUB) is a special U-Boot version which can be started |
| 164 | * from RAM. Therefore it mustn't (re-)configure the SDRAM controller. |
| 165 | * |
| 166 | * On 440EPx the SPL is copied to SDRAM before the NAND controller is |
| 167 | * set up. While still running from cache, I experienced problems accessing |
| 168 | * the NAND controller. sr - 2006-08-25 |
| 169 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 170 | #define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */ |
| 171 | #define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */ |
| 172 | #define CONFIG_SYS_NAND_BOOT_SPL_DST (CONFIG_SYS_OCM_BASE + (12 << 10)) /* Copy SPL here */ |
| 173 | #define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */ |
| 174 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 175 | /* this addr */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 177 | |
| 178 | /* |
| 179 | * Define the partitioning of the NAND chip (only RAM U-Boot is needed here) |
| 180 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 181 | #define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */ |
| 182 | #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) /* Size of RAM U-Boot image */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 183 | |
| 184 | /* |
| 185 | * Now the NAND chip has to be defined (no autodetection used!) |
| 186 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */ |
| 188 | #define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */ |
| 189 | #define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */ |
| 190 | #define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */ |
| 191 | #undef CONFIG_SYS_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 192 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_NAND_ECCSIZE 256 |
| 194 | #define CONFIG_SYS_NAND_ECCBYTES 3 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 195 | #define CONFIG_SYS_NAND_OOBSIZE 16 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 196 | #define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7} |
Stefan Roese | 3798a6d | 2007-06-01 15:29:04 +0200 | [diff] [blame] | 197 | |
Jean-Christophe PLAGNIOL-VILLARD | dda84dd | 2008-09-10 22:47:58 +0200 | [diff] [blame] | 198 | #ifdef CONFIG_ENV_IS_IN_NAND |
Stefan Roese | bbfcbb7 | 2006-09-12 20:19:10 +0200 | [diff] [blame] | 199 | /* |
| 200 | * For NAND booting the environment is embedded in the U-Boot image. Please take |
| 201 | * look at the file board/amcc/sequoia/u-boot-nand.lds for details. |
| 202 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE |
| 204 | #define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 205 | #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 206 | #endif |
| 207 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 208 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 209 | * DDR SDRAM |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 210 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 211 | #define CONFIG_SYS_MBYTES_SDRAM (256) /* 256MB */ |
Stefan Roese | c20ef32 | 2009-05-11 13:46:14 +0200 | [diff] [blame] | 212 | #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) && \ |
| 213 | !defined(CONFIG_SYS_RAMBOOT) |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 214 | #define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */ |
Stefan Roese | 5684da0 | 2007-01-05 10:38:05 +0100 | [diff] [blame] | 215 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 216 | #define CONFIG_SYS_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */ |
Stefan Roese | a13709f | 2008-03-26 10:14:11 +0100 | [diff] [blame] | 217 | /* 440EPx errata CHIP 11 */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 218 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 219 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 220 | * I2C |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 221 | */ |
Dirk Eibach | 42b204f | 2013-04-25 02:40:01 +0000 | [diff] [blame] | 222 | #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000 |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 223 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 224 | #define CONFIG_SYS_I2C_MULTI_EEPROMS |
| 225 | #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1) |
| 226 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 227 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 |
| 228 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 229 | |
Stefan Roese | ef28e73 | 2009-10-19 16:19:36 +0200 | [diff] [blame] | 230 | /* I2C bootstrap EEPROM */ |
| 231 | #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x52 |
| 232 | #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0 |
| 233 | #define CONFIG_4xx_CONFIG_BLOCKSIZE 16 |
| 234 | |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 235 | /* I2C SYSMON (LM75, AD7414 is almost compatible) */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 236 | #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */ |
| 237 | #define CONFIG_DTT_AD7414 1 /* use AD7414 */ |
| 238 | #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 239 | #define CONFIG_SYS_DTT_MAX_TEMP 70 |
| 240 | #define CONFIG_SYS_DTT_LOW_TEMP -30 |
| 241 | #define CONFIG_SYS_DTT_HYSTERESIS 3 |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 242 | |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 243 | /* |
| 244 | * Default environment variables |
| 245 | */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 246 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 247 | CONFIG_AMCC_DEF_ENV \ |
| 248 | CONFIG_AMCC_DEF_ENV_POWERPC \ |
| 249 | CONFIG_AMCC_DEF_ENV_PPC_OLD \ |
| 250 | CONFIG_AMCC_DEF_ENV_NOR_UPD \ |
| 251 | CONFIG_AMCC_DEF_ENV_NAND_UPD \ |
Stefan Roese | 38a9176 | 2006-11-20 20:39:52 +0100 | [diff] [blame] | 252 | "kernel_addr=FC000000\0" \ |
| 253 | "ramdisk_addr=FC180000\0" \ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 254 | "" |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 255 | |
| 256 | #define CONFIG_M88E1111_PHY 1 |
| 257 | #define CONFIG_IBM_EMAC4_V4 1 |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 258 | #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */ |
| 259 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 260 | #define CONFIG_PHY_RESET 1 /* reset phy upon startup */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 261 | #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ |
| 262 | |
| 263 | #define CONFIG_HAS_ETH0 |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 264 | #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */ |
| 265 | #define CONFIG_PHY1_ADDR 1 |
| 266 | |
| 267 | /* USB */ |
Stefan Roese | be6729c | 2006-09-13 13:51:58 +0200 | [diff] [blame] | 268 | #ifdef CONFIG_440EPX |
Chris Zhang | 20f1026 | 2010-01-06 13:34:06 -0800 | [diff] [blame] | 269 | |
| 270 | #undef CONFIG_USB_EHCI /* OHCI by default */ |
| 271 | |
| 272 | #ifdef CONFIG_USB_EHCI |
| 273 | #define CONFIG_USB_EHCI_PPC4XX |
| 274 | #define CONFIG_SYS_PPC4XX_USB_ADDR 0xe0000300 |
| 275 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
| 276 | #define CONFIG_EHCI_MMIO_BIG_ENDIAN |
| 277 | #define CONFIG_EHCI_DESC_BIG_ENDIAN |
Chris Zhang | 20f1026 | 2010-01-06 13:34:06 -0800 | [diff] [blame] | 278 | #else /* CONFIG_USB_EHCI */ |
Matthias Fuchs | 12985f8 | 2007-11-09 15:37:53 +0100 | [diff] [blame] | 279 | #define CONFIG_USB_OHCI_NEW |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 280 | #define CONFIG_SYS_OHCI_BE_CONTROLLER |
Matthias Fuchs | 12985f8 | 2007-11-09 15:37:53 +0100 | [diff] [blame] | 281 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 282 | #undef CONFIG_SYS_USB_OHCI_BOARD_INIT |
| 283 | #define CONFIG_SYS_USB_OHCI_CPU_INIT 1 |
| 284 | #define CONFIG_SYS_USB_OHCI_REGS_BASE CONFIG_SYS_USB_HOST |
| 285 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440" |
| 286 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 |
Chris Zhang | 20f1026 | 2010-01-06 13:34:06 -0800 | [diff] [blame] | 287 | #endif |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 288 | |
Chris Zhang | 20f1026 | 2010-01-06 13:34:06 -0800 | [diff] [blame] | 289 | #define CONFIG_USB_STORAGE |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 290 | /* Comment this out to enable USB 1.1 device */ |
| 291 | #define USB_2_0_DEVICE |
| 292 | |
Stefan Roese | be6729c | 2006-09-13 13:51:58 +0200 | [diff] [blame] | 293 | #endif /* CONFIG_440EPX */ |
| 294 | |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 295 | /* Partitions */ |
| 296 | #define CONFIG_MAC_PARTITION |
| 297 | #define CONFIG_DOS_PARTITION |
| 298 | #define CONFIG_ISO_PARTITION |
| 299 | |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 300 | /* |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 301 | * Commands additional to the ones defined in amcc-common.h |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 302 | */ |
Stefan Roese | ef28e73 | 2009-10-19 16:19:36 +0200 | [diff] [blame] | 303 | #define CONFIG_CMD_CHIP_CONFIG |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 304 | #define CONFIG_CMD_DTT |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 305 | #define CONFIG_CMD_FAT |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 306 | #define CONFIG_CMD_NAND |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 307 | #define CONFIG_CMD_PCI |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 308 | #define CONFIG_CMD_SDRAM |
| 309 | |
| 310 | #ifdef CONFIG_440EPX |
| 311 | #define CONFIG_CMD_USB |
| 312 | #endif |
| 313 | |
Stefan Roese | fa840e3 | 2007-08-16 10:18:33 +0200 | [diff] [blame] | 314 | #ifndef CONFIG_RAINIER |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 315 | #define CONFIG_SYS_POST_FPU_ON CONFIG_SYS_POST_FPU |
Stefan Roese | fa840e3 | 2007-08-16 10:18:33 +0200 | [diff] [blame] | 316 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 317 | #define CONFIG_SYS_POST_FPU_ON 0 |
Stefan Roese | fa840e3 | 2007-08-16 10:18:33 +0200 | [diff] [blame] | 318 | #endif |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 319 | |
Stefan Roese | 376ec7c | 2009-04-15 14:06:26 +0200 | [diff] [blame] | 320 | /* |
| 321 | * Don't run the memory POST on the NAND-booting version. It will |
| 322 | * overwrite part of the U-Boot image which is already loaded from NAND |
| 323 | * to SDRAM. |
| 324 | */ |
Stefan Roese | c20ef32 | 2009-05-11 13:46:14 +0200 | [diff] [blame] | 325 | #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_SYS_RAMBOOT) |
Stefan Roese | 376ec7c | 2009-04-15 14:06:26 +0200 | [diff] [blame] | 326 | #define CONFIG_SYS_POST_MEMORY_ON 0 |
| 327 | #else |
| 328 | #define CONFIG_SYS_POST_MEMORY_ON CONFIG_SYS_POST_MEMORY |
| 329 | #endif |
| 330 | |
Igor Lisitsin | 95bcd38 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 331 | /* POST support */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 332 | #define CONFIG_POST (CONFIG_SYS_POST_CACHE | \ |
| 333 | CONFIG_SYS_POST_CPU | \ |
| 334 | CONFIG_SYS_POST_ETHER | \ |
Stefan Roese | 376ec7c | 2009-04-15 14:06:26 +0200 | [diff] [blame] | 335 | CONFIG_SYS_POST_FPU_ON | \ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 336 | CONFIG_SYS_POST_I2C | \ |
Stefan Roese | 376ec7c | 2009-04-15 14:06:26 +0200 | [diff] [blame] | 337 | CONFIG_SYS_POST_MEMORY_ON | \ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 338 | CONFIG_SYS_POST_SPR | \ |
| 339 | CONFIG_SYS_POST_UART) |
Igor Lisitsin | 95bcd38 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 340 | |
Igor Lisitsin | 95bcd38 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 341 | #define CONFIG_LOGBUFFER |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 342 | #define CONFIG_SYS_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */ |
Igor Lisitsin | 95bcd38 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 343 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 344 | #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */ |
Igor Lisitsin | 95bcd38 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 345 | |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 346 | #define CONFIG_SUPPORT_VFAT |
| 347 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 348 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 349 | * PCI stuff |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 350 | */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 351 | /* General PCI */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 352 | #define CONFIG_PCI /* include pci support */ |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 353 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 354 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 355 | #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 356 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 357 | #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to */ |
| 358 | /* CONFIG_SYS_PCI_MEMBASE */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 359 | /* Board-specific PCI */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 360 | #define CONFIG_SYS_PCI_TARGET_INIT |
| 361 | #define CONFIG_SYS_PCI_MASTER_INIT |
Stefan Roese | 5d8033e | 2009-11-12 16:41:09 +0100 | [diff] [blame] | 362 | #define CONFIG_SYS_PCI_BOARD_FIXUP_IRQ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 363 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 364 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */ |
| 365 | #define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 366 | |
| 367 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 368 | * External Bus Controller (EBC) Setup |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 369 | */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 370 | |
| 371 | /* |
| 372 | * On Sequoia CS0 and CS3 are switched when configuring for NAND booting |
| 373 | */ |
Stefan Roese | c20ef32 | 2009-05-11 13:46:14 +0200 | [diff] [blame] | 374 | #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) && \ |
| 375 | !defined(CONFIG_SYS_RAMBOOT) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 376 | #define CONFIG_SYS_NAND_CS 3 /* NAND chip connected to CSx */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 377 | /* Memory Bank 0 (NOR-FLASH) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 378 | #define CONFIG_SYS_EBC_PB0AP 0x03017200 |
| 379 | #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 380 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 381 | /* Memory Bank 3 (NAND-FLASH) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 382 | #define CONFIG_SYS_EBC_PB3AP 0x018003c0 |
| 383 | #define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1c000) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 384 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 385 | #define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 386 | /* Memory Bank 3 (NOR-FLASH) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 387 | #define CONFIG_SYS_EBC_PB3AP 0x03017200 |
| 388 | #define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_FLASH_BASE | 0xda000) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 389 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 390 | /* Memory Bank 0 (NAND-FLASH) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 391 | #define CONFIG_SYS_EBC_PB0AP 0x018003c0 |
| 392 | #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 393 | #endif |
| 394 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 395 | /* Memory Bank 2 (CPLD) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 396 | #define CONFIG_SYS_EBC_PB2AP 0x24814580 |
| 397 | #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_BCSR_BASE | 0x38000) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 398 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 399 | #define CONFIG_SYS_BCSR5_PCI66EN 0x80 |
Stefan Roese | fa25747 | 2007-10-15 11:29:33 +0200 | [diff] [blame] | 400 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 401 | /* |
Stefan Roese | 3cdd3fd | 2006-10-20 14:28:52 +0200 | [diff] [blame] | 402 | * NAND FLASH |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 403 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 404 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 405 | #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS) |
| 406 | #define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */ |
Stefan Roese | 3cdd3fd | 2006-10-20 14:28:52 +0200 | [diff] [blame] | 407 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 408 | /* |
Lawrence R. Johnson | 1e8db03 | 2008-01-04 02:11:56 -0500 | [diff] [blame] | 409 | * PPC440 GPIO Configuration |
| 410 | */ |
| 411 | /* test-only: take GPIO init from pcs440ep ???? in config file */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 412 | #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \ |
Lawrence R. Johnson | 1e8db03 | 2008-01-04 02:11:56 -0500 | [diff] [blame] | 413 | { \ |
| 414 | /* GPIO Core 0 */ \ |
| 415 | {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \ |
| 416 | {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \ |
| 417 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \ |
| 418 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \ |
| 419 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \ |
| 420 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \ |
| 421 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \ |
| 422 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \ |
| 423 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \ |
| 424 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \ |
| 425 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \ |
| 426 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \ |
| 427 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \ |
| 428 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \ |
| 429 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO14 */ \ |
| 430 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \ |
| 431 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO16 GMCTxD(4) */ \ |
| 432 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO17 GMCTxD(5) */ \ |
| 433 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO18 GMCTxD(6) */ \ |
| 434 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO19 GMCTxD(7) */ \ |
| 435 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \ |
| 436 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \ |
| 437 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \ |
| 438 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO23 SCPD0 */ \ |
| 439 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO24 GMCTxD(2) */ \ |
| 440 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO25 GMCTxD(3) */ \ |
| 441 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \ |
| 442 | {GPIO0_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \ |
| 443 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO28 USB2D_TXVALID */ \ |
| 444 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \ |
| 445 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \ |
| 446 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \ |
| 447 | }, \ |
| 448 | { \ |
| 449 | /* GPIO Core 1 */ \ |
| 450 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \ |
| 451 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \ |
Steven A. Falco | 7bf9cc6 | 2008-08-06 15:42:52 -0400 | [diff] [blame] | 452 | {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO34 UART0_8PIN_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \ |
| 453 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \ |
| 454 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO36 UART0_CTS_N EBC_DATA(0) UART3_SIN*/ \ |
| 455 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \ |
| 456 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_8PIN_DTR_N UART1_SOUT */ \ |
| 457 | {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_8PIN_RI_N UART1_SIN */ \ |
Lawrence R. Johnson | 1e8db03 | 2008-01-04 02:11:56 -0500 | [diff] [blame] | 458 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \ |
| 459 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \ |
| 460 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \ |
| 461 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \ |
| 462 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \ |
| 463 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \ |
| 464 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \ |
| 465 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \ |
| 466 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \ |
| 467 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \ |
| 468 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \ |
| 469 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \ |
| 470 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \ |
| 471 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \ |
| 472 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \ |
| 473 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \ |
| 474 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \ |
| 475 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \ |
| 476 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \ |
| 477 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \ |
| 478 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \ |
| 479 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \ |
| 480 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \ |
| 481 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \ |
| 482 | } \ |
| 483 | } |
| 484 | |
Anatolij Gustschin | 05d5eca | 2008-02-21 12:52:29 +0100 | [diff] [blame] | 485 | #ifdef CONFIG_VIDEO |
| 486 | #define CONFIG_BIOSEMU /* x86 bios emulator for vga bios */ |
| 487 | #define CONFIG_ATI_RADEON_FB /* use radeon framebuffer driver */ |
| 488 | #define VIDEO_IO_OFFSET 0xe8000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 489 | #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET |
Anatolij Gustschin | 05d5eca | 2008-02-21 12:52:29 +0100 | [diff] [blame] | 490 | #define CONFIG_VIDEO_SW_CURSOR |
| 491 | #define CONFIG_VIDEO_LOGO |
| 492 | #define CONFIG_CFB_CONSOLE |
| 493 | #define CONFIG_SPLASH_SCREEN |
| 494 | #define CONFIG_VGA_AS_SINGLE_DEVICE |
| 495 | #define CONFIG_CMD_BMP |
| 496 | #endif |
| 497 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 498 | #endif /* __CONFIG_H */ |