wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 1 | /* |
wdenk | 8d5d28a | 2005-04-02 22:37:54 +0000 | [diff] [blame] | 2 | * (C) Copyright 2000-2005 |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * Klaus Heydeck, Kieback & Peter GmbH & Co KG, heydeck@kieback-peter.de |
| 5 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 6 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | /* |
| 10 | * board/config.h - configuration options, board specific |
| 11 | * Derived from ../tqm8xx/tqm8xx.c |
| 12 | */ |
| 13 | |
| 14 | #ifndef __CONFIG_H |
| 15 | #define __CONFIG_H |
| 16 | |
| 17 | /* |
| 18 | * High Level Configuration Options |
| 19 | * (easy to change) |
| 20 | */ |
| 21 | |
Heiko Schocher | 4c934d0 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 22 | #define CONFIG_MPC859T 1 /* This is a MPC859T CPU */ |
| 23 | #define CONFIG_KUP4X 1 /* ...on a KUP4X module */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 24 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 25 | #define CONFIG_SYS_TEXT_BASE 0x40000000 |
| 26 | |
Heiko Schocher | 4c934d0 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 27 | #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 28 | #undef CONFIG_8xx_CONS_SMC2 |
| 29 | #undef CONFIG_8xx_CONS_NONE |
Heiko Schocher | 4c934d0 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 30 | #define CONFIG_BAUDRATE 115200 /* console baudrate */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 31 | |
Heiko Schocher | 4c934d0 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 32 | #define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 33 | |
Heiko Schocher | 4c934d0 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 34 | #define CONFIG_BOARD_TYPES 1 /* support board types */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 35 | |
Heiko Schocher | 4c934d0 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 36 | #define CONFIG_SYS_8XX_FACT 8 /* Multiply by 8 */ |
| 37 | #define CONFIG_SYS_8XX_XIN 16000000 /* 16 MHz in */ |
| 38 | |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 39 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 40 | #define MPC8XX_HZ ((CONFIG_SYS_8XX_XIN) * (CONFIG_SYS_8XX_FACT)) |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 41 | |
| 42 | /* should ALWAYS define this, measure_gclk in speed.c is unreliable */ |
| 43 | /* in general, we always know this for FADS+new ADS anyway */ |
| 44 | #define CONFIG_8xx_GCLK_FREQ MPC8XX_HZ |
| 45 | |
| 46 | |
| 47 | #undef CONFIG_BOOTARGS |
| 48 | |
| 49 | |
| 50 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 51 | "slot_a_boot=setenv bootargs root=/dev/hda2 ip=off;" \ |
| 52 | "run addhw;diskboot 200000 0:1;bootm 200000\0" \ |
Heiko Schocher | 4c934d0 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 53 | "usb_boot=setenv bootargs root=/dev/sda2 ip=off; \ |
| 54 | run addhw; sleep 2; usb reset; usb scan; usbboot 200000 0:1; \ |
| 55 | usb stop; bootm 200000\0" \ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 56 | "nfs_boot=dhcp;run nfsargs addip addhw;bootm 200000\0" \ |
| 57 | "panic_boot=echo No Bootdevice !!! reset\0" \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 58 | "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath}\0" \ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 59 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 60 | "addip=setenv bootargs ${bootargs} ip=${ipaddr}:${serverip}:${gatewayip}" \ |
| 61 | ":${netmask}:${hostname}:${netdev}:off\0" \ |
| 62 | "addhw=setenv bootargs ${bootargs} hw=${hw} key1=${key1} panic=1\0" \ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 63 | "netdev=eth0\0" \ |
| 64 | "silent=1\0" \ |
| 65 | "load=tftp 200000 bootloader-4x.bitmap;tftp 100000 bootloader-4x.bin\0" \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 66 | "update=protect off 1:0-5;era 1:0-5;cp.b 100000 40000000 ${filesize};" \ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 67 | "cp.b 200000 40040000 14000\0" |
| 68 | |
| 69 | #define CONFIG_BOOTCOMMAND \ |
Heiko Schocher | 4c934d0 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 70 | "run usb_boot;run slot_a_boot;run nfs_boot;run panic_boot" |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 71 | |
| 72 | |
| 73 | #define CONFIG_MISC_INIT_R 1 |
| 74 | #define CONFIG_MISC_INIT_F 1 |
| 75 | |
| 76 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Heiko Schocher | 4c934d0 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 77 | #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 78 | |
wdenk | e07ec1b | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 79 | #define CONFIG_WATCHDOG 1 /* watchdog enabled */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 80 | |
| 81 | #define CONFIG_STATUS_LED 1 /* Status LED enabled */ |
| 82 | |
| 83 | #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */ |
| 84 | |
Jon Loeliger | df5f544 | 2007-07-09 21:24:19 -0500 | [diff] [blame] | 85 | /* |
| 86 | * BOOTP options |
| 87 | */ |
| 88 | #define CONFIG_BOOTP_SUBNETMASK |
| 89 | #define CONFIG_BOOTP_GATEWAY |
| 90 | #define CONFIG_BOOTP_HOSTNAME |
| 91 | #define CONFIG_BOOTP_BOOTPATH |
| 92 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 93 | |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 94 | |
| 95 | #define CONFIG_MAC_PARTITION |
| 96 | #define CONFIG_DOS_PARTITION |
| 97 | |
wdenk | e07ec1b | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 98 | /* |
| 99 | * enable I2C and select the hardware/software driver |
| 100 | */ |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 101 | #define CONFIG_SYS_I2C |
| 102 | #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */ |
wdenk | e07ec1b | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 103 | |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 104 | #ifdef CONFIG_SYS_I2C_SOFT |
| 105 | #define CONFIG_SYS_I2C_SOFT_SPEED 93000 /* 93 kHz is supposed to work */ |
| 106 | #define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE |
wdenk | e07ec1b | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 107 | |
wdenk | e07ec1b | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 108 | /* |
| 109 | * Software (bit-bang) I2C driver configuration |
| 110 | */ |
| 111 | #define PB_SCL 0x00000020 /* PB 26 */ |
| 112 | #define PB_SDA 0x00000010 /* PB 27 */ |
| 113 | |
| 114 | #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL) |
| 115 | #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA) |
| 116 | #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA) |
| 117 | #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0) |
| 118 | #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \ |
| 119 | else immr->im_cpm.cp_pbdat &= ~PB_SDA |
| 120 | #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \ |
| 121 | else immr->im_cpm.cp_pbdat &= ~PB_SCL |
| 122 | #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */ |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 123 | #endif /* CONFIG_SYS_I2C_SOFT */ |
wdenk | e07ec1b | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 124 | |
| 125 | |
| 126 | /*----------------------------------------------------------------------- |
| 127 | * I2C Configuration |
| 128 | */ |
| 129 | |
Heiko Schocher | 4c934d0 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 130 | #define CONFIG_SYS_I2C_PICIO_ADDR 0x21 /* PCF8574 IO Expander */ |
| 131 | #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* PCF8563 RTC */ |
wdenk | e07ec1b | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 132 | |
| 133 | |
| 134 | /* List of I2C addresses to be verified by POST */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 135 | |
Peter Tyser | 3f1d0db | 2010-10-22 00:20:30 -0500 | [diff] [blame] | 136 | #define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_PICIO_ADDR, \ |
| 137 | CONFIG_SYS_I2C_RTC_ADDR, \ |
| 138 | } |
wdenk | e07ec1b | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 139 | |
| 140 | |
| 141 | #define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */ |
| 142 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 143 | #define CONFIG_SYS_DISCOVER_PHY |
Marian Balakowicz | aab8c49 | 2005-10-28 22:30:33 +0200 | [diff] [blame] | 144 | #define CONFIG_MII |
wdenk | e07ec1b | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 145 | |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 146 | #undef CONFIG_KUP4K_LOGO |
| 147 | |
| 148 | /* Define to allow the user to overwrite serial and ethaddr */ |
| 149 | #define CONFIG_ENV_OVERWRITE |
| 150 | |
wdenk | e07ec1b | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 151 | |
wdenk | e07ec1b | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 152 | /* POST support */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 153 | #define CONFIG_POST (CONFIG_SYS_POST_CPU | \ |
| 154 | CONFIG_SYS_POST_RTC | \ |
| 155 | CONFIG_SYS_POST_I2C) |
wdenk | e07ec1b | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 156 | |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 157 | |
Jon Loeliger | b1840de | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 158 | /* |
| 159 | * Command line configuration. |
| 160 | */ |
| 161 | #include <config_cmd_default.h> |
| 162 | |
| 163 | #define CONFIG_CMD_DATE |
| 164 | #define CONFIG_CMD_DHCP |
| 165 | #define CONFIG_CMD_FAT |
| 166 | #define CONFIG_CMD_I2C |
| 167 | #define CONFIG_CMD_IDE |
| 168 | #define CONFIG_CMD_NFS |
Jon Loeliger | b1840de | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 169 | #define CONFIG_CMD_SNTP |
| 170 | #define CONFIG_CMD_USB |
| 171 | |
Jon Loeliger | b5777d1 | 2007-07-08 17:02:01 -0500 | [diff] [blame] | 172 | #ifdef CONFIG_POST |
| 173 | #define CONFIG_CMD_DIAG |
| 174 | #endif |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 175 | |
| 176 | /* |
| 177 | * Miscellaneous configurable options |
| 178 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 180 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
Jon Loeliger | b1840de | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 181 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 183 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 184 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 185 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 187 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 188 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 189 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_MEMTEST_START 0x000400000 /* memtest works on */ |
| 191 | #define CONFIG_SYS_MEMTEST_END 0x003C00000 /* 4 ... 60 MB in DRAM */ |
| 192 | #define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 193 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 194 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 195 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 196 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 115200 } |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 197 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 198 | #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 199 | |
| 200 | /* |
| 201 | * Low Level Configuration Settings |
| 202 | * (address mappings, register initial values, etc.) |
| 203 | * You should know what you are doing if you make changes here. |
| 204 | */ |
| 205 | /*----------------------------------------------------------------------- |
| 206 | * Internal Memory Mapped Register |
| 207 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 208 | #define CONFIG_SYS_IMMR 0xFFF00000 |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 209 | |
| 210 | /*----------------------------------------------------------------------- |
| 211 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 212 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 213 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 214 | #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */ |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 215 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 216 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 217 | |
| 218 | /*----------------------------------------------------------------------- |
| 219 | * Start addresses for the final memory configuration |
| 220 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 221 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 222 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 223 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 224 | #define CONFIG_SYS_FLASH_BASE 0x40000000 |
| 225 | #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 256 kB for Monitor */ |
| 226 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
| 227 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 228 | |
| 229 | /* |
| 230 | * For booting Linux, the board info and command line data |
| 231 | * have to be in the first 8 MB of memory, since this is |
| 232 | * the maximum mapped by the Linux kernel during initialization. |
| 233 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 234 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 235 | |
| 236 | /*----------------------------------------------------------------------- |
| 237 | * FLASH organization |
| 238 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 239 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 240 | #define CONFIG_SYS_MAX_FLASH_SECT 19 /* max number of sectors on one chip */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 241 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 242 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 243 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 244 | |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 245 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 246 | #define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */ |
| 247 | #define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */ |
| 248 | #define CONFIG_ENV_SECT_SIZE 0x10000 |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 249 | |
| 250 | /* Address and size of Redundant Environment Sector */ |
| 251 | #if 0 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 252 | #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE) |
| 253 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 254 | #endif |
| 255 | /*----------------------------------------------------------------------- |
| 256 | * Hardware Information Block |
| 257 | */ |
wdenk | e07ec1b | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 258 | #if 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 259 | #define CONFIG_SYS_HWINFO_OFFSET 0x000F0000 /* offset of HW Info block */ |
| 260 | #define CONFIG_SYS_HWINFO_SIZE 0x00000100 /* size of HW Info block */ |
| 261 | #define CONFIG_SYS_HWINFO_MAGIC 0x4B26500D /* 'K&P<CR>' */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 262 | #endif |
| 263 | /*----------------------------------------------------------------------- |
| 264 | * Cache Configuration |
| 265 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 266 | #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */ |
Jon Loeliger | b1840de | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 267 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 268 | #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 269 | #endif |
| 270 | |
| 271 | /*----------------------------------------------------------------------- |
| 272 | * SYPCR - System Protection Control 11-9 |
| 273 | * SYPCR can only be written once after reset! |
| 274 | *----------------------------------------------------------------------- |
| 275 | * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze |
| 276 | */ |
wdenk | e07ec1b | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 277 | #if 0 && defined(CONFIG_WATCHDOG) /* KUP uses external TPS3705 WD */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 278 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 279 | SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP) |
| 280 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 281 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP) |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 282 | #endif |
| 283 | |
| 284 | /*----------------------------------------------------------------------- |
| 285 | * SIUMCR - SIU Module Configuration 11-6 |
| 286 | *----------------------------------------------------------------------- |
| 287 | * PCMCIA config., multi-function pin tri-state |
| 288 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 289 | #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC00) |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 290 | |
| 291 | /*----------------------------------------------------------------------- |
| 292 | * TBSCR - Time Base Status and Control 11-26 |
| 293 | *----------------------------------------------------------------------- |
| 294 | * Clear Reference Interrupt Status, Timebase freezing enabled |
| 295 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 296 | #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 297 | |
| 298 | |
| 299 | /*----------------------------------------------------------------------- |
| 300 | * PISCR - Periodic Interrupt Status and Control 11-31 |
| 301 | *----------------------------------------------------------------------- |
| 302 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled |
| 303 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 304 | #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF) |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 305 | |
| 306 | |
| 307 | /*----------------------------------------------------------------------- |
| 308 | * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30 |
| 309 | *----------------------------------------------------------------------- |
| 310 | * set the PLL, the low-power modes and the reset control (15-29) |
| 311 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 312 | #define CONFIG_SYS_PLPRCR ((CONFIG_SYS_8XX_FACT << PLPRCR_MFI_SHIFT) | \ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 313 | PLPRCR_SPLSS | PLPRCR_TEXPS) |
| 314 | |
| 315 | |
| 316 | /*----------------------------------------------------------------------- |
| 317 | * SCCR - System Clock and reset Control Register 15-27 |
| 318 | *----------------------------------------------------------------------- |
| 319 | * Set clock output, timebase and RTC source and divider, |
| 320 | * power management and some other internal clocks |
| 321 | */ |
| 322 | #define SCCR_MASK SCCR_EBDF00 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 323 | #define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_EBDF01 | \ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 324 | SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \ |
| 325 | SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \ |
| 326 | SCCR_DFALCD00) |
| 327 | |
| 328 | /*----------------------------------------------------------------------- |
| 329 | * PCMCIA stuff |
| 330 | *----------------------------------------------------------------------- |
| 331 | * |
| 332 | */ |
| 333 | |
| 334 | /* KUP4K use both slots, SLOT_A as "primary". */ |
| 335 | #define CONFIG_PCMCIA_SLOT_A 1 |
| 336 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 337 | #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000) |
| 338 | #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 ) |
| 339 | #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000) |
| 340 | #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 ) |
| 341 | #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000) |
| 342 | #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 ) |
| 343 | #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000) |
| 344 | #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 ) |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 345 | |
| 346 | #define PCMCIA_SOCKETS_NO 1 |
| 347 | #define PCMCIA_MEM_WIN_NO 8 |
| 348 | /*----------------------------------------------------------------------- |
| 349 | * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter) |
| 350 | *----------------------------------------------------------------------- |
| 351 | */ |
| 352 | |
Pavel Herrmann | 2c13c4a | 2012-10-09 07:01:56 +0000 | [diff] [blame] | 353 | #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 354 | #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */ |
| 355 | |
| 356 | #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */ |
| 357 | #define CONFIG_IDE_LED 1 /* LED for ide supported */ |
| 358 | #undef CONFIG_IDE_RESET /* reset for ide not supported */ |
| 359 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 360 | #define CONFIG_SYS_IDE_MAXBUS 1 |
| 361 | #define CONFIG_SYS_IDE_MAXDEVICE 2 |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 362 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 363 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 364 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 365 | #define CONFIG_SYS_ATA_IDE1_OFFSET (4 * CONFIG_SYS_PCMCIA_MEM_SIZE) |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 366 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 367 | #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 368 | |
| 369 | /* Offset for data I/O */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 370 | #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320) |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 371 | |
| 372 | /* Offset for normal register accesses */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 373 | #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320) |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 374 | |
| 375 | /* Offset for alternate registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 376 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 377 | |
| 378 | |
| 379 | /*----------------------------------------------------------------------- |
| 380 | * |
| 381 | *----------------------------------------------------------------------- |
| 382 | * |
| 383 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 384 | #define CONFIG_SYS_DER 0 |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 385 | |
| 386 | /* |
| 387 | * Init Memory Controller: |
| 388 | * |
| 389 | * BR0/1 and OR0/1 (FLASH) |
| 390 | */ |
| 391 | #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */ |
| 392 | |
| 393 | /* used to re-map FLASH both when starting from SRAM or FLASH: |
| 394 | * restrict access enough to keep SRAM working (if any) |
| 395 | * but not too much to meddle with FLASH accesses |
| 396 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 397 | #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */ |
| 398 | #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 399 | |
| 400 | /* |
| 401 | * FLASH timing: |
| 402 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 403 | #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \ |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 404 | OR_SCY_2_CLK | OR_EHTR | OR_BI) |
| 405 | |
Heiko Schocher | 4c934d0 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 406 | #define CONFIG_SYS_OR0_REMAP \ |
| 407 | (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) |
| 408 | #define CONFIG_SYS_OR0_PRELIM \ |
| 409 | (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) |
| 410 | #define CONFIG_SYS_BR0_PRELIM \ |
| 411 | ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V ) |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 412 | |
| 413 | |
| 414 | /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 415 | #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00 |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 416 | |
| 417 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 418 | #define CONFIG_SYS_MPTPR 0x400 |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 419 | |
| 420 | /* |
| 421 | * MAMR settings for SDRAM |
| 422 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 423 | #define CONFIG_SYS_MAMR 0x80802114 |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 424 | |
| 425 | |
| 426 | /* |
Heiko Schocher | 4c934d0 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 427 | * Chip Selects |
| 428 | */ |
| 429 | |
| 430 | #define CONFIG_SYS_OR4 0xFFFF8926 |
| 431 | #define CONFIG_SYS_BR4 0x90000401 |
| 432 | |
| 433 | #define LATCH_ADDR 0x90000200 |
| 434 | |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 435 | #define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */ |
Heiko Schocher | 4c934d0 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 436 | |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 437 | #define CONFIG_AUTOBOOT_STOP_STR "." /* easy to stop for now */ |
| 438 | #define CONFIG_SILENT_CONSOLE 1 |
| 439 | |
wdenk | 20c98a6 | 2004-04-23 20:32:05 +0000 | [diff] [blame] | 440 | #define CONFIG_USB_STORAGE 1 |
| 441 | #define CONFIG_USB_SL811HS 1 |
| 442 | |
wdenk | 65faef9 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 443 | #endif /* __CONFIG_H */ |