blob: 56bb4641fca84a9d846214508f77f68f80c94bb1 [file] [log] [blame]
Wolfgang Denk4646d2a2006-05-30 15:56:48 +02001/*
Stefan Roesef450ff92007-01-30 15:01:49 +01002 * (C) Copyright 2006-2007
Wolfgang Denk4646d2a2006-05-30 15:56:48 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * Configuation settings for the PDNB3 board.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/*
30 * High Level Configuration Options
31 * (easy to change)
32 */
33#define CONFIG_IXP425 1 /* This is an IXP425 CPU */
34#define CONFIG_PDNB3 1 /* on an PDNB3 board */
35
36#define CONFIG_DISPLAY_CPUINFO 1 /* display cpu info (and speed) */
37#define CONFIG_DISPLAY_BOARDINFO 1 /* display board info */
38
39/*
40 * Ethernet
41 */
42#define CONFIG_IXP4XX_NPE 1 /* include IXP4xx NPE support */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +020043#define CONFIG_PHY_ADDR 16 /* NPE0 PHY address */
44#define CONFIG_HAS_ETH1
45#define CONFIG_PHY1_ADDR 18 /* NPE1 PHY address */
46#define CONFIG_MII 1 /* MII PHY management */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_RX_ETH_BUFFER 16 /* Number of ethernet rx buffers & descriptors */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +020048
49/*
50 * Misc configuration options
51 */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +020052#define CONFIG_BOOTCOUNT_LIMIT /* support for bootcount limit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_BOOTCOUNT_ADDR 0x60003000 /* inside qmrg sram */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +020054
55#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
56#define CONFIG_SETUP_MEMORY_TAGS 1
57#define CONFIG_INITRD_TAG 1
58
59/*
60 * Size of malloc() pool
61 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062#define CONFIG_SYS_MALLOC_LEN (1 << 20)
Wolfgang Denk4646d2a2006-05-30 15:56:48 +020063
64/* allow to overwrite serial and ethaddr */
65#define CONFIG_ENV_OVERWRITE
66
Jean-Christophe PLAGNIOL-VILLARD08cae4d2009-01-31 09:10:48 +010067#define CONFIG_IXP_SERIAL
Wolfgang Denk4646d2a2006-05-30 15:56:48 +020068#define CONFIG_BAUDRATE 115200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_IXP425_CONSOLE IXP425_UART1 /* we use UART1 for console */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +020070
Jon Loeligeraa2d2c22007-07-04 22:33:17 -050071
72/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050073 * BOOTP options
74 */
75#define CONFIG_BOOTP_BOOTFILESIZE
76#define CONFIG_BOOTP_BOOTPATH
77#define CONFIG_BOOTP_GATEWAY
78#define CONFIG_BOOTP_HOSTNAME
79
80
81/*
Jon Loeligeraa2d2c22007-07-04 22:33:17 -050082 * Command line configuration.
83 */
84#include <config_cmd_default.h>
Stefan Roese1b5f1ff2007-01-18 16:05:47 +010085
Jon Loeligeraa2d2c22007-07-04 22:33:17 -050086#define CONFIG_CMD_DHCP
87#define CONFIG_CMD_DATE
88#define CONFIG_CMD_NET
89#define CONFIG_CMD_MII
90#define CONFIG_CMD_I2C
91#define CONFIG_CMD_ELF
92#define CONFIG_CMD_PING
93
94#if !defined(CONFIG_SCPU)
95#define CONFIG_CMD_NAND
96#endif
Wolfgang Denk4646d2a2006-05-30 15:56:48 +020097
Wolfgang Denk4646d2a2006-05-30 15:56:48 +020098
99#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
100#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
101
102/*
103 * Miscellaneous configurable options
104 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_LONGHELP /* undef to save memory */
106#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
107#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
108#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
109#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
110#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200111
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
113#define CONFIG_SYS_MEMTEST_END 0x00800000 /* 4 ... 8 MB in DRAM */
114#define CONFIG_SYS_LOAD_ADDR 0x00010000 /* default load address */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200115
Michael Schwingen38796d92011-05-23 00:00:11 +0200116#define CONFIG_IXP425_TIMER_CLK 66666666
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200118 /* valid baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200120
121/*
122 * Stack sizes
123 *
124 * The stack sizes are set up in start.S using the settings below
125 */
126#define CONFIG_STACKSIZE (128*1024) /* regular stack */
127#ifdef CONFIG_USE_IRQ
128#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
129#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
130#endif
131
132/***************************************************************
133 * Platform/Board specific defines start here.
134 ***************************************************************/
135
136/*-----------------------------------------------------------------------
137 * Default configuration (environment varibles...)
138 *----------------------------------------------------------------------*/
139#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100140 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200141 "echo"
142
143#undef CONFIG_BOOTARGS
144
145#define CONFIG_EXTRA_ENV_SETTINGS \
146 "netdev=eth0\0" \
147 "hostname=pdnb3\0" \
148 "nfsargs=setenv bootargs root=/dev/nfs rw " \
149 "nfsroot=${serverip}:${rootpath}\0" \
150 "ramargs=setenv bootargs root=/dev/ram rw\0" \
151 "addip=setenv bootargs ${bootargs} ethaddr=${ethaddr} " \
152 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
153 ":${hostname}:${netdev}:off panic=1\0" \
154 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate} " \
155 "mtdparts=${mtdparts}\0" \
156 "flash_nfs=run nfsargs addip addtty;" \
157 "bootm ${kernel_addr}\0" \
158 "flash_self=run ramargs addip addtty;" \
159 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
160 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
161 "bootm\0" \
162 "rootpath=/opt/buildroot\0" \
163 "bootfile=/tftpboot/netbox/uImage\0" \
164 "kernel_addr=50080000\0" \
165 "ramdisk_addr=50200000\0" \
166 "load=tftp 100000 /tftpboot/netbox/u-boot.bin\0" \
167 "update=protect off 50000000 5007dfff;era 50000000 5007dfff;" \
168 "cp.b 100000 50000000 ${filesize};" \
169 "setenv filesize;saveenv\0" \
Detlev Zundel406e5782008-03-06 16:45:53 +0100170 "upd=run load update\0" \
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200171 "ipaddr=10.0.0.233\0" \
172 "serverip=10.0.0.152\0" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200173 "netmask=255.255.0.0\0" \
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200174 "ethaddr=c6:6f:13:36:f3:81\0" \
175 "eth1addr=c6:6f:13:36:f3:82\0" \
176 "mtdparts=IXP4XX-Flash.0:504k@0(uboot),4k@504k(env)," \
177 "4k@508k(renv)\0" \
178 ""
179#define CONFIG_BOOTCOMMAND "run net_nfs"
180
181/*
182 * Physical Memory Map
183 */
184#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
185#define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */
186#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
187
Michael Schwingen38796d92011-05-23 00:00:11 +0200188#define CONFIG_SYS_TEXT_BASE 0x50000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_FLASH_BASE 0x50000000
190#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Stefan Roese1b5f1ff2007-01-18 16:05:47 +0100191#if defined(CONFIG_SCPU)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 512 kB for Monitor */
Stefan Roese1b5f1ff2007-01-18 16:05:47 +0100193#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_MONITOR_LEN (504 << 10) /* Reserve 512 kB for Monitor */
Stefan Roese1b5f1ff2007-01-18 16:05:47 +0100195#endif
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200196
197/*
198 * Expansion bus settings
199 */
Stefan Roese1b5f1ff2007-01-18 16:05:47 +0100200#if defined(CONFIG_SCPU)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_EXP_CS0 0x94d23C42 /* 8bit, max size */
Stefan Roese1b5f1ff2007-01-18 16:05:47 +0100202#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_EXP_CS0 0x94913C43 /* 8bit, max size */
Stefan Roese1b5f1ff2007-01-18 16:05:47 +0100204#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_EXP_CS1 0x85000043 /* 8bit, 512bytes */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200206
207/*
208 * SDRAM settings
209 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_SDR_CONFIG 0x18
211#define CONFIG_SYS_SDR_MODE_CONFIG 0x1
212#define CONFIG_SYS_SDRAM_REFRESH_CNT 0x81a
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200213
214/*
215 * FLASH and environment organization
216 */
Stefan Roese1b5f1ff2007-01-18 16:05:47 +0100217#if defined(CONFIG_SCPU)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200219#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT /* no byte writes on IXP4xx */
Stefan Roese1b5f1ff2007-01-18 16:05:47 +0100221#endif
222
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200224
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
226#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200227
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
229#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200230
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_FLASH_WORD_SIZE unsigned char /* flash word size (width) */
232#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
233#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200234/*
235 * The following defines are added for buggy IOP480 byte interface.
236 * All other boards should use the standard values (CPCI405 etc.)
237 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
239#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
240#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200241
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200243
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200244#define CONFIG_ENV_IS_IN_FLASH 1
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Stefan Roese1b5f1ff2007-01-18 16:05:47 +0100247#if defined(CONFIG_SCPU)
Stefan Roesef450ff92007-01-30 15:01:49 +0100248/* no redundant environment on SCPU */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200249#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
250#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roese1b5f1ff2007-01-18 16:05:47 +0100251#else
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200252#define CONFIG_ENV_SECT_SIZE 0x1000 /* size of one complete sector */
253#define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200254
255/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200256#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
257#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Stefan Roesef450ff92007-01-30 15:01:49 +0100258#endif
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200259
Stefan Roese1b5f1ff2007-01-18 16:05:47 +0100260#if !defined(CONFIG_SCPU)
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200261/*
262 * NAND-FLASH stuff
263 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_MAX_NAND_DEVICE 1
Wolfgang Denk1f797742009-07-18 21:52:24 +0200265#define CONFIG_SYS_NAND_BASE 0x51000000 /* NAND FLASH Base Address */
Stefan Roese1b5f1ff2007-01-18 16:05:47 +0100266#endif
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200267
268/*
269 * GPIO settings
270 */
271
272/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_GPIO_PRG 12 /* FPGA program pin (cpu output)*/
274#define CONFIG_SYS_GPIO_CLK 10 /* FPGA clk pin (cpu output) */
275#define CONFIG_SYS_GPIO_DATA 14 /* FPGA data pin (cpu output) */
276#define CONFIG_SYS_GPIO_INIT 13 /* FPGA init pin (cpu input) */
277#define CONFIG_SYS_GPIO_DONE 11 /* FPGA done pin (cpu input) */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200278
279/* other GPIO's */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#define CONFIG_SYS_GPIO_RESTORE_INT 0
281#define CONFIG_SYS_GPIO_RESTART_INT 1
282#define CONFIG_SYS_GPIO_SYS_RUNNING 2
283#define CONFIG_SYS_GPIO_PCI_INTA 3
284#define CONFIG_SYS_GPIO_PCI_INTB 4
285#define CONFIG_SYS_GPIO_I2C_SCL 6
286#define CONFIG_SYS_GPIO_I2C_SDA 7
287#define CONFIG_SYS_GPIO_FPGA_RESET 9
288#define CONFIG_SYS_GPIO_CLK_33M 15
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200289
290/*
291 * I2C stuff
292 */
293
294/* enable I2C and select the hardware/software driver */
295#undef CONFIG_HARD_I2C /* I2C with hardware support */
296#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
297
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_I2C_SPEED 83000 /* 83 kHz is supposed to work */
299#define CONFIG_SYS_I2C_SLAVE 0xFE
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200300
301/*
302 * Software (bit-bang) I2C driver configuration
303 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define PB_SCL (1 << CONFIG_SYS_GPIO_I2C_SCL)
305#define PB_SDA (1 << CONFIG_SYS_GPIO_I2C_SDA)
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200306
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#define I2C_INIT GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_I2C_SCL)
308#define I2C_ACTIVE GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_I2C_SDA)
309#define I2C_TRISTATE GPIO_OUTPUT_DISABLE(CONFIG_SYS_GPIO_I2C_SDA)
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200310#define I2C_READ ((*IXP425_GPIO_GPINR & PB_SDA) != 0)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define I2C_SDA(bit) if (bit) GPIO_OUTPUT_SET(CONFIG_SYS_GPIO_I2C_SDA); \
312 else GPIO_OUTPUT_CLEAR(CONFIG_SYS_GPIO_I2C_SDA)
313#define I2C_SCL(bit) if (bit) GPIO_OUTPUT_SET(CONFIG_SYS_GPIO_I2C_SCL); \
314 else GPIO_OUTPUT_CLEAR(CONFIG_SYS_GPIO_I2C_SCL)
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200315#define I2C_DELAY udelay(3) /* 1/4 I2C clock duration */
316
317/*
318 * I2C RTC
319 */
Stefan Roese1b5f1ff2007-01-18 16:05:47 +0100320#if 0 /* test-only */
321#define CONFIG_RTC_DS1340 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200322#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Stefan Roese1b5f1ff2007-01-18 16:05:47 +0100323#else
324/* M41T11 Serial Access Timekeeper(R) SRAM */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200325#define CONFIG_RTC_M41T11 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_I2C_RTC_ADDR 0x68
327#define CONFIG_SYS_M41T11_BASE_YEAR 1900 /* play along with the linux driver */
Stefan Roese1b5f1ff2007-01-18 16:05:47 +0100328#endif
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200329
330/*
331 * Spartan3 FPGA configuration support
332 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_FPGA_MAX_SIZE 700*1024 /* 700kByte for XC3S500E */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200334
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200335#define CONFIG_SYS_FPGA_PRG (1 << CONFIG_SYS_GPIO_PRG) /* FPGA program pin (cpu output)*/
336#define CONFIG_SYS_FPGA_CLK (1 << CONFIG_SYS_GPIO_CLK) /* FPGA clk pin (cpu output) */
337#define CONFIG_SYS_FPGA_DATA (1 << CONFIG_SYS_GPIO_DATA) /* FPGA data pin (cpu output) */
338#define CONFIG_SYS_FPGA_INIT (1 << CONFIG_SYS_GPIO_INIT) /* FPGA init pin (cpu input) */
339#define CONFIG_SYS_FPGA_DONE (1 << CONFIG_SYS_GPIO_DONE) /* FPGA done pin (cpu input) */
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200340
341/*
342 * Cache Configuration
343 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200344#define CONFIG_SYS_CACHELINE_SIZE 32
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200345
Michael Schwingen38796d92011-05-23 00:00:11 +0200346/* additions for new relocation code, must be added to all boards */
347#define CONFIG_SYS_SDRAM_BASE 0x00000000
348#define CONFIG_SYS_INIT_SP_ADDR \
349 (CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
350
Wolfgang Denk4646d2a2006-05-30 15:56:48 +0200351#endif /* __CONFIG_H */