blob: 1ac15e27b77eb762ef023a012475cd749781f665 [file] [log] [blame]
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +09001/*
2 * Configuation settings for the Renesas Solutions r0p7734 board
3 *
4 * Copyright (C) 2010, 2011 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +09007 */
8
9#ifndef __R0P7734_H
10#define __R0P7734_H
11
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090012#define CONFIG_CPU_SH7734 1
13#define CONFIG_R0P7734 1
14#define CONFIG_400MHZ_MODE 1
15/* #define CONFIG_533MHZ_MODE 1 */
16
17#define CONFIG_SYS_TEXT_BASE 0x8FFC0000
18
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090019#define CONFIG_CMD_SDRAM
20#define CONFIG_CMD_ENV
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090021
22#define CONFIG_BAUDRATE 115200
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090023#define CONFIG_BOOTARGS "console=ttySC3,115200"
24
Vladimir Zapolskiy5e72b842016-11-28 00:15:30 +020025#define CONFIG_DISPLAY_BOARDINFO
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090026#undef CONFIG_SHOW_BOOT_PROGRESS
27
28/* Ether */
29#define CONFIG_SH_ETHER 1
30#define CONFIG_SH_ETHER_USE_PORT (0)
31#define CONFIG_SH_ETHER_PHY_ADDR (0x0)
32#define CONFIG_PHYLIB
33#define CONFIG_PHY_SMSC 1
34#define CONFIG_BITBANGMII
35#define CONFIG_BITBANGMII_MULTI
Nobuhiro Iwamatsu32f900e2012-05-16 10:23:21 +090036#define CONFIG_SH_ETHER_SH7734_MII (0x00) /* MII */
37#define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090038#ifndef CONFIG_SH_ETHER
39# define CONFIG_SMC911X
40# define CONFIG_SMC911X_16_BIT
41# define CONFIG_SMC911X_BASE (0x84000000)
42#endif
43
Nobuhiro Iwamatsu5c265ae2012-03-02 12:58:33 +090044/* I2C */
Nobuhiro Iwamatsu5c265ae2012-03-02 12:58:33 +090045#define CONFIG_SH_SH7734_I2C 1
46#define CONFIG_HARD_I2C 1
47#define CONFIG_I2C_MULTI_BUS 1
48#define CONFIG_SYS_MAX_I2C_BUS 2
49#define CONFIG_SYS_I2C_MODULE 0
50#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
51#define CONFIG_SYS_I2C_SLAVE 0x50
52#define CONFIG_SH_I2C_DATA_HIGH 4
53#define CONFIG_SH_I2C_DATA_LOW 5
54#define CONFIG_SH_I2C_CLOCK 500000000
55#define CONFIG_SH_I2C_BASE0 0xFFC70000
56#define CONFIG_SH_I2C_BASE1 0xFFC7100
57
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090058/* undef to save memory */
59#define CONFIG_SYS_LONGHELP
60/* Monitor Command Prompt */
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090061/* Buffer size for input from the Console */
62#define CONFIG_SYS_CBSIZE 256
63/* Buffer size for Console output */
64#define CONFIG_SYS_PBSIZE 256
65/* max args accepted for monitor commands */
66#define CONFIG_SYS_MAXARGS 16
67/* Buffer size for Boot Arguments passed to kernel */
68#define CONFIG_SYS_BARGSIZE 512
69/* List of legal baudrate settings for this board */
70#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
71
72/* SCIF */
73#define CONFIG_SCIF_CONSOLE 1
74#define CONFIG_SCIF 1
75#define CONFIG_CONS_SCIF3 1
76
77/* Suppress display of console information at boot */
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090078
79/* SDRAM */
80#define CONFIG_SYS_SDRAM_BASE (0x88000000)
81#define CONFIG_SYS_SDRAM_SIZE (128 * 1024 * 1024)
82#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
83
84#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
85#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 100 * 1024 * 1024)
86/* Enable alternate, more extensive, memory test */
87#undef CONFIG_SYS_ALT_MEMTEST
88/* Scratch address used by the alternate memory test */
89#undef CONFIG_SYS_MEMTEST_SCRATCH
90
91/* Enable temporary baudrate change while serial download */
92#undef CONFIG_SYS_LOADS_BAUD_CHANGE
93
94/* FLASH */
95#define CONFIG_FLASH_CFI_DRIVER 1
96#define CONFIG_SYS_FLASH_CFI
97#undef CONFIG_SYS_FLASH_QUIET_TEST
98#define CONFIG_SYS_FLASH_EMPTY_INFO
99#define CONFIG_SYS_FLASH_BASE (0xA0000000)
100#define CONFIG_SYS_MAX_FLASH_SECT 512
101
102/* if you use all NOR Flash , you change dip-switch. Please see Manual. */
103#define CONFIG_SYS_MAX_FLASH_BANKS 1
104#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
105
106/* Timeout for Flash erase operations (in ms) */
107#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
108/* Timeout for Flash write operations (in ms) */
109#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
110/* Timeout for Flash set sector lock bit operations (in ms) */
111#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
112/* Timeout for Flash clear lock bit operations (in ms) */
113#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
114
115/*
116 * Use hardware flash sectors protection instead
117 * of U-Boot software protection
118 */
119#undef CONFIG_SYS_FLASH_PROTECTION
120#undef CONFIG_SYS_DIRECT_FLASH_TFTP
121
122/* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */
123#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
124/* Monitor size */
125#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
126/* Size of DRAM reserved for malloc() use */
127#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +0900128#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
129
130/* ENV setting */
131#define CONFIG_ENV_IS_IN_FLASH
132#define CONFIG_ENV_OVERWRITE 1
133#define CONFIG_ENV_SECT_SIZE (128 * 1024)
134#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
135#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
136/* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
137#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
138#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
139
140/* Board Clock */
141#if defined(CONFIG_400MHZ_MODE)
142#define CONFIG_SYS_CLK_FREQ 50000000
143#else
144#define CONFIG_SYS_CLK_FREQ 44444444
145#endif
Nobuhiro Iwamatsue6984492013-08-21 16:11:21 +0900146#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
147#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +0900148#define CONFIG_SYS_TMU_CLK_DIV 4
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +0900149
150#endif /* __R0P7734_H */